reg.h 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8821AE_REG_H__
  26. #define __RTL8821AE_REG_H__
  27. #define TXPKT_BUF_SELECT 0x69
  28. #define RXPKT_BUF_SELECT 0xA5
  29. #define DISABLE_TRXPKT_BUF_ACCESS 0x0
  30. #define REG_SYS_ISO_CTRL 0x0000
  31. #define REG_SYS_FUNC_EN 0x0002
  32. #define REG_APS_FSMCO 0x0004
  33. #define REG_SYS_CLKR 0x0008
  34. #define REG_9346CR 0x000A
  35. #define REG_EE_VPD 0x000C
  36. #define REG_AFE_MISC 0x0010
  37. #define REG_SPS0_CTRL 0x0011
  38. #define REG_SPS_OCP_CFG 0x0018
  39. #define REG_RSV_CTRL 0x001C
  40. #define REG_RF_CTRL 0x001F
  41. #define REG_LDOA15_CTRL 0x0020
  42. #define REG_LDOV12D_CTRL 0x0021
  43. #define REG_LDOHCI12_CTRL 0x0022
  44. #define REG_LPLDO_CTRL 0x0023
  45. #define REG_AFE_XTAL_CTRL 0x0024
  46. /* 1.5v for 8188EE test chip, 1.4v for MP chip */
  47. #define REG_AFE_LDO_CTRL 0x0027
  48. #define REG_AFE_PLL_CTRL 0x0028
  49. #define REG_MAC_PHY_CTRL 0x002c
  50. #define REG_EFUSE_CTRL 0x0030
  51. #define REG_EFUSE_TEST 0x0034
  52. #define REG_PWR_DATA 0x0038
  53. #define REG_CAL_TIMER 0x003C
  54. #define REG_ACLK_MON 0x003E
  55. #define REG_GPIO_MUXCFG 0x0040
  56. #define REG_GPIO_IO_SEL 0x0042
  57. #define REG_MAC_PINMUX_CFG 0x0043
  58. #define REG_GPIO_PIN_CTRL 0x0044
  59. #define REG_GPIO_INTM 0x0048
  60. #define REG_LEDCFG0 0x004C
  61. #define REG_LEDCFG1 0x004D
  62. #define REG_LEDCFG2 0x004E
  63. #define REG_LEDCFG3 0x004F
  64. #define REG_FSIMR 0x0050
  65. #define REG_FSISR 0x0054
  66. #define REG_HSIMR 0x0058
  67. #define REG_HSISR 0x005c
  68. #define REG_GPIO_PIN_CTRL_2 0x0060
  69. #define REG_GPIO_IO_SEL_2 0x0062
  70. #define REG_MULTI_FUNC_CTRL 0x0068
  71. #define REG_GPIO_OUTPUT 0x006c
  72. #define REG_OPT_CTRL 0x0074
  73. #define REG_AFE_XTAL_CTRL_EXT 0x0078
  74. #define REG_XCK_OUT_CTRL 0x007c
  75. #define REG_MCUFWDL 0x0080
  76. #define REG_WOL_EVENT 0x0081
  77. #define REG_MCUTSTCFG 0x0084
  78. #define REG_HIMR 0x00B0
  79. #define REG_HISR 0x00B4
  80. #define REG_HIMRE 0x00B8
  81. #define REG_HISRE 0x00BC
  82. #define REG_PMC_DBG_CTRL2 0x00CC
  83. #define REG_EFUSE_ACCESS 0x00CF
  84. #define REG_BIST_SCAN 0x00D0
  85. #define REG_BIST_RPT 0x00D4
  86. #define REG_BIST_ROM_RPT 0x00D8
  87. #define REG_USB_SIE_INTF 0x00E0
  88. #define REG_PCIE_MIO_INTF 0x00E4
  89. #define REG_PCIE_MIO_INTD 0x00E8
  90. #define REG_HPON_FSM 0x00EC
  91. #define REG_SYS_CFG 0x00F0
  92. #define REG_GPIO_OUTSTS 0x00F4
  93. #define REG_MAC_PHY_CTRL_NORMAL 0x00F8
  94. #define REG_SYS_CFG1 0x00FC
  95. #define REG_ROM_VERSION 0x00FD
  96. #define REG_CR 0x0100
  97. #define REG_PBP 0x0104
  98. #define REG_PKT_BUFF_ACCESS_CTRL 0x0106
  99. #define REG_TRXDMA_CTRL 0x010C
  100. #define REG_TRXFF_BNDY 0x0114
  101. #define REG_TRXFF_STATUS 0x0118
  102. #define REG_RXFF_PTR 0x011C
  103. #define REG_CPWM 0x012F
  104. #define REG_FWIMR 0x0130
  105. #define REG_FWISR 0x0134
  106. #define REG_FTISR 0x013C
  107. #define REG_PKTBUF_DBG_CTRL 0x0140
  108. #define REG_PKTBUF_DBG_DATA_L 0x0144
  109. #define REG_PKTBUF_DBG_DATA_H 0x0148
  110. #define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL+2)
  111. #define REG_TC0_CTRL 0x0150
  112. #define REG_TC1_CTRL 0x0154
  113. #define REG_TC2_CTRL 0x0158
  114. #define REG_TC3_CTRL 0x015C
  115. #define REG_TC4_CTRL 0x0160
  116. #define REG_TCUNIT_BASE 0x0164
  117. #define REG_MBIST_START 0x0174
  118. #define REG_MBIST_DONE 0x0178
  119. #define REG_MBIST_FAIL 0x017C
  120. #define REG_32K_CTRL 0x0194
  121. #define REG_C2HEVT_MSG_NORMAL 0x01A0
  122. #define REG_C2HEVT_CLEAR 0x01AF
  123. #define REG_C2HEVT_MSG_TEST 0x01B8
  124. #define REG_MCUTST_1 0x01c0
  125. #define REG_MCUTST_WOWLAN 0x01C7
  126. #define REG_FMETHR 0x01C8
  127. #define REG_HMETFR 0x01CC
  128. #define REG_HMEBOX_0 0x01D0
  129. #define REG_HMEBOX_1 0x01D4
  130. #define REG_HMEBOX_2 0x01D8
  131. #define REG_HMEBOX_3 0x01DC
  132. #define REG_LLT_INIT 0x01E0
  133. #define REG_BB_ACCEESS_CTRL 0x01E8
  134. #define REG_BB_ACCESS_DATA 0x01EC
  135. #define REG_HMEBOX_EXT_0 0x01F0
  136. #define REG_HMEBOX_EXT_1 0x01F4
  137. #define REG_HMEBOX_EXT_2 0x01F8
  138. #define REG_HMEBOX_EXT_3 0x01FC
  139. #define REG_RQPN 0x0200
  140. #define REG_FIFOPAGE 0x0204
  141. #define REG_TDECTRL 0x0208
  142. #define REG_TXDMA_OFFSET_CHK 0x020C
  143. #define REG_TXDMA_STATUS 0x0210
  144. #define REG_RQPN_NPQ 0x0214
  145. #define REG_RXDMA_AGG_PG_TH 0x0280
  146. /* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */
  147. #define REG_FW_UPD_RDPTR 0x0284
  148. /* Control the RX DMA.*/
  149. #define REG_RXDMA_CONTROL 0x0286
  150. /* The number of packets in RXPKTBUF. */
  151. #define REG_RXPKT_NUM 0x0287
  152. #define REG_PCIE_CTRL_REG 0x0300
  153. #define REG_INT_MIG 0x0304
  154. #define REG_BCNQ_DESA 0x0308
  155. #define REG_HQ_DESA 0x0310
  156. #define REG_MGQ_DESA 0x0318
  157. #define REG_VOQ_DESA 0x0320
  158. #define REG_VIQ_DESA 0x0328
  159. #define REG_BEQ_DESA 0x0330
  160. #define REG_BKQ_DESA 0x0338
  161. #define REG_RX_DESA 0x0340
  162. #define REG_DBI_WDATA 0x0348
  163. #define REG_DBI_RDATA 0x034C
  164. #define REG_DBI_CTRL 0x0350
  165. #define REG_DBI_ADDR 0x0350
  166. #define REG_DBI_FLAG 0x0352
  167. #define REG_MDIO_WDATA 0x0354
  168. #define REG_MDIO_RDATA 0x0356
  169. #define REG_MDIO_CTL 0x0358
  170. #define REG_DBG_SEL 0x0360
  171. #define REG_PCIE_HRPWM 0x0361
  172. #define REG_PCIE_HCPWM 0x0363
  173. #define REG_UART_CTRL 0x0364
  174. #define REG_WATCH_DOG 0x0368
  175. #define REG_UART_TX_DESA 0x0370
  176. #define REG_UART_RX_DESA 0x0378
  177. #define REG_HDAQ_DESA_NODEF 0x0000
  178. #define REG_CMDQ_DESA_NODEF 0x0000
  179. #define REG_VOQ_INFORMATION 0x0400
  180. #define REG_VIQ_INFORMATION 0x0404
  181. #define REG_BEQ_INFORMATION 0x0408
  182. #define REG_BKQ_INFORMATION 0x040C
  183. #define REG_MGQ_INFORMATION 0x0410
  184. #define REG_HGQ_INFORMATION 0x0414
  185. #define REG_BCNQ_INFORMATION 0x0418
  186. #define REG_TXPKT_EMPTY 0x041A
  187. #define REG_CPU_MGQ_INFORMATION 0x041C
  188. #define REG_FWHW_TXQ_CTRL 0x0420
  189. #define REG_HWSEQ_CTRL 0x0423
  190. #define REG_TXPKTBUF_BCNQ_BDNY 0x0424
  191. #define REG_TXPKTBUF_MGQ_BDNY 0x0425
  192. #define REG_MULTI_BCNQ_EN 0x0426
  193. #define REG_MULTI_BCNQ_OFFSET 0x0427
  194. #define REG_SPEC_SIFS 0x0428
  195. #define REG_RL 0x042A
  196. #define REG_DARFRC 0x0430
  197. #define REG_RARFRC 0x0438
  198. #define REG_RRSR 0x0440
  199. #define REG_ARFR0 0x0444
  200. #define REG_ARFR1 0x044C
  201. #define REG_CCK_CHECK 0x0454
  202. #define REG_AMPDU_MAX_TIME 0x0456
  203. #define REG_AGGLEN_LMT 0x0458
  204. #define REG_AMPDU_MIN_SPACE 0x045C
  205. #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D
  206. #define REG_FAST_EDCA_CTRL 0x0460
  207. #define REG_RD_RESP_PKT_TH 0x0463
  208. #define REG_INIRTS_RATE_SEL 0x0480
  209. #define REG_INIDATA_RATE_SEL 0x0484
  210. #define REG_ARFR2 0x048C
  211. #define REG_ARFR3 0x0494
  212. #define REG_POWER_STATUS 0x04A4
  213. #define REG_POWER_STAGE1 0x04B4
  214. #define REG_POWER_STAGE2 0x04B8
  215. #define REG_PKT_LIFE_TIME 0x04C0
  216. #define REG_STBC_SETTING 0x04C4
  217. #define REG_HT_SINGLE_AMPDU 0x04C7
  218. #define REG_PROT_MODE_CTRL 0x04C8
  219. #define REG_MAX_AGGR_NUM 0x04CA
  220. #define REG_BAR_MODE_CTRL 0x04CC
  221. #define REG_RA_TRY_RATE_AGG_LMT 0x04CF
  222. #define REG_EARLY_MODE_CONTROL 0x04D0
  223. #define REG_NQOS_SEQ 0x04DC
  224. #define REG_QOS_SEQ 0x04DE
  225. #define REG_NEED_CPU_HANDLE 0x04E0
  226. #define REG_PKT_LOSE_RPT 0x04E1
  227. #define REG_PTCL_ERR_STATUS 0x04E2
  228. #define REG_TX_RPT_CTRL 0x04EC
  229. #define REG_TX_RPT_TIME 0x04F0
  230. #define REG_DUMMY 0x04FC
  231. #define REG_EDCA_VO_PARAM 0x0500
  232. #define REG_EDCA_VI_PARAM 0x0504
  233. #define REG_EDCA_BE_PARAM 0x0508
  234. #define REG_EDCA_BK_PARAM 0x050C
  235. #define REG_BCNTCFG 0x0510
  236. #define REG_PIFS 0x0512
  237. #define REG_RDG_PIFS 0x0513
  238. #define REG_SIFS_CTX 0x0514
  239. #define REG_SIFS_TRX 0x0516
  240. #define REG_AGGR_BREAK_TIME 0x051A
  241. #define REG_SLOT 0x051B
  242. #define REG_TX_PTCL_CTRL 0x0520
  243. #define REG_TXPAUSE 0x0522
  244. #define REG_DIS_TXREQ_CLR 0x0523
  245. #define REG_RD_CTRL 0x0524
  246. #define REG_TBTT_PROHIBIT 0x0540
  247. #define REG_RD_NAV_NXT 0x0544
  248. #define REG_NAV_PROT_LEN 0x0546
  249. #define REG_BCN_CTRL 0x0550
  250. #define REG_USTIME_TSF 0x0551
  251. #define REG_MBID_NUM 0x0552
  252. #define REG_DUAL_TSF_RST 0x0553
  253. #define REG_BCN_INTERVAL 0x0554
  254. #define REG_MBSSID_BCN_SPACE 0x0554
  255. #define REG_DRVERLYINT 0x0558
  256. #define REG_BCNDMATIM 0x0559
  257. #define REG_ATIMWND 0x055A
  258. #define REG_BCN_MAX_ERR 0x055D
  259. #define REG_RXTSF_OFFSET_CCK 0x055E
  260. #define REG_RXTSF_OFFSET_OFDM 0x055F
  261. #define REG_TSFTR 0x0560
  262. #define REG_INIT_TSFTR 0x0564
  263. #define REG_SECONDARY_CCA_CTRL 0x0577
  264. #define REG_PSTIMER 0x0580
  265. #define REG_TIMER0 0x0584
  266. #define REG_TIMER1 0x0588
  267. #define REG_ACMHWCTRL 0x05C0
  268. #define REG_ACMRSTCTRL 0x05C1
  269. #define REG_ACMAVG 0x05C2
  270. #define REG_VO_ADMTIME 0x05C4
  271. #define REG_VI_ADMTIME 0x05C6
  272. #define REG_BE_ADMTIME 0x05C8
  273. #define REG_EDCA_RANDOM_GEN 0x05CC
  274. #define REG_NOA_DESC_SEL 0x05CF
  275. #define REG_NOA_DESC_DURATION 0x05E0
  276. #define REG_NOA_DESC_INTERVAL 0x05E4
  277. #define REG_NOA_DESC_START 0x05E8
  278. #define REG_NOA_DESC_COUNT 0x05EC
  279. #define REG_SCH_TXCMD 0x05F8
  280. #define REG_APSD_CTRL 0x0600
  281. #define REG_BWOPMODE 0x0603
  282. #define REG_TCR 0x0604
  283. #define REG_RCR 0x0608
  284. #define REG_RX_PKT_LIMIT 0x060C
  285. #define REG_RX_DLK_TIME 0x060D
  286. #define REG_RX_DRVINFO_SZ 0x060F
  287. #define REG_MACID 0x0610
  288. #define REG_BSSID 0x0618
  289. #define REG_MAR 0x0620
  290. #define REG_MBIDCAMCFG 0x0628
  291. #define REG_USTIME_EDCA 0x0638
  292. #define REG_MAC_SPEC_SIFS 0x063A
  293. #define REG_RESP_SIFS_CCK 0x063C
  294. #define REG_RESP_SIFS_OFDM 0x063E
  295. #define REG_ACKTO 0x0640
  296. #define REG_CTS2TO 0x0641
  297. #define REG_EIFS 0x0642
  298. #define REG_NAV_CTRL 0x0650
  299. #define REG_NAV_UPPER 0x0652
  300. #define REG_BACAMCMD 0x0654
  301. #define REG_BACAMCONTENT 0x0658
  302. #define REG_LBDLY 0x0660
  303. #define REG_FWDLY 0x0661
  304. #define REG_RXERR_RPT 0x0664
  305. #define REG_TRXPTCL_CTL 0x0668
  306. #define REG_CAMCMD 0x0670
  307. #define REG_CAMWRITE 0x0674
  308. #define REG_CAMREAD 0x0678
  309. #define REG_CAMDBG 0x067C
  310. #define REG_SECCFG 0x0680
  311. #define REG_WOW_CTRL 0x0690
  312. #define REG_PSSTATUS 0x0691
  313. #define REG_PS_RX_INFO 0x0692
  314. #define REG_UAPSD_TID 0x0693
  315. #define REG_LPNAV_CTRL 0x0694
  316. #define REG_WKFMCAM_NUM 0x0698
  317. #define REG_WKFMCAM_RWD 0x069C
  318. #define REG_RXFLTMAP0 0x06A0
  319. #define REG_RXFLTMAP1 0x06A2
  320. #define REG_RXFLTMAP2 0x06A4
  321. #define REG_BCN_PSR_RPT 0x06A8
  322. #define REG_CALB32K_CTRL 0x06AC
  323. #define REG_PKT_MON_CTRL 0x06B4
  324. #define REG_BT_COEX_TABLE 0x06C0
  325. #define REG_WMAC_RESP_TXINFO 0x06D8
  326. #define REG_USB_INFO 0xFE17
  327. #define REG_USB_SPECIAL_OPTION 0xFE55
  328. #define REG_USB_DMA_AGG_TO 0xFE5B
  329. #define REG_USB_AGG_TO 0xFE5C
  330. #define REG_USB_AGG_TH 0xFE5D
  331. #define REG_TEST_USB_TXQS 0xFE48
  332. #define REG_TEST_SIE_VID 0xFE60
  333. #define REG_TEST_SIE_PID 0xFE62
  334. #define REG_TEST_SIE_OPTIONAL 0xFE64
  335. #define REG_TEST_SIE_CHIRP_K 0xFE65
  336. #define REG_TEST_SIE_PHY 0xFE66
  337. #define REG_TEST_SIE_MAC_ADDR 0xFE70
  338. #define REG_TEST_SIE_STRING 0xFE80
  339. #define REG_NORMAL_SIE_VID 0xFE60
  340. #define REG_NORMAL_SIE_PID 0xFE62
  341. #define REG_NORMAL_SIE_OPTIONAL 0xFE64
  342. #define REG_NORMAL_SIE_EP 0xFE65
  343. #define REG_NORMAL_SIE_PHY 0xFE68
  344. #define REG_NORMAL_SIE_MAC_ADDR 0xFE70
  345. #define REG_NORMAL_SIE_STRING 0xFE80
  346. #define CR9346 REG_9346CR
  347. #define MSR (REG_CR + 2)
  348. #define ISR REG_HISR
  349. #define TSFR REG_TSFTR
  350. #define MACIDR0 REG_MACID
  351. #define MACIDR4 (REG_MACID + 4)
  352. #define PBP REG_PBP
  353. #define IDR0 MACIDR0
  354. #define IDR4 MACIDR4
  355. #define UNUSED_REGISTER 0x1BF
  356. #define DCAM UNUSED_REGISTER
  357. #define PSR UNUSED_REGISTER
  358. #define BBADDR UNUSED_REGISTER
  359. #define PHYDATAR UNUSED_REGISTER
  360. #define INVALID_BBRF_VALUE 0x12345678
  361. #define MAX_MSS_DENSITY_2T 0x13
  362. #define MAX_MSS_DENSITY_1T 0x0A
  363. #define CMDEEPROM_EN BIT(5)
  364. #define CMDEEPROM_SEL BIT(4)
  365. #define CMD9346CR_9356SEL BIT(4)
  366. #define AUTOLOAD_EEPROM (CMDEEPROM_EN|CMDEEPROM_SEL)
  367. #define AUTOLOAD_EFUSE CMDEEPROM_EN
  368. #define GPIOSEL_GPIO 0
  369. #define GPIOSEL_ENBT BIT(5)
  370. #define GPIO_IN REG_GPIO_PIN_CTRL
  371. #define GPIO_OUT (REG_GPIO_PIN_CTRL+1)
  372. #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL+2)
  373. #define GPIO_MOD (REG_GPIO_PIN_CTRL+3)
  374. /* 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte) */
  375. #define HSIMR_GPIO12_0_INT_EN BIT(0)
  376. #define HSIMR_SPS_OCP_INT_EN BIT(5)
  377. #define HSIMR_RON_INT_EN BIT(6)
  378. #define HSIMR_PDN_INT_EN BIT(7)
  379. #define HSIMR_GPIO9_INT_EN BIT(25)
  380. /* 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte) */
  381. #define HSISR_GPIO12_0_INT BIT(0)
  382. #define HSISR_SPS_OCP_INT BIT(5)
  383. #define HSISR_RON_INT_EN BIT(6)
  384. #define HSISR_PDNINT BIT(7)
  385. #define HSISR_GPIO9_INT BIT(25)
  386. #define MSR_NOLINK 0x00
  387. #define MSR_ADHOC 0x01
  388. #define MSR_INFRA 0x02
  389. #define MSR_AP 0x03
  390. #define RRSR_RSC_OFFSET 21
  391. #define RRSR_SHORT_OFFSET 23
  392. #define RRSR_RSC_BW_40M 0x600000
  393. #define RRSR_RSC_UPSUBCHNL 0x400000
  394. #define RRSR_RSC_LOWSUBCHNL 0x200000
  395. #define RRSR_SHORT 0x800000
  396. #define RRSR_1M BIT(0)
  397. #define RRSR_2M BIT(1)
  398. #define RRSR_5_5M BIT(2)
  399. #define RRSR_11M BIT(3)
  400. #define RRSR_6M BIT(4)
  401. #define RRSR_9M BIT(5)
  402. #define RRSR_12M BIT(6)
  403. #define RRSR_18M BIT(7)
  404. #define RRSR_24M BIT(8)
  405. #define RRSR_36M BIT(9)
  406. #define RRSR_48M BIT(10)
  407. #define RRSR_54M BIT(11)
  408. #define RRSR_MCS0 BIT(12)
  409. #define RRSR_MCS1 BIT(13)
  410. #define RRSR_MCS2 BIT(14)
  411. #define RRSR_MCS3 BIT(15)
  412. #define RRSR_MCS4 BIT(16)
  413. #define RRSR_MCS5 BIT(17)
  414. #define RRSR_MCS6 BIT(18)
  415. #define RRSR_MCS7 BIT(19)
  416. #define BRSR_ACKSHORTPMB BIT(23)
  417. #define RATR_1M 0x00000001
  418. #define RATR_2M 0x00000002
  419. #define RATR_55M 0x00000004
  420. #define RATR_11M 0x00000008
  421. #define RATR_6M 0x00000010
  422. #define RATR_9M 0x00000020
  423. #define RATR_12M 0x00000040
  424. #define RATR_18M 0x00000080
  425. #define RATR_24M 0x00000100
  426. #define RATR_36M 0x00000200
  427. #define RATR_48M 0x00000400
  428. #define RATR_54M 0x00000800
  429. #define RATR_MCS0 0x00001000
  430. #define RATR_MCS1 0x00002000
  431. #define RATR_MCS2 0x00004000
  432. #define RATR_MCS3 0x00008000
  433. #define RATR_MCS4 0x00010000
  434. #define RATR_MCS5 0x00020000
  435. #define RATR_MCS6 0x00040000
  436. #define RATR_MCS7 0x00080000
  437. #define RATR_MCS8 0x00100000
  438. #define RATR_MCS9 0x00200000
  439. #define RATR_MCS10 0x00400000
  440. #define RATR_MCS11 0x00800000
  441. #define RATR_MCS12 0x01000000
  442. #define RATR_MCS13 0x02000000
  443. #define RATR_MCS14 0x04000000
  444. #define RATR_MCS15 0x08000000
  445. #define RATE_1M BIT(0)
  446. #define RATE_2M BIT(1)
  447. #define RATE_5_5M BIT(2)
  448. #define RATE_11M BIT(3)
  449. #define RATE_6M BIT(4)
  450. #define RATE_9M BIT(5)
  451. #define RATE_12M BIT(6)
  452. #define RATE_18M BIT(7)
  453. #define RATE_24M BIT(8)
  454. #define RATE_36M BIT(9)
  455. #define RATE_48M BIT(10)
  456. #define RATE_54M BIT(11)
  457. #define RATE_MCS0 BIT(12)
  458. #define RATE_MCS1 BIT(13)
  459. #define RATE_MCS2 BIT(14)
  460. #define RATE_MCS3 BIT(15)
  461. #define RATE_MCS4 BIT(16)
  462. #define RATE_MCS5 BIT(17)
  463. #define RATE_MCS6 BIT(18)
  464. #define RATE_MCS7 BIT(19)
  465. #define RATE_MCS8 BIT(20)
  466. #define RATE_MCS9 BIT(21)
  467. #define RATE_MCS10 BIT(22)
  468. #define RATE_MCS11 BIT(23)
  469. #define RATE_MCS12 BIT(24)
  470. #define RATE_MCS13 BIT(25)
  471. #define RATE_MCS14 BIT(26)
  472. #define RATE_MCS15 BIT(27)
  473. #define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | RATR_11M)
  474. #define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | RATR_18M |\
  475. RATR_24M | RATR_36M | RATR_48M | RATR_54M)
  476. #define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 |\
  477. RATR_MCS3 | RATR_MCS4 | RATR_MCS5 |\
  478. RATR_MCS6 | RATR_MCS7)
  479. #define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 |\
  480. RATR_MCS11 | RATR_MCS12 | RATR_MCS13 |\
  481. RATR_MCS14 | RATR_MCS15)
  482. #define BW_OPMODE_20MHZ BIT(2)
  483. #define BW_OPMODE_5G BIT(1)
  484. #define BW_OPMODE_11J BIT(0)
  485. #define CAM_VALID BIT(15)
  486. #define CAM_NOTVALID 0x0000
  487. #define CAM_USEDK BIT(5)
  488. #define CAM_NONE 0x0
  489. #define CAM_WEP40 0x01
  490. #define CAM_TKIP 0x02
  491. #define CAM_AES 0x04
  492. #define CAM_WEP104 0x05
  493. #define TOTAL_CAM_ENTRY 32
  494. #define HALF_CAM_ENTRY 16
  495. #define CAM_WRITE BIT(16)
  496. #define CAM_READ 0x00000000
  497. #define CAM_POLLINIG BIT(31)
  498. #define SCR_USEDK 0x01
  499. #define SCR_TXSEC_ENABLE 0x02
  500. #define SCR_RXSEC_ENABLE 0x04
  501. #define WOW_PMEN BIT(0)
  502. #define WOW_WOMEN BIT(1)
  503. #define WOW_MAGIC BIT(2)
  504. #define WOW_UWF BIT(3)
  505. /*********************************************
  506. * 8188 IMR/ISR bits
  507. **********************************************/
  508. #define IMR_DISABLED 0x0
  509. /* IMR DW0(0x0060-0063) Bit 0-31 */
  510. /* TXRPT interrupt when CCX bit of the packet is set */
  511. #define IMR_TXCCK BIT(30)
  512. /* Power Save Time Out Interrupt */
  513. #define IMR_PSTIMEOUT BIT(29)
  514. /* When GTIMER4 expires, this bit is set to 1 */
  515. #define IMR_GTINT4 BIT(28)
  516. /* When GTIMER3 expires, this bit is set to 1 */
  517. #define IMR_GTINT3 BIT(27)
  518. /* Transmit Beacon0 Error */
  519. #define IMR_TBDER BIT(26)
  520. /* Transmit Beacon0 OK */
  521. #define IMR_TBDOK BIT(25)
  522. /* TSF Timer BIT32 toggle indication interrupt */
  523. #define IMR_TSF_BIT32_TOGGLE BIT(24)
  524. /* Beacon DMA Interrupt 0 */
  525. #define IMR_BCNDMAINT0 BIT(20)
  526. /* Beacon Queue DMA OK0 */
  527. #define IMR_BCNDOK0 BIT(16)
  528. /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */
  529. #define IMR_HSISR_IND_ON_INT BIT(15)
  530. /* Beacon DMA Interrupt Extension for Win7 */
  531. #define IMR_BCNDMAINT_E BIT(14)
  532. /* CTWidnow End or ATIM Window End */
  533. #define IMR_ATIMEND BIT(12)
  534. /* HISR1 Indicator (HISR1 & HIMR1 is true, this bit is set to 1)*/
  535. #define IMR_HISR1_IND_INT BIT(11)
  536. /* CPU to Host Command INT Status, Write 1 clear */
  537. #define IMR_C2HCMD BIT(10)
  538. /* CPU power Mode exchange INT Status, Write 1 clear */
  539. #define IMR_CPWM2 BIT(9)
  540. /* CPU power Mode exchange INT Status, Write 1 clear */
  541. #define IMR_CPWM BIT(8)
  542. /* High Queue DMA OK */
  543. #define IMR_HIGHDOK BIT(7)
  544. /* Management Queue DMA OK */
  545. #define IMR_MGNTDOK BIT(6)
  546. /* AC_BK DMA OK */
  547. #define IMR_BKDOK BIT(5)
  548. /* AC_BE DMA OK */
  549. #define IMR_BEDOK BIT(4)
  550. /* AC_VI DMA OK */
  551. #define IMR_VIDOK BIT(3)
  552. /* AC_VO DMA OK */
  553. #define IMR_VODOK BIT(2)
  554. /* Rx Descriptor Unavailable */
  555. #define IMR_RDU BIT(1)
  556. #define IMR_ROK BIT(0) /* Receive DMA OK */
  557. /* IMR DW1(0x00B4-00B7) Bit 0-31 */
  558. /* Beacon DMA Interrupt 7 */
  559. #define IMR_BCNDMAINT7 BIT(27)
  560. /* Beacon DMA Interrupt 6 */
  561. #define IMR_BCNDMAINT6 BIT(26)
  562. /* Beacon DMA Interrupt 5 */
  563. #define IMR_BCNDMAINT5 BIT(25)
  564. /* Beacon DMA Interrupt 4 */
  565. #define IMR_BCNDMAINT4 BIT(24)
  566. /* Beacon DMA Interrupt 3 */
  567. #define IMR_BCNDMAINT3 BIT(23)
  568. /* Beacon DMA Interrupt 2 */
  569. #define IMR_BCNDMAINT2 BIT(22)
  570. /* Beacon DMA Interrupt 1 */
  571. #define IMR_BCNDMAINT1 BIT(21)
  572. /* Beacon Queue DMA OK Interrup 7 */
  573. #define IMR_BCNDOK7 BIT(20)
  574. /* Beacon Queue DMA OK Interrup 6 */
  575. #define IMR_BCNDOK6 BIT(19)
  576. /* Beacon Queue DMA OK Interrup 5 */
  577. #define IMR_BCNDOK5 BIT(18)
  578. /* Beacon Queue DMA OK Interrup 4 */
  579. #define IMR_BCNDOK4 BIT(17)
  580. /* Beacon Queue DMA OK Interrup 3 */
  581. #define IMR_BCNDOK3 BIT(16)
  582. /* Beacon Queue DMA OK Interrup 2 */
  583. #define IMR_BCNDOK2 BIT(15)
  584. /* Beacon Queue DMA OK Interrup 1 */
  585. #define IMR_BCNDOK1 BIT(14)
  586. /* ATIM Window End Extension for Win7 */
  587. #define IMR_ATIMEND_E BIT(13)
  588. /* Tx Error Flag Interrupt Status, write 1 clear. */
  589. #define IMR_TXERR BIT(11)
  590. /* Rx Error Flag INT Status, Write 1 clear */
  591. #define IMR_RXERR BIT(10)
  592. /* Transmit FIFO Overflow */
  593. #define IMR_TXFOVW BIT(9)
  594. /* Receive FIFO Overflow */
  595. #define IMR_RXFOVW BIT(8)
  596. #define HWSET_MAX_SIZE 512
  597. #define EFUSE_MAX_SECTION 64
  598. #define EFUSE_REAL_CONTENT_LEN 256
  599. /* PG data exclude header, dummy 7 bytes frome CP test and reserved 1byte.*/
  600. #define EFUSE_OOB_PROTECT_BYTES 18
  601. #define EEPROM_DEFAULT_TSSI 0x0
  602. #define EEPROM_DEFAULT_TXPOWERDIFF 0x0
  603. #define EEPROM_DEFAULT_CRYSTALCAP 0x5
  604. #define EEPROM_DEFAULT_BOARDTYPE 0x02
  605. #define EEPROM_DEFAULT_TXPOWER 0x1010
  606. #define EEPROM_DEFAULT_HT2T_TXPWR 0x10
  607. #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
  608. #define EEPROM_DEFAULT_THERMALMETER 0x18
  609. #define EEPROM_DEFAULT_ANTTXPOWERDIFF 0x0
  610. #define EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP 0x5
  611. #define EEPROM_DEFAULT_TXPOWERLEVEL 0x22
  612. #define EEPROM_DEFAULT_HT40_2SDIFF 0x0
  613. #define EEPROM_DEFAULT_HT20_DIFF 2
  614. #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
  615. #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0
  616. #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0
  617. #define RF_OPTION1 0x79
  618. #define RF_OPTION2 0x7A
  619. #define RF_OPTION3 0x7B
  620. #define RF_OPTION4 0xC3
  621. #define EEPROM_DEFAULT_PID 0x1234
  622. #define EEPROM_DEFAULT_VID 0x5678
  623. #define EEPROM_DEFAULT_CUSTOMERID 0xAB
  624. #define EEPROM_DEFAULT_SUBCUSTOMERID 0xCD
  625. #define EEPROM_DEFAULT_VERSION 0
  626. #define EEPROM_CHANNEL_PLAN_FCC 0x0
  627. #define EEPROM_CHANNEL_PLAN_IC 0x1
  628. #define EEPROM_CHANNEL_PLAN_ETSI 0x2
  629. #define EEPROM_CHANNEL_PLAN_SPAIN 0x3
  630. #define EEPROM_CHANNEL_PLAN_FRANCE 0x4
  631. #define EEPROM_CHANNEL_PLAN_MKK 0x5
  632. #define EEPROM_CHANNEL_PLAN_MKK1 0x6
  633. #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
  634. #define EEPROM_CHANNEL_PLAN_TELEC 0x8
  635. #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
  636. #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
  637. #define EEPROM_CHANNEL_PLAN_NCC 0xB
  638. #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
  639. #define EEPROM_CID_DEFAULT 0x0
  640. #define EEPROM_CID_TOSHIBA 0x4
  641. #define EEPROM_CID_CCX 0x10
  642. #define EEPROM_CID_QMI 0x0D
  643. #define EEPROM_CID_WHQL 0xFE
  644. #define RTL_EEPROM_ID 0x8129
  645. #define EEPROM_HPON 0x02
  646. #define EEPROM_CLK 0x06
  647. #define EEPROM_TESTR 0x08
  648. #define EEPROM_TXPOWERCCK 0x10
  649. #define EEPROM_TXPOWERHT40_1S 0x16
  650. #define EEPROM_TXPOWERHT20DIFF 0x1B
  651. #define EEPROM_TXPOWER_OFDMDIFF 0x1B
  652. #define EEPROM_TX_PWR_INX 0x10
  653. #define EEPROM_CHANNELPLAN 0xB8
  654. #define EEPROM_XTAL_8821AE 0xB9
  655. #define EEPROM_THERMAL_METER 0xBA
  656. #define EEPROM_IQK_LCK_88E 0xBB
  657. #define EEPROM_RF_BOARD_OPTION 0xC1
  658. #define EEPROM_RF_FEATURE_OPTION_88E 0xC2
  659. #define EEPROM_RF_BT_SETTING 0xC3
  660. #define EEPROM_VERSION 0xC4
  661. #define EEPROM_CUSTOMER_ID 0xC5
  662. #define EEPROM_RF_ANTENNA_OPT_88E 0xC9
  663. #define EEPROM_RFE_OPTION 0xCA
  664. #define EEPROM_MAC_ADDR 0xD0
  665. #define EEPROM_VID 0xD6
  666. #define EEPROM_DID 0xD8
  667. #define EEPROM_SVID 0xDA
  668. #define EEPROM_SMID 0xDC
  669. #define STOPBECON BIT(6)
  670. #define STOPHIGHT BIT(5)
  671. #define STOPMGT BIT(4)
  672. #define STOPVO BIT(3)
  673. #define STOPVI BIT(2)
  674. #define STOPBE BIT(1)
  675. #define STOPBK BIT(0)
  676. #define RCR_APPFCS BIT(31)
  677. #define RCR_APP_MIC BIT(30)
  678. #define RCR_APP_ICV BIT(29)
  679. #define RCR_APP_PHYST_RXFF BIT(28)
  680. #define RCR_APP_BA_SSN BIT(27)
  681. #define RCR_NONQOS_VHT BIT(26)
  682. #define RCR_ENMBID BIT(24)
  683. #define RCR_LSIGEN BIT(23)
  684. #define RCR_MFBEN BIT(22)
  685. #define RCR_HTC_LOC_CTRL BIT(14)
  686. #define RCR_AMF BIT(13)
  687. #define RCR_ACF BIT(12)
  688. #define RCR_ADF BIT(11)
  689. #define RCR_AICV BIT(9)
  690. #define RCR_ACRC32 BIT(8)
  691. #define RCR_CBSSID_BCN BIT(7)
  692. #define RCR_CBSSID_DATA BIT(6)
  693. #define RCR_CBSSID RCR_CBSSID_DATA
  694. #define RCR_APWRMGT BIT(5)
  695. #define RCR_ADD3 BIT(4)
  696. #define RCR_AB BIT(3)
  697. #define RCR_AM BIT(2)
  698. #define RCR_APM BIT(1)
  699. #define RCR_AAP BIT(0)
  700. #define RCR_MXDMA_OFFSET 8
  701. #define RCR_FIFO_OFFSET 13
  702. #define RSV_CTRL 0x001C
  703. #define RD_CTRL 0x0524
  704. #define REG_USB_INFO 0xFE17
  705. #define REG_USB_SPECIAL_OPTION 0xFE55
  706. #define REG_USB_DMA_AGG_TO 0xFE5B
  707. #define REG_USB_AGG_TO 0xFE5C
  708. #define REG_USB_AGG_TH 0xFE5D
  709. #define REG_USB_VID 0xFE60
  710. #define REG_USB_PID 0xFE62
  711. #define REG_USB_OPTIONAL 0xFE64
  712. #define REG_USB_CHIRP_K 0xFE65
  713. #define REG_USB_PHY 0xFE66
  714. #define REG_USB_MAC_ADDR 0xFE70
  715. #define REG_USB_HRPWM 0xFE58
  716. #define REG_USB_HCPWM 0xFE57
  717. #define SW18_FPWM BIT(3)
  718. #define ISO_MD2PP BIT(0)
  719. #define ISO_UA2USB BIT(1)
  720. #define ISO_UD2CORE BIT(2)
  721. #define ISO_PA2PCIE BIT(3)
  722. #define ISO_PD2CORE BIT(4)
  723. #define ISO_IP2MAC BIT(5)
  724. #define ISO_DIOP BIT(6)
  725. #define ISO_DIOE BIT(7)
  726. #define ISO_EB2CORE BIT(8)
  727. #define ISO_DIOR BIT(9)
  728. #define PWC_EV25V BIT(14)
  729. #define PWC_EV12V BIT(15)
  730. #define FEN_BBRSTB BIT(0)
  731. #define FEN_BB_GLB_RSTN BIT(1)
  732. #define FEN_USBA BIT(2)
  733. #define FEN_UPLL BIT(3)
  734. #define FEN_USBD BIT(4)
  735. #define FEN_DIO_PCIE BIT(5)
  736. #define FEN_PCIEA BIT(6)
  737. #define FEN_PPLL BIT(7)
  738. #define FEN_PCIED BIT(8)
  739. #define FEN_DIOE BIT(9)
  740. #define FEN_CPUEN BIT(10)
  741. #define FEN_DCORE BIT(11)
  742. #define FEN_ELDR BIT(12)
  743. #define FEN_DIO_RF BIT(13)
  744. #define FEN_HWPDN BIT(14)
  745. #define FEN_MREGEN BIT(15)
  746. #define PFM_LDALL BIT(0)
  747. #define PFM_ALDN BIT(1)
  748. #define PFM_LDKP BIT(2)
  749. #define PFM_WOWL BIT(3)
  750. #define ENPDN BIT(4)
  751. #define PDN_PL BIT(5)
  752. #define APFM_ONMAC BIT(8)
  753. #define APFM_OFF BIT(9)
  754. #define APFM_RSM BIT(10)
  755. #define AFSM_HSUS BIT(11)
  756. #define AFSM_PCIE BIT(12)
  757. #define APDM_MAC BIT(13)
  758. #define APDM_HOST BIT(14)
  759. #define APDM_HPDN BIT(15)
  760. #define RDY_MACON BIT(16)
  761. #define SUS_HOST BIT(17)
  762. #define ROP_ALD BIT(20)
  763. #define ROP_PWR BIT(21)
  764. #define ROP_SPS BIT(22)
  765. #define SOP_MRST BIT(25)
  766. #define SOP_FUSE BIT(26)
  767. #define SOP_ABG BIT(27)
  768. #define SOP_AMB BIT(28)
  769. #define SOP_RCK BIT(29)
  770. #define SOP_A8M BIT(30)
  771. #define XOP_BTCK BIT(31)
  772. #define ANAD16V_EN BIT(0)
  773. #define ANA8M BIT(1)
  774. #define MACSLP BIT(4)
  775. #define LOADER_CLK_EN BIT(5)
  776. #define _80M_SSC_DIS BIT(7)
  777. #define _80M_SSC_EN_HO BIT(8)
  778. #define PHY_SSC_RSTB BIT(9)
  779. #define SEC_CLK_EN BIT(10)
  780. #define MAC_CLK_EN BIT(11)
  781. #define SYS_CLK_EN BIT(12)
  782. #define RING_CLK_EN BIT(13)
  783. #define BOOT_FROM_EEPROM BIT(4)
  784. #define EEPROM_EN BIT(5)
  785. #define AFE_BGEN BIT(0)
  786. #define AFE_MBEN BIT(1)
  787. #define MAC_ID_EN BIT(7)
  788. #define WLOCK_ALL BIT(0)
  789. #define WLOCK_00 BIT(1)
  790. #define WLOCK_04 BIT(2)
  791. #define WLOCK_08 BIT(3)
  792. #define WLOCK_40 BIT(4)
  793. #define R_DIS_PRST_0 BIT(5)
  794. #define R_DIS_PRST_1 BIT(6)
  795. #define LOCK_ALL_EN BIT(7)
  796. #define RF_EN BIT(0)
  797. #define RF_RSTB BIT(1)
  798. #define RF_SDMRSTB BIT(2)
  799. #define LDA15_EN BIT(0)
  800. #define LDA15_STBY BIT(1)
  801. #define LDA15_OBUF BIT(2)
  802. #define LDA15_REG_VOS BIT(3)
  803. #define _LDA15_VOADJ(x) (((x) & 0x7) << 4)
  804. #define LDV12_EN BIT(0)
  805. #define LDV12_SDBY BIT(1)
  806. #define LPLDO_HSM BIT(2)
  807. #define LPLDO_LSM_DIS BIT(3)
  808. #define _LDV12_VADJ(x) (((x) & 0xF) << 4)
  809. #define XTAL_EN BIT(0)
  810. #define XTAL_BSEL BIT(1)
  811. #define _XTAL_BOSC(x) (((x) & 0x3) << 2)
  812. #define _XTAL_CADJ(x) (((x) & 0xF) << 4)
  813. #define XTAL_GATE_USB BIT(8)
  814. #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9)
  815. #define XTAL_GATE_AFE BIT(11)
  816. #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12)
  817. #define XTAL_RF_GATE BIT(14)
  818. #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15)
  819. #define XTAL_GATE_DIG BIT(17)
  820. #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18)
  821. #define XTAL_BT_GATE BIT(20)
  822. #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21)
  823. #define _XTAL_GPIO(x) (((x) & 0x7) << 23)
  824. #define CKDLY_AFE BIT(26)
  825. #define CKDLY_USB BIT(27)
  826. #define CKDLY_DIG BIT(28)
  827. #define CKDLY_BT BIT(29)
  828. #define APLL_EN BIT(0)
  829. #define APLL_320_EN BIT(1)
  830. #define APLL_FREF_SEL BIT(2)
  831. #define APLL_EDGE_SEL BIT(3)
  832. #define APLL_WDOGB BIT(4)
  833. #define APLL_LPFEN BIT(5)
  834. #define APLL_REF_CLK_13MHZ 0x1
  835. #define APLL_REF_CLK_19_2MHZ 0x2
  836. #define APLL_REF_CLK_20MHZ 0x3
  837. #define APLL_REF_CLK_25MHZ 0x4
  838. #define APLL_REF_CLK_26MHZ 0x5
  839. #define APLL_REF_CLK_38_4MHZ 0x6
  840. #define APLL_REF_CLK_40MHZ 0x7
  841. #define APLL_320EN BIT(14)
  842. #define APLL_80EN BIT(15)
  843. #define APLL_1MEN BIT(24)
  844. #define ALD_EN BIT(18)
  845. #define EF_PD BIT(19)
  846. #define EF_FLAG BIT(31)
  847. #define EF_TRPT BIT(7)
  848. #define LDOE25_EN BIT(31)
  849. #define RSM_EN BIT(0)
  850. #define TIMER_EN BIT(4)
  851. #define TRSW0EN BIT(2)
  852. #define TRSW1EN BIT(3)
  853. #define EROM_EN BIT(4)
  854. #define ENBT BIT(5)
  855. #define ENUART BIT(8)
  856. #define UART_910 BIT(9)
  857. #define ENPMAC BIT(10)
  858. #define SIC_SWRST BIT(11)
  859. #define ENSIC BIT(12)
  860. #define SIC_23 BIT(13)
  861. #define ENHDP BIT(14)
  862. #define SIC_LBK BIT(15)
  863. #define LED0PL BIT(4)
  864. #define LED1PL BIT(12)
  865. #define LED0DIS BIT(7)
  866. #define MCUFWDL_EN BIT(0)
  867. #define MCUFWDL_RDY BIT(1)
  868. #define FWDL_CHKSUM_RPT BIT(2)
  869. #define MACINI_RDY BIT(3)
  870. #define BBINI_RDY BIT(4)
  871. #define RFINI_RDY BIT(5)
  872. #define WINTINI_RDY BIT(6)
  873. #define CPRST BIT(23)
  874. #define XCLK_VLD BIT(0)
  875. #define ACLK_VLD BIT(1)
  876. #define UCLK_VLD BIT(2)
  877. #define PCLK_VLD BIT(3)
  878. #define PCIRSTB BIT(4)
  879. #define V15_VLD BIT(5)
  880. #define TRP_B15V_EN BIT(7)
  881. #define SIC_IDLE BIT(8)
  882. #define BD_MAC2 BIT(9)
  883. #define BD_MAC1 BIT(10)
  884. #define IC_MACPHY_MODE BIT(11)
  885. #define VENDOR_ID BIT(19)
  886. #define PAD_HWPD_IDN BIT(22)
  887. #define TRP_VAUX_EN BIT(23)
  888. #define TRP_BT_EN BIT(24)
  889. #define BD_PKG_SEL BIT(25)
  890. #define BD_HCI_SEL BIT(26)
  891. #define TYPE_ID BIT(27)
  892. #define CHIP_VER_RTL_MASK 0xF000
  893. #define CHIP_VER_RTL_SHIFT 12
  894. #define REG_LBMODE (REG_CR + 3)
  895. #define HCI_TXDMA_EN BIT(0)
  896. #define HCI_RXDMA_EN BIT(1)
  897. #define TXDMA_EN BIT(2)
  898. #define RXDMA_EN BIT(3)
  899. #define PROTOCOL_EN BIT(4)
  900. #define SCHEDULE_EN BIT(5)
  901. #define MACTXEN BIT(6)
  902. #define MACRXEN BIT(7)
  903. #define ENSWBCN BIT(8)
  904. #define ENSEC BIT(9)
  905. #define _NETTYPE(x) (((x) & 0x3) << 16)
  906. #define MASK_NETTYPE 0x30000
  907. #define NT_NO_LINK 0x0
  908. #define NT_LINK_AD_HOC 0x1
  909. #define NT_LINK_AP 0x2
  910. #define NT_AS_AP 0x3
  911. #define _LBMODE(x) (((x) & 0xF) << 24)
  912. #define MASK_LBMODE 0xF000000
  913. #define LOOPBACK_NORMAL 0x0
  914. #define LOOPBACK_IMMEDIATELY 0xB
  915. #define LOOPBACK_MAC_DELAY 0x3
  916. #define LOOPBACK_PHY 0x1
  917. #define LOOPBACK_DMA 0x7
  918. #define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
  919. #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
  920. #define _PSRX_MASK 0xF
  921. #define _PSTX_MASK 0xF0
  922. #define _PSRX(x) (x)
  923. #define _PSTX(x) ((x) << 4)
  924. #define PBP_64 0x0
  925. #define PBP_128 0x1
  926. #define PBP_256 0x2
  927. #define PBP_512 0x3
  928. #define PBP_1024 0x4
  929. #define RXDMA_ARBBW_EN BIT(0)
  930. #define RXSHFT_EN BIT(1)
  931. #define RXDMA_AGG_EN BIT(2)
  932. #define QS_VO_QUEUE BIT(8)
  933. #define QS_VI_QUEUE BIT(9)
  934. #define QS_BE_QUEUE BIT(10)
  935. #define QS_BK_QUEUE BIT(11)
  936. #define QS_MANAGER_QUEUE BIT(12)
  937. #define QS_HIGH_QUEUE BIT(13)
  938. #define HQSEL_VOQ BIT(0)
  939. #define HQSEL_VIQ BIT(1)
  940. #define HQSEL_BEQ BIT(2)
  941. #define HQSEL_BKQ BIT(3)
  942. #define HQSEL_MGTQ BIT(4)
  943. #define HQSEL_HIQ BIT(5)
  944. #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
  945. #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
  946. #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
  947. #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8)
  948. #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6)
  949. #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4)
  950. #define QUEUE_LOW 1
  951. #define QUEUE_NORMAL 2
  952. #define QUEUE_HIGH 3
  953. #define _LLT_NO_ACTIVE 0x0
  954. #define _LLT_WRITE_ACCESS 0x1
  955. #define _LLT_READ_ACCESS 0x2
  956. #define _LLT_INIT_DATA(x) ((x) & 0xFF)
  957. #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
  958. #define _LLT_OP(x) (((x) & 0x3) << 30)
  959. #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
  960. #define BB_WRITE_READ_MASK (BIT(31) | BIT(30))
  961. #define BB_WRITE_EN BIT(30)
  962. #define BB_READ_EN BIT(31)
  963. #define _HPQ(x) ((x) & 0xFF)
  964. #define _LPQ(x) (((x) & 0xFF) << 8)
  965. #define _PUBQ(x) (((x) & 0xFF) << 16)
  966. #define _NPQ(x) ((x) & 0xFF)
  967. #define HPQ_PUBLIC_DIS BIT(24)
  968. #define LPQ_PUBLIC_DIS BIT(25)
  969. #define LD_RQPN BIT(31)
  970. #define BCN_VALID BIT(16)
  971. #define BCN_HEAD(x) (((x) & 0xFF) << 8)
  972. #define BCN_HEAD_MASK 0xFF00
  973. #define BLK_DESC_NUM_SHIFT 4
  974. #define BLK_DESC_NUM_MASK 0xF
  975. #define DROP_DATA_EN BIT(9)
  976. #define EN_AMPDU_RTY_NEW BIT(7)
  977. #define _INIRTSMCS_SEL(x) ((x) & 0x3F)
  978. #define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
  979. #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
  980. #define RATE_REG_BITMAP_ALL 0xFFFFF
  981. #define _RRSC_BITMAP(x) ((x) & 0xFFFFF)
  982. #define _RRSR_RSC(x) (((x) & 0x3) << 21)
  983. #define RRSR_RSC_RESERVED 0x0
  984. #define RRSR_RSC_UPPER_SUBCHANNEL 0x1
  985. #define RRSR_RSC_LOWER_SUBCHANNEL 0x2
  986. #define RRSR_RSC_DUPLICATE_MODE 0x3
  987. #define USE_SHORT_G1 BIT(20)
  988. #define _AGGLMT_MCS0(x) ((x) & 0xF)
  989. #define _AGGLMT_MCS1(x) (((x) & 0xF) << 4)
  990. #define _AGGLMT_MCS2(x) (((x) & 0xF) << 8)
  991. #define _AGGLMT_MCS3(x) (((x) & 0xF) << 12)
  992. #define _AGGLMT_MCS4(x) (((x) & 0xF) << 16)
  993. #define _AGGLMT_MCS5(x) (((x) & 0xF) << 20)
  994. #define _AGGLMT_MCS6(x) (((x) & 0xF) << 24)
  995. #define _AGGLMT_MCS7(x) (((x) & 0xF) << 28)
  996. #define RETRY_LIMIT_SHORT_SHIFT 8
  997. #define RETRY_LIMIT_LONG_SHIFT 0
  998. #define _DARF_RC1(x) ((x) & 0x1F)
  999. #define _DARF_RC2(x) (((x) & 0x1F) << 8)
  1000. #define _DARF_RC3(x) (((x) & 0x1F) << 16)
  1001. #define _DARF_RC4(x) (((x) & 0x1F) << 24)
  1002. #define _DARF_RC5(x) ((x) & 0x1F)
  1003. #define _DARF_RC6(x) (((x) & 0x1F) << 8)
  1004. #define _DARF_RC7(x) (((x) & 0x1F) << 16)
  1005. #define _DARF_RC8(x) (((x) & 0x1F) << 24)
  1006. #define _RARF_RC1(x) ((x) & 0x1F)
  1007. #define _RARF_RC2(x) (((x) & 0x1F) << 8)
  1008. #define _RARF_RC3(x) (((x) & 0x1F) << 16)
  1009. #define _RARF_RC4(x) (((x) & 0x1F) << 24)
  1010. #define _RARF_RC5(x) ((x) & 0x1F)
  1011. #define _RARF_RC6(x) (((x) & 0x1F) << 8)
  1012. #define _RARF_RC7(x) (((x) & 0x1F) << 16)
  1013. #define _RARF_RC8(x) (((x) & 0x1F) << 24)
  1014. #define AC_PARAM_TXOP_LIMIT_OFFSET 16
  1015. #define AC_PARAM_ECW_MAX_OFFSET 12
  1016. #define AC_PARAM_ECW_MIN_OFFSET 8
  1017. #define AC_PARAM_AIFS_OFFSET 0
  1018. #define _AIFS(x) (x)
  1019. #define _ECW_MAX_MIN(x) ((x) << 8)
  1020. #define _TXOP_LIMIT(x) ((x) << 16)
  1021. #define _BCNIFS(x) ((x) & 0xFF)
  1022. #define _BCNECW(x) ((((x) & 0xF)) << 8)
  1023. #define _LRL(x) ((x) & 0x3F)
  1024. #define _SRL(x) (((x) & 0x3F) << 8)
  1025. #define _SIFS_CCK_CTX(x) ((x) & 0xFF)
  1026. #define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8)
  1027. #define _SIFS_OFDM_CTX(x) ((x) & 0xFF)
  1028. #define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8)
  1029. #define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8)
  1030. #define DIS_EDCA_CNT_DWN BIT(11)
  1031. #define EN_MBSSID BIT(1)
  1032. #define EN_TXBCN_RPT BIT(2)
  1033. #define EN_BCN_FUNCTION BIT(3)
  1034. #define TSFTR_RST BIT(0)
  1035. #define TSFTR1_RST BIT(1)
  1036. #define STOP_BCNQ BIT(6)
  1037. #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4)
  1038. #define DIS_TSF_UDT0_TEST_CHIP BIT(5)
  1039. #define ACMHW_HWEN BIT(0)
  1040. #define ACMHW_BEQEN BIT(1)
  1041. #define ACMHW_VIQEN BIT(2)
  1042. #define ACMHW_VOQEN BIT(3)
  1043. #define ACMHW_BEQSTATUS BIT(4)
  1044. #define ACMHW_VIQSTATUS BIT(5)
  1045. #define ACMHW_VOQSTATUS BIT(6)
  1046. #define APSDOFF BIT(6)
  1047. #define APSDOFF_STATUS BIT(7)
  1048. #define BW_20MHZ BIT(2)
  1049. #define RATE_BITMAP_ALL 0xFFFFF
  1050. #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1
  1051. #define TSFRST BIT(0)
  1052. #define DIS_GCLK BIT(1)
  1053. #define PAD_SEL BIT(2)
  1054. #define PWR_ST BIT(6)
  1055. #define PWRBIT_OW_EN BIT(7)
  1056. #define ACRC BIT(8)
  1057. #define CFENDFORM BIT(9)
  1058. #define ICV BIT(10)
  1059. #define AAP BIT(0)
  1060. #define APM BIT(1)
  1061. #define AM BIT(2)
  1062. #define AB BIT(3)
  1063. #define ADD3 BIT(4)
  1064. #define APWRMGT BIT(5)
  1065. #define CBSSID BIT(6)
  1066. #define CBSSID_DATA BIT(6)
  1067. #define CBSSID_BCN BIT(7)
  1068. #define ACRC32 BIT(8)
  1069. #define AICV BIT(9)
  1070. #define ADF BIT(11)
  1071. #define ACF BIT(12)
  1072. #define AMF BIT(13)
  1073. #define HTC_LOC_CTRL BIT(14)
  1074. #define UC_DATA_EN BIT(16)
  1075. #define BM_DATA_EN BIT(17)
  1076. #define MFBEN BIT(22)
  1077. #define LSIGEN BIT(23)
  1078. #define ENMBID BIT(24)
  1079. #define APP_BASSN BIT(27)
  1080. #define APP_PHYSTS BIT(28)
  1081. #define APP_ICV BIT(29)
  1082. #define APP_MIC BIT(30)
  1083. #define APP_FCS BIT(31)
  1084. #define _MIN_SPACE(x) ((x) & 0x7)
  1085. #define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3)
  1086. #define RXERR_TYPE_OFDM_PPDU 0
  1087. #define RXERR_TYPE_OFDM_FALSE_ALARM 1
  1088. #define RXERR_TYPE_OFDM_MPDU_OK 2
  1089. #define RXERR_TYPE_OFDM_MPDU_FAIL 3
  1090. #define RXERR_TYPE_CCK_PPDU 4
  1091. #define RXERR_TYPE_CCK_FALSE_ALARM 5
  1092. #define RXERR_TYPE_CCK_MPDU_OK 6
  1093. #define RXERR_TYPE_CCK_MPDU_FAIL 7
  1094. #define RXERR_TYPE_HT_PPDU 8
  1095. #define RXERR_TYPE_HT_FALSE_ALARM 9
  1096. #define RXERR_TYPE_HT_MPDU_TOTAL 10
  1097. #define RXERR_TYPE_HT_MPDU_OK 11
  1098. #define RXERR_TYPE_HT_MPDU_FAIL 12
  1099. #define RXERR_TYPE_RX_FULL_DROP 15
  1100. #define RXERR_COUNTER_MASK 0xFFFFF
  1101. #define RXERR_RPT_RST BIT(27)
  1102. #define _RXERR_RPT_SEL(type) ((type) << 28)
  1103. #define SCR_TXUSEDK BIT(0)
  1104. #define SCR_RXUSEDK BIT(1)
  1105. #define SCR_TXENCENABLE BIT(2)
  1106. #define SCR_RXDECENABLE BIT(3)
  1107. #define SCR_SKBYA2 BIT(4)
  1108. #define SCR_NOSKMC BIT(5)
  1109. #define SCR_TXBCUSEDK BIT(6)
  1110. #define SCR_RXBCUSEDK BIT(7)
  1111. #define XCLK_VLD BIT(0)
  1112. #define ACLK_VLD BIT(1)
  1113. #define UCLK_VLD BIT(2)
  1114. #define PCLK_VLD BIT(3)
  1115. #define PCIRSTB BIT(4)
  1116. #define V15_VLD BIT(5)
  1117. #define TRP_B15V_EN BIT(7)
  1118. #define SIC_IDLE BIT(8)
  1119. #define BD_MAC2 BIT(9)
  1120. #define BD_MAC1 BIT(10)
  1121. #define IC_MACPHY_MODE BIT(11)
  1122. #define BT_FUNC BIT(16)
  1123. #define VENDOR_ID BIT(19)
  1124. #define PAD_HWPD_IDN BIT(22)
  1125. #define TRP_VAUX_EN BIT(23)
  1126. #define TRP_BT_EN BIT(24)
  1127. #define BD_PKG_SEL BIT(25)
  1128. #define BD_HCI_SEL BIT(26)
  1129. #define TYPE_ID BIT(27)
  1130. #define USB_IS_HIGH_SPEED 0
  1131. #define USB_IS_FULL_SPEED 1
  1132. #define USB_SPEED_MASK BIT(5)
  1133. #define USB_NORMAL_SIE_EP_MASK 0xF
  1134. #define USB_NORMAL_SIE_EP_SHIFT 4
  1135. #define USB_TEST_EP_MASK 0x30
  1136. #define USB_TEST_EP_SHIFT 4
  1137. #define USB_AGG_EN BIT(3)
  1138. #define MAC_ADDR_LEN 6
  1139. #define LAST_ENTRY_OF_TX_PKT_BUFFER 255
  1140. #define POLLING_LLT_THRESHOLD 20
  1141. #define POLLING_READY_TIMEOUT_COUNT 3000
  1142. #define MAX_MSS_DENSITY_2T 0x13
  1143. #define MAX_MSS_DENSITY_1T 0x0A
  1144. #define EPROM_CMD_OPERATING_MODE_MASK ((1<<7)|(1<<6))
  1145. #define EPROM_CMD_CONFIG 0x3
  1146. #define EPROM_CMD_LOAD 1
  1147. #define HWSET_MAX_SIZE_92S HWSET_MAX_SIZE
  1148. #define HAL_8192C_HW_GPIO_WPS_BIT BIT(2)
  1149. #define RA_LSSIWRITE_8821A 0xc90
  1150. #define RB_LSSIWRITE_8821A 0xe90
  1151. #define RA_PIREAD_8821A 0xd04
  1152. #define RB_PIREAD_8821A 0xd44
  1153. #define RA_SIREAD_8821A 0xd08
  1154. #define RB_SIREAD_8821A 0xd48
  1155. #define RPMAC_RESET 0x100
  1156. #define RPMAC_TXSTART 0x104
  1157. #define RPMAC_TXLEGACYSIG 0x108
  1158. #define RPMAC_TXHTSIG1 0x10c
  1159. #define RPMAC_TXHTSIG2 0x110
  1160. #define RPMAC_PHYDEBUG 0x114
  1161. #define RPMAC_TXPACKETNUM 0x118
  1162. #define RPMAC_TXIDLE 0x11c
  1163. #define RPMAC_TXMACHEADER0 0x120
  1164. #define RPMAC_TXMACHEADER1 0x124
  1165. #define RPMAC_TXMACHEADER2 0x128
  1166. #define RPMAC_TXMACHEADER3 0x12c
  1167. #define RPMAC_TXMACHEADER4 0x130
  1168. #define RPMAC_TXMACHEADER5 0x134
  1169. #define RPMAC_TXDADATYPE 0x138
  1170. #define RPMAC_TXRANDOMSEED 0x13c
  1171. #define RPMAC_CCKPLCPPREAMBLE 0x140
  1172. #define RPMAC_CCKPLCPHEADER 0x144
  1173. #define RPMAC_CCKCRC16 0x148
  1174. #define RPMAC_OFDMRXCRC32OK 0x170
  1175. #define RPMAC_OFDMRXCRC32ER 0x174
  1176. #define RPMAC_OFDMRXPARITYER 0x178
  1177. #define RPMAC_OFDMRXCRC8ER 0x17c
  1178. #define RPMAC_CCKCRXRC16ER 0x180
  1179. #define RPMAC_CCKCRXRC32ER 0x184
  1180. #define RPMAC_CCKCRXRC32OK 0x188
  1181. #define RPMAC_TXSTATUS 0x18c
  1182. #define RFPGA0_RFMOD 0x800
  1183. #define RFPGA0_TXINFO 0x804
  1184. #define RFPGA0_PSDFUNCTION 0x808
  1185. #define RFPGA0_TXGAINSTAGE 0x80c
  1186. #define RFPGA0_RFTIMING1 0x810
  1187. #define RFPGA0_RFTIMING2 0x814
  1188. #define RFPGA0_XA_HSSIPARAMETER1 0x820
  1189. #define RFPGA0_XA_HSSIPARAMETER2 0x824
  1190. #define RFPGA0_XB_HSSIPARAMETER1 0x828
  1191. #define RFPGA0_XB_HSSIPARAMETER2 0x82c
  1192. #define RCCAONSEC 0x838
  1193. #define RFPGA0_XA_LSSIPARAMETER 0x840
  1194. #define RFPGA0_XB_LSSIPARAMETER 0x844
  1195. #define RL1PEAKTH 0x848
  1196. #define RFPGA0_RFWAKEUPPARAMETER 0x850
  1197. #define RFPGA0_RFSLEEPUPPARAMETER 0x854
  1198. #define RFPGA0_XAB_SWITCHCONTROL 0x858
  1199. #define RFPGA0_XCD_SWITCHCONTROL 0x85c
  1200. #define RFPGA0_XA_RFINTERFACEOE 0x860
  1201. #define RFC_AREA 0x860
  1202. #define RFPGA0_XB_RFINTERFACEOE 0x864
  1203. #define RFPGA0_XAB_RFINTERFACESW 0x870
  1204. #define RFPGA0_XCD_RFINTERFACESW 0x874
  1205. #define RFPGA0_XAB_RFPARAMETER 0x878
  1206. #define RFPGA0_XCD_RFPARAMETER 0x87c
  1207. #define RFPGA0_ANALOGPARAMETER1 0x880
  1208. #define RFPGA0_ANALOGPARAMETER2 0x884
  1209. #define RFPGA0_ANALOGPARAMETER3 0x888
  1210. #define RFPGA0_ANALOGPARAMETER4 0x88c
  1211. #define RFPGA0_XA_LSSIREADBACK 0x8a0
  1212. #define RFPGA0_XB_LSSIREADBACK 0x8a4
  1213. #define RFPGA0_XC_LSSIREADBACK 0x8a8
  1214. #define RRFMOD 0x8ac
  1215. #define RHSSIREAD_8821AE 0x8b0
  1216. #define RFPGA0_PSDREPORT 0x8b4
  1217. #define TRANSCEIVEA_HSPI_READBACK 0x8b8
  1218. #define TRANSCEIVEB_HSPI_READBACK 0x8bc
  1219. #define RADC_BUF_CLK 0x8c4
  1220. #define RFPGA0_XAB_RFINTERFACERB 0x8e0
  1221. #define RFPGA0_XCD_RFINTERFACERB 0x8e4
  1222. #define RFPGA1_RFMOD 0x900
  1223. #define RFPGA1_TXBLOCK 0x904
  1224. #define RFPGA1_DEBUGSELECT 0x908
  1225. #define RFPGA1_TXINFO 0x90c
  1226. #define RCCK_SYSTEM 0xa00
  1227. #define BCCK_SYSTEM 0x10
  1228. #define RCCK0_AFESETTING 0xa04
  1229. #define RCCK0_CCA 0xa08
  1230. #define RCCK0_RXAGC1 0xa0c
  1231. #define RCCK0_RXAGC2 0xa10
  1232. #define RCCK0_RXHP 0xa14
  1233. #define RCCK0_DSPPARAMETER1 0xa18
  1234. #define RCCK0_DSPPARAMETER2 0xa1c
  1235. #define RCCK0_TXFILTER1 0xa20
  1236. #define RCCK0_TXFILTER2 0xa24
  1237. #define RCCK0_DEBUGPORT 0xa28
  1238. #define RCCK0_FALSEALARMREPORT 0xa2c
  1239. #define RCCK0_TRSSIREPORT 0xa50
  1240. #define RCCK0_RXREPORT 0xa54
  1241. #define RCCK0_FACOUNTERLOWER 0xa5c
  1242. #define RCCK0_FACOUNTERUPPER 0xa58
  1243. #define RCCK0_CCA_CNT 0xa60
  1244. /* PageB(0xB00) */
  1245. #define RPDP_ANTA 0xb00
  1246. #define RPDP_ANTA_4 0xb04
  1247. #define RPDP_ANTA_8 0xb08
  1248. #define RPDP_ANTA_C 0xb0c
  1249. #define RPDP_ANTA_10 0xb10
  1250. #define RPDP_ANTA_14 0xb14
  1251. #define RPDP_ANTA_18 0xb18
  1252. #define RPDP_ANTA_1C 0xb1c
  1253. #define RPDP_ANTA_20 0xb20
  1254. #define RPDP_ANTA_24 0xb24
  1255. #define RCONFIG_PMPD_ANTA 0xb28
  1256. #define RCONFIG_RAM64x16 0xb2c
  1257. #define RBNDA 0xb30
  1258. #define RHSSIPAR 0xb34
  1259. #define RCONFIG_ANTA 0xb68
  1260. #define RCONFIG_ANTB 0xb6c
  1261. #define RPDP_ANTB 0xb70
  1262. #define RPDP_ANTB_4 0xb74
  1263. #define RPDP_ANTB_8 0xb78
  1264. #define RPDP_ANTB_C 0xb7c
  1265. #define RPDP_ANTB_10 0xb80
  1266. #define RPDP_ANTB_14 0xb84
  1267. #define RPDP_ANTB_18 0xb88
  1268. #define RPDP_ANTB_1C 0xb8c
  1269. #define RPDP_ANTB_20 0xb90
  1270. #define RPDP_ANTB_24 0xb94
  1271. #define RCONFIG_PMPD_ANTB 0xb98
  1272. #define RBNDB 0xba0
  1273. #define RAPK 0xbd8
  1274. #define RPM_RX0_ANTA 0xbdc
  1275. #define RPM_RX1_ANTA 0xbe0
  1276. #define RPM_RX2_ANTA 0xbe4
  1277. #define RPM_RX3_ANTA 0xbe8
  1278. #define RPM_RX0_ANTB 0xbec
  1279. #define RPM_RX1_ANTB 0xbf0
  1280. #define RPM_RX2_ANTB 0xbf4
  1281. #define RPM_RX3_ANTB 0xbf8
  1282. /*RSSI Dump*/
  1283. #define RA_RSSI_DUMP 0xBF0
  1284. #define RB_RSSI_DUMP 0xBF1
  1285. #define RS1_RX_EVM_DUMP 0xBF4
  1286. #define RS2_RX_EVM_DUMP 0xBF5
  1287. #define RA_RX_SNR_DUMP 0xBF6
  1288. #define RB_RX_SNR_DUMP 0xBF7
  1289. #define RA_CFO_SHORT_DUMP 0xBF8
  1290. #define RB_CFO_SHORT_DUMP 0xBFA
  1291. #define RA_CFO_LONG_DUMP 0xBEC
  1292. #define RB_CFO_LONG_DUMP 0xBEE
  1293. /*Page C*/
  1294. #define ROFDM0_LSTF 0xc00
  1295. #define ROFDM0_TRXPATHENABLE 0xc04
  1296. #define ROFDM0_TRMUXPAR 0xc08
  1297. #define ROFDM0_TRSWISOLATION 0xc0c
  1298. #define ROFDM0_XARXAFE 0xc10
  1299. #define ROFDM0_XARXIQIMBALANCE 0xc14
  1300. #define ROFDM0_XBRXAFE 0xc18
  1301. #define ROFDM0_XBRXIQIMBALANCE 0xc1c
  1302. #define ROFDM0_XCRXAFE 0xc20
  1303. #define ROFDM0_XCRXIQIMBANLANCE 0xc24
  1304. #define ROFDM0_XDRXAFE 0xc28
  1305. #define ROFDM0_XDRXIQIMBALANCE 0xc2c
  1306. #define ROFDM0_RXDETECTOR1 0xc30
  1307. #define ROFDM0_RXDETECTOR2 0xc34
  1308. #define ROFDM0_RXDETECTOR3 0xc38
  1309. #define ROFDM0_RXDETECTOR4 0xc3c
  1310. #define ROFDM0_RXDSP 0xc40
  1311. #define ROFDM0_CFOANDDAGC 0xc44
  1312. #define ROFDM0_CCADROPTHRESHOLD 0xc48
  1313. #define ROFDM0_ECCATHRESHOLD 0xc4c
  1314. #define ROFDM0_XAAGCCORE1 0xc50
  1315. #define ROFDM0_XAAGCCORE2 0xc54
  1316. #define ROFDM0_XBAGCCORE1 0xc58
  1317. #define ROFDM0_XBAGCCORE2 0xc5c
  1318. #define ROFDM0_XCAGCCORE1 0xc60
  1319. #define ROFDM0_XCAGCCORE2 0xc64
  1320. #define ROFDM0_XDAGCCORE1 0xc68
  1321. #define ROFDM0_XDAGCCORE2 0xc6c
  1322. #define ROFDM0_AGCPARAMETER1 0xc70
  1323. #define ROFDM0_AGCPARAMETER2 0xc74
  1324. #define ROFDM0_AGCRSSITABLE 0xc78
  1325. #define ROFDM0_HTSTFAGC 0xc7c
  1326. #define ROFDM0_XATXIQIMBALANCE 0xc80
  1327. #define ROFDM0_XATXAFE 0xc84
  1328. #define ROFDM0_XBTXIQIMBALANCE 0xc88
  1329. #define ROFDM0_XBTXAFE 0xc8c
  1330. #define ROFDM0_XCTXIQIMBALANCE 0xc90
  1331. #define ROFDM0_XCTXAFE 0xc94
  1332. #define ROFDM0_XDTXIQIMBALANCE 0xc98
  1333. #define ROFDM0_XDTXAFE 0xc9c
  1334. #define ROFDM0_RXIQEXTANTA 0xca0
  1335. #define ROFDM0_TXCOEFF1 0xca4
  1336. #define ROFDM0_TXCOEFF2 0xca8
  1337. #define ROFDM0_TXCOEFF3 0xcac
  1338. #define ROFDM0_TXCOEFF4 0xcb0
  1339. #define ROFDM0_TXCOEFF5 0xcb4
  1340. #define ROFDM0_TXCOEFF6 0xcb8
  1341. /*Path_A RFE cotrol */
  1342. #define RA_RFE_CTRL_8812 0xcb8
  1343. /*Path_B RFE control*/
  1344. #define RB_RFE_CTRL_8812 0xeb8
  1345. #define ROFDM0_RXHPPARAMETER 0xce0
  1346. #define ROFDM0_TXPSEUDONOISEWGT 0xce4
  1347. #define ROFDM0_FRAMESYNC 0xcf0
  1348. #define ROFDM0_DFSREPORT 0xcf4
  1349. #define ROFDM1_LSTF 0xd00
  1350. #define ROFDM1_TRXPATHENABLE 0xd04
  1351. #define ROFDM1_CF0 0xd08
  1352. #define ROFDM1_CSI1 0xd10
  1353. #define ROFDM1_SBD 0xd14
  1354. #define ROFDM1_CSI2 0xd18
  1355. #define ROFDM1_CFOTRACKING 0xd2c
  1356. #define ROFDM1_TRXMESAURE1 0xd34
  1357. #define ROFDM1_INTFDET 0xd3c
  1358. #define ROFDM1_PSEUDONOISESTATEAB 0xd50
  1359. #define ROFDM1_PSEUDONOISESTATECD 0xd54
  1360. #define ROFDM1_RXPSEUDONOISEWGT 0xd58
  1361. #define ROFDM_PHYCOUNTER1 0xda0
  1362. #define ROFDM_PHYCOUNTER2 0xda4
  1363. #define ROFDM_PHYCOUNTER3 0xda8
  1364. #define ROFDM_SHORTCFOAB 0xdac
  1365. #define ROFDM_SHORTCFOCD 0xdb0
  1366. #define ROFDM_LONGCFOAB 0xdb4
  1367. #define ROFDM_LONGCFOCD 0xdb8
  1368. #define ROFDM_TAILCF0AB 0xdbc
  1369. #define ROFDM_TAILCF0CD 0xdc0
  1370. #define ROFDM_PWMEASURE1 0xdc4
  1371. #define ROFDM_PWMEASURE2 0xdc8
  1372. #define ROFDM_BWREPORT 0xdcc
  1373. #define ROFDM_AGCREPORT 0xdd0
  1374. #define ROFDM_RXSNR 0xdd4
  1375. #define ROFDM_RXEVMCSI 0xdd8
  1376. #define ROFDM_SIGREPORT 0xddc
  1377. #define RTXAGC_A_CCK11_CCK1 0xc20
  1378. #define RTXAGC_A_OFDM18_OFDM6 0xc24
  1379. #define RTXAGC_A_OFDM54_OFDM24 0xc28
  1380. #define RTXAGC_A_MCS03_MCS00 0xc2c
  1381. #define RTXAGC_A_MCS07_MCS04 0xc30
  1382. #define RTXAGC_A_MCS11_MCS08 0xc34
  1383. #define RTXAGC_A_MCS15_MCS12 0xc38
  1384. #define RTXAGC_A_NSS1INDEX3_NSS1INDEX0 0xc3c
  1385. #define RTXAGC_A_NSS1INDEX7_NSS1INDEX4 0xc40
  1386. #define RTXAGC_A_NSS2INDEX1_NSS1INDEX8 0xc44
  1387. #define RTXAGC_A_NSS2INDEX5_NSS2INDEX2 0xc48
  1388. #define RTXAGC_A_NSS2INDEX9_NSS2INDEX6 0xc4c
  1389. #define RTXAGC_B_CCK11_CCK1 0xe20
  1390. #define RTXAGC_B_OFDM18_OFDM6 0xe24
  1391. #define RTXAGC_B_OFDM54_OFDM24 0xe28
  1392. #define RTXAGC_B_MCS03_MCS00 0xe2c
  1393. #define RTXAGC_B_MCS07_MCS04 0xe30
  1394. #define RTXAGC_B_MCS11_MCS08 0xe34
  1395. #define RTXAGC_B_MCS15_MCS12 0xe38
  1396. #define RTXAGC_B_NSS1INDEX3_NSS1INDEX0 0xe3c
  1397. #define RTXAGC_B_NSS1INDEX7_NSS1INDEX4 0xe40
  1398. #define RTXAGC_B_NSS2INDEX1_NSS1INDEX8 0xe44
  1399. #define RTXAGC_B_NSS2INDEX5_NSS2INDEX2 0xe48
  1400. #define RTXAGC_B_NSS2INDEX9_NSS2INDEX6 0xe4c
  1401. #define RA_TXPWRTRAING 0xc54
  1402. #define RB_TXPWRTRAING 0xe54
  1403. #define RFPGA0_IQK 0xe28
  1404. #define RTX_IQK_TONE_A 0xe30
  1405. #define RRX_IQK_TONE_A 0xe34
  1406. #define RTX_IQK_PI_A 0xe38
  1407. #define RRX_IQK_PI_A 0xe3c
  1408. #define RTX_IQK 0xe40
  1409. #define RRX_IQK 0xe44
  1410. #define RIQK_AGC_PTS 0xe48
  1411. #define RIQK_AGC_RSP 0xe4c
  1412. #define RTX_IQK_TONE_B 0xe50
  1413. #define RRX_IQK_TONE_B 0xe54
  1414. #define RTX_IQK_PI_B 0xe58
  1415. #define RRX_IQK_PI_B 0xe5c
  1416. #define RIQK_AGC_CONT 0xe60
  1417. #define RBLUE_TOOTH 0xe6c
  1418. #define RRX_WAIT_CCA 0xe70
  1419. #define RTX_CCK_RFON 0xe74
  1420. #define RTX_CCK_BBON 0xe78
  1421. #define RTX_OFDM_RFON 0xe7c
  1422. #define RTX_OFDM_BBON 0xe80
  1423. #define RTX_TO_RX 0xe84
  1424. #define RTX_TO_TX 0xe88
  1425. #define RRX_CCK 0xe8c
  1426. #define RTX_POWER_BEFORE_IQK_A 0xe94
  1427. #define RTX_POWER_AFTER_IQK_A 0xe9c
  1428. #define RRX_POWER_BEFORE_IQK_A 0xea0
  1429. #define RRX_POWER_BEFORE_IQK_A_2 0xea4
  1430. #define RRX_POWER_AFTER_IQK_A 0xea8
  1431. #define RRX_POWER_AFTER_IQK_A_2 0xeac
  1432. #define RTX_POWER_BEFORE_IQK_B 0xeb4
  1433. #define RTX_POWER_AFTER_IQK_B 0xebc
  1434. #define RRX_POER_BEFORE_IQK_B 0xec0
  1435. #define RRX_POER_BEFORE_IQK_B_2 0xec4
  1436. #define RRX_POWER_AFTER_IQK_B 0xec8
  1437. #define RRX_POWER_AFTER_IQK_B_2 0xecc
  1438. #define RRX_OFDM 0xed0
  1439. #define RRX_WAIT_RIFS 0xed4
  1440. #define RRX_TO_RX 0xed8
  1441. #define RSTANDBY 0xedc
  1442. #define RSLEEP 0xee0
  1443. #define RPMPD_ANAEN 0xeec
  1444. #define RZEBRA1_HSSIENABLE 0x0
  1445. #define RZEBRA1_TRXENABLE1 0x1
  1446. #define RZEBRA1_TRXENABLE2 0x2
  1447. #define RZEBRA1_AGC 0x4
  1448. #define RZEBRA1_CHARGEPUMP 0x5
  1449. #define RZEBRA1_CHANNEL 0x7
  1450. #define RZEBRA1_TXGAIN 0x8
  1451. #define RZEBRA1_TXLPF 0x9
  1452. #define RZEBRA1_RXLPF 0xb
  1453. #define RZEBRA1_RXHPFCORNER 0xc
  1454. #define RGLOBALCTRL 0
  1455. #define RRTL8256_TXLPF 19
  1456. #define RRTL8256_RXLPF 11
  1457. #define RRTL8258_TXLPF 0x11
  1458. #define RRTL8258_RXLPF 0x13
  1459. #define RRTL8258_RSSILPF 0xa
  1460. #define RF_AC 0x00
  1461. #define RF_IQADJ_G1 0x01
  1462. #define RF_IQADJ_G2 0x02
  1463. #define RF_POW_TRSW 0x05
  1464. #define RF_GAIN_RX 0x06
  1465. #define RF_GAIN_TX 0x07
  1466. #define RF_TXM_IDAC 0x08
  1467. #define RF_BS_IQGEN 0x0F
  1468. #define RF_MODE1 0x10
  1469. #define RF_MODE2 0x11
  1470. #define RF_RX_AGC_HP 0x12
  1471. #define RF_TX_AGC 0x13
  1472. #define RF_BIAS 0x14
  1473. #define RF_IPA 0x15
  1474. #define RF_POW_ABILITY 0x17
  1475. #define RF_MODE_AG 0x18
  1476. #define RRFCHANNEL 0x18
  1477. #define RF_CHNLBW 0x18
  1478. #define RF_TOP 0x19
  1479. #define RF_RX_G1 0x1A
  1480. #define RF_RX_G2 0x1B
  1481. #define RF_RX_BB2 0x1C
  1482. #define RF_RX_BB1 0x1D
  1483. #define RF_RCK1 0x1E
  1484. #define RF_RCK2 0x1F
  1485. #define RF_TX_G1 0x20
  1486. #define RF_TX_G2 0x21
  1487. #define RF_TX_G3 0x22
  1488. #define RF_TX_BB1 0x23
  1489. #define RF_T_METER 0x24
  1490. #define RF_T_METER_88E 0x42
  1491. #define RF_T_METER_8812A 0x42
  1492. #define RF_SYN_G1 0x25
  1493. #define RF_SYN_G2 0x26
  1494. #define RF_SYN_G3 0x27
  1495. #define RF_SYN_G4 0x28
  1496. #define RF_SYN_G5 0x29
  1497. #define RF_SYN_G6 0x2A
  1498. #define RF_SYN_G7 0x2B
  1499. #define RF_SYN_G8 0x2C
  1500. #define RF_RCK_OS 0x30
  1501. #define RF_TXPA_G1 0x31
  1502. #define RF_TXPA_G2 0x32
  1503. #define RF_TXPA_G3 0x33
  1504. #define RF_TX_BIAS_A 0x35
  1505. #define RF_TX_BIAS_D 0x36
  1506. #define RF_LOBF_9 0x38
  1507. #define RF_RXRF_A3 0x3C
  1508. #define RF_TRSW 0x3F
  1509. #define RF_TXRF_A2 0x41
  1510. #define RF_TXPA_G4 0x46
  1511. #define RF_TXPA_A4 0x4B
  1512. #define RF_APK 0x63
  1513. #define RF_WE_LUT 0xEF
  1514. #define BBBRESETB 0x100
  1515. #define BGLOBALRESETB 0x200
  1516. #define BOFDMTXSTART 0x4
  1517. #define BCCKTXSTART 0x8
  1518. #define BCRC32DEBUG 0x100
  1519. #define BPMACLOOPBACK 0x10
  1520. #define BTXLSIG 0xffffff
  1521. #define BOFDMTXRATE 0xf
  1522. #define BOFDMTXRESERVED 0x10
  1523. #define BOFDMTXLENGTH 0x1ffe0
  1524. #define BOFDMTXPARITY 0x20000
  1525. #define BTXHTSIG1 0xffffff
  1526. #define BTXHTMCSRATE 0x7f
  1527. #define BTXHTBW 0x80
  1528. #define BTXHTLENGTH 0xffff00
  1529. #define BTXHTSIG2 0xffffff
  1530. #define BTXHTSMOOTHING 0x1
  1531. #define BTXHTSOUNDING 0x2
  1532. #define BTXHTRESERVED 0x4
  1533. #define BTXHTAGGREATION 0x8
  1534. #define BTXHTSTBC 0x30
  1535. #define BTXHTADVANCECODING 0x40
  1536. #define BTXHTSHORTGI 0x80
  1537. #define BTXHTNUMBERHT_LTF 0x300
  1538. #define BTXHTCRC8 0x3fc00
  1539. #define BCOUNTERRESET 0x10000
  1540. #define BNUMOFOFDMTX 0xffff
  1541. #define BNUMOFCCKTX 0xffff0000
  1542. #define BTXIDLEINTERVAL 0xffff
  1543. #define BOFDMSERVICE 0xffff0000
  1544. #define BTXMACHEADER 0xffffffff
  1545. #define BTXDATAINIT 0xff
  1546. #define BTXHTMODE 0x100
  1547. #define BTXDATATYPE 0x30000
  1548. #define BTXRANDOMSEED 0xffffffff
  1549. #define BCCKTXPREAMBLE 0x1
  1550. #define BCCKTXSFD 0xffff0000
  1551. #define BCCKTXSIG 0xff
  1552. #define BCCKTXSERVICE 0xff00
  1553. #define BCCKLENGTHEXT 0x8000
  1554. #define BCCKTXLENGHT 0xffff0000
  1555. #define BCCKTXCRC16 0xffff
  1556. #define BCCKTXSTATUS 0x1
  1557. #define BOFDMTXSTATUS 0x2
  1558. #define IS_BB_REG_OFFSET_92S(__offset) \
  1559. ((__offset >= 0x800) && (__offset <= 0xfff))
  1560. #define BRFMOD 0x1
  1561. #define BJAPANMODE 0x2
  1562. #define BCCKTXSC 0x30
  1563. /* Block & Path enable*/
  1564. #define ROFDMCCKEN 0x808
  1565. #define BCCKEN 0x10000000
  1566. #define BOFDMEN 0x20000000
  1567. /* Rx antenna*/
  1568. #define RRXPATH 0x808
  1569. #define BRXPATH 0xff
  1570. /* Tx antenna*/
  1571. #define RTXPATH 0x80c
  1572. #define BTXPATH 0x0fffffff
  1573. /* for cck rx path selection*/
  1574. #define RCCK_RX 0xa04
  1575. #define BCCK_RX 0x0c000000
  1576. /* Use LSIG for VHT length*/
  1577. #define RVHTLEN_USE_LSIG 0x8c3
  1578. #define BOFDMRXADCPHASE 0x10000
  1579. #define BOFDMTXDACPHASE 0x40000
  1580. #define BXATXAGC 0x3f
  1581. #define BXBTXAGC 0xf00
  1582. #define BXCTXAGC 0xf000
  1583. #define BXDTXAGC 0xf0000
  1584. #define BPASTART 0xf0000000
  1585. #define BTRSTART 0x00f00000
  1586. #define BRFSTART 0x0000f000
  1587. #define BBBSTART 0x000000f0
  1588. #define BBBCCKSTART 0x0000000f
  1589. #define BPAEND 0xf
  1590. #define BTREND 0x0f000000
  1591. #define BRFEND 0x000f0000
  1592. #define BCCAMASK 0x000000f0
  1593. #define BR2RCCAMASK 0x00000f00
  1594. #define BHSSI_R2TDELAY 0xf8000000
  1595. #define BHSSI_T2RDELAY 0xf80000
  1596. #define BCONTXHSSI 0x400
  1597. #define BIGFROMCCK 0x200
  1598. #define BAGCADDRESS 0x3f
  1599. #define BRXHPTX 0x7000
  1600. #define BRXHP2RX 0x38000
  1601. #define BRXHPCCKINI 0xc0000
  1602. #define BAGCTXCODE 0xc00000
  1603. #define BAGCRXCODE 0x300000
  1604. #define B3WIREDATALENGTH 0x800
  1605. #define B3WIREADDREAALENGTH 0x400
  1606. #define B3WIRERFPOWERDOWN 0x1
  1607. #define B5GPAPEPOLARITY 0x40000000
  1608. #define B2GPAPEPOLARITY 0x80000000
  1609. #define BRFSW_TXDEFAULTANT 0x3
  1610. #define BRFSW_TXOPTIONANT 0x30
  1611. #define BRFSW_RXDEFAULTANT 0x300
  1612. #define BRFSW_RXOPTIONANT 0x3000
  1613. #define BRFSI_3WIREDATA 0x1
  1614. #define BRFSI_3WIRECLOCK 0x2
  1615. #define BRFSI_3WIRELOAD 0x4
  1616. #define BRFSI_3WIRERW 0x8
  1617. #define BRFSI_3WIRE 0xf
  1618. #define BRFSI_RFENV 0x10
  1619. #define BRFSI_TRSW 0x20
  1620. #define BRFSI_TRSWB 0x40
  1621. #define BRFSI_ANTSW 0x100
  1622. #define BRFSI_ANTSWB 0x200
  1623. #define BRFSI_PAPE 0x400
  1624. #define BRFSI_PAPE5G 0x800
  1625. #define BBANDSELECT 0x1
  1626. #define BHTSIG2_GI 0x80
  1627. #define BHTSIG2_SMOOTHING 0x01
  1628. #define BHTSIG2_SOUNDING 0x02
  1629. #define BHTSIG2_AGGREATON 0x08
  1630. #define BHTSIG2_STBC 0x30
  1631. #define BHTSIG2_ADVCODING 0x40
  1632. #define BHTSIG2_NUMOFHTLTF 0x300
  1633. #define BHTSIG2_CRC8 0x3fc
  1634. #define BHTSIG1_MCS 0x7f
  1635. #define BHTSIG1_BANDWIDTH 0x80
  1636. #define BHTSIG1_HTLENGTH 0xffff
  1637. #define BLSIG_RATE 0xf
  1638. #define BLSIG_RESERVED 0x10
  1639. #define BLSIG_LENGTH 0x1fffe
  1640. #define BLSIG_PARITY 0x20
  1641. #define BCCKRXPHASE 0x4
  1642. #define BLSSIREADADDRESS 0x7f800000
  1643. #define BLSSIREADEDGE 0x80000000
  1644. #define BLSSIREADBACKDATA 0xfffff
  1645. #define BLSSIREADOKFLAG 0x1000
  1646. #define BCCKSAMPLERATE 0x8
  1647. #define BREGULATOR0STANDBY 0x1
  1648. #define BREGULATORPLLSTANDBY 0x2
  1649. #define BREGULATOR1STANDBY 0x4
  1650. #define BPLLPOWERUP 0x8
  1651. #define BDPLLPOWERUP 0x10
  1652. #define BDA10POWERUP 0x20
  1653. #define BAD7POWERUP 0x200
  1654. #define BDA6POWERUP 0x2000
  1655. #define BXTALPOWERUP 0x4000
  1656. #define B40MDCLKPOWERUP 0x8000
  1657. #define BDA6DEBUGMODE 0x20000
  1658. #define BDA6SWING 0x380000
  1659. #define BADCLKPHASE 0x4000000
  1660. #define B80MCLKDELAY 0x18000000
  1661. #define BAFEWATCHDOGENABLE 0x20000000
  1662. #define BXTALCAP01 0xc0000000
  1663. #define BXTALCAP23 0x3
  1664. #define BXTALCAP92X 0x0f000000
  1665. #define BXTALCAP 0x0f000000
  1666. #define BINTDIFCLKENABLE 0x400
  1667. #define BEXTSIGCLKENABLE 0x800
  1668. #define BBANDGAP_MBIAS_POWERUP 0x10000
  1669. #define BAD11SH_GAIN 0xc0000
  1670. #define BAD11NPUT_RANGE 0x700000
  1671. #define BAD110P_CURRENT 0x3800000
  1672. #define BLPATH_LOOPBACK 0x4000000
  1673. #define BQPATH_LOOPBACK 0x8000000
  1674. #define BAFE_LOOPBACK 0x10000000
  1675. #define BDA10_SWING 0x7e0
  1676. #define BDA10_REVERSE 0x800
  1677. #define BDA_CLK_SOURCE 0x1000
  1678. #define BDA7INPUT_RANGE 0x6000
  1679. #define BDA7_GAIN 0x38000
  1680. #define BDA7OUTPUT_CM_MODE 0x40000
  1681. #define BDA7INPUT_CM_MODE 0x380000
  1682. #define BDA7CURRENT 0xc00000
  1683. #define BREGULATOR_ADJUST 0x7000000
  1684. #define BAD11POWERUP_ATTX 0x1
  1685. #define BDA10PS_ATTX 0x10
  1686. #define BAD11POWERUP_ATRX 0x100
  1687. #define BDA10PS_ATRX 0x1000
  1688. #define BCCKRX_AGC_FORMAT 0x200
  1689. #define BPSDFFT_SAMPLE_POINT 0xc000
  1690. #define BPSD_AVERAGE_NUM 0x3000
  1691. #define BIQPATH_CONTROL 0xc00
  1692. #define BPSD_FREQ 0x3ff
  1693. #define BPSD_ANTENNA_PATH 0x30
  1694. #define BPSD_IQ_SWITCH 0x40
  1695. #define BPSD_RX_TRIGGER 0x400000
  1696. #define BPSD_TX_TRIGGER 0x80000000
  1697. #define BPSD_SINE_TONE_SCALE 0x7f000000
  1698. #define BPSD_REPORT 0xffff
  1699. #define BOFDM_TXSC 0x30000000
  1700. #define BCCK_TXON 0x1
  1701. #define BOFDM_TXON 0x2
  1702. #define BDEBUG_PAGE 0xfff
  1703. #define BDEBUG_ITEM 0xff
  1704. #define BANTL 0x10
  1705. #define BANT_NONHT 0x100
  1706. #define BANT_HT1 0x1000
  1707. #define BANT_HT2 0x10000
  1708. #define BANT_HT1S1 0x100000
  1709. #define BANT_NONHTS1 0x1000000
  1710. #define BCCK_BBMODE 0x3
  1711. #define BCCK_TXPOWERSAVING 0x80
  1712. #define BCCK_RXPOWERSAVING 0x40
  1713. #define BCCK_SIDEBAND 0x10
  1714. #define BCCK_SCRAMBLE 0x8
  1715. #define BCCK_ANTDIVERSITY 0x8000
  1716. #define BCCK_CARRIER_RECOVERY 0x4000
  1717. #define BCCK_TXRATE 0x3000
  1718. #define BCCK_DCCANCEL 0x0800
  1719. #define BCCK_ISICANCEL 0x0400
  1720. #define BCCK_MATCH_FILTER 0x0200
  1721. #define BCCK_EQUALIZER 0x0100
  1722. #define BCCK_PREAMBLE_DETECT 0x800000
  1723. #define BCCK_FAST_FALSECCA 0x400000
  1724. #define BCCK_CH_ESTSTART 0x300000
  1725. #define BCCK_CCA_COUNT 0x080000
  1726. #define BCCK_CS_LIM 0x070000
  1727. #define BCCK_BIST_MODE 0x80000000
  1728. #define BCCK_CCAMASK 0x40000000
  1729. #define BCCK_TX_DAC_PHASE 0x4
  1730. #define BCCK_RX_ADC_PHASE 0x20000000
  1731. #define BCCKR_CP_MODE 0x0100
  1732. #define BCCK_TXDC_OFFSET 0xf0
  1733. #define BCCK_RXDC_OFFSET 0xf
  1734. #define BCCK_CCA_MODE 0xc000
  1735. #define BCCK_FALSECS_LIM 0x3f00
  1736. #define BCCK_CS_RATIO 0xc00000
  1737. #define BCCK_CORGBIT_SEL 0x300000
  1738. #define BCCK_PD_LIM 0x0f0000
  1739. #define BCCK_NEWCCA 0x80000000
  1740. #define BCCK_RXHP_OF_IG 0x8000
  1741. #define BCCK_RXIG 0x7f00
  1742. #define BCCK_LNA_POLARITY 0x800000
  1743. #define BCCK_RX1ST_BAIN 0x7f0000
  1744. #define BCCK_RF_EXTEND 0x20000000
  1745. #define BCCK_RXAGC_SATLEVEL 0x1f000000
  1746. #define BCCK_RXAGC_SATCOUNT 0xe0
  1747. #define BCCKRXRFSETTLE 0x1f
  1748. #define BCCK_FIXED_RXAGC 0x8000
  1749. #define BCCK_ANTENNA_POLARITY 0x2000
  1750. #define BCCK_TXFILTER_TYPE 0x0c00
  1751. #define BCCK_RXAGC_REPORTTYPE 0x0300
  1752. #define BCCK_RXDAGC_EN 0x80000000
  1753. #define BCCK_RXDAGC_PERIOD 0x20000000
  1754. #define BCCK_RXDAGC_SATLEVEL 0x1f000000
  1755. #define BCCK_TIMING_RECOVERY 0x800000
  1756. #define BCCK_TXC0 0x3f0000
  1757. #define BCCK_TXC1 0x3f000000
  1758. #define BCCK_TXC2 0x3f
  1759. #define BCCK_TXC3 0x3f00
  1760. #define BCCK_TXC4 0x3f0000
  1761. #define BCCK_TXC5 0x3f000000
  1762. #define BCCK_TXC6 0x3f
  1763. #define BCCK_TXC7 0x3f00
  1764. #define BCCK_DEBUGPORT 0xff0000
  1765. #define BCCK_DAC_DEBUG 0x0f000000
  1766. #define BCCK_FALSEALARM_ENABLE 0x8000
  1767. #define BCCK_FALSEALARM_READ 0x4000
  1768. #define BCCK_TRSSI 0x7f
  1769. #define BCCK_RXAGC_REPORT 0xfe
  1770. #define BCCK_RXREPORT_ANTSEL 0x80000000
  1771. #define BCCK_RXREPORT_MFOFF 0x40000000
  1772. #define BCCK_RXREPORT_SQLOSS 0x20000000
  1773. #define BCCK_RXREPORT_PKTLOSS 0x10000000
  1774. #define BCCK_RXREPORT_LOCKEDBIT 0x08000000
  1775. #define BCCK_RXREPORT_RATEERROR 0x04000000
  1776. #define BCCK_RXREPORT_RXRATE 0x03000000
  1777. #define BCCK_RXFA_COUNTER_LOWER 0xff
  1778. #define BCCK_RXFA_COUNTER_UPPER 0xff000000
  1779. #define BCCK_RXHPAGC_START 0xe000
  1780. #define BCCK_RXHPAGC_FINAL 0x1c00
  1781. #define BCCK_RXFALSEALARM_ENABLE 0x8000
  1782. #define BCCK_FACOUNTER_FREEZE 0x4000
  1783. #define BCCK_TXPATH_SEL 0x10000000
  1784. #define BCCK_DEFAULT_RXPATH 0xc000000
  1785. #define BCCK_OPTION_RXPATH 0x3000000
  1786. #define BNUM_OFSTF 0x3
  1787. #define BSHIFT_L 0xc0
  1788. #define BGI_TH 0xc
  1789. #define BRXPATH_A 0x1
  1790. #define BRXPATH_B 0x2
  1791. #define BRXPATH_C 0x4
  1792. #define BRXPATH_D 0x8
  1793. #define BTXPATH_A 0x1
  1794. #define BTXPATH_B 0x2
  1795. #define BTXPATH_C 0x4
  1796. #define BTXPATH_D 0x8
  1797. #define BTRSSI_FREQ 0x200
  1798. #define BADC_BACKOFF 0x3000
  1799. #define BDFIR_BACKOFF 0xc000
  1800. #define BTRSSI_LATCH_PHASE 0x10000
  1801. #define BRX_LDC_OFFSET 0xff
  1802. #define BRX_QDC_OFFSET 0xff00
  1803. #define BRX_DFIR_MODE 0x1800000
  1804. #define BRX_DCNF_TYPE 0xe000000
  1805. #define BRXIQIMB_A 0x3ff
  1806. #define BRXIQIMB_B 0xfc00
  1807. #define BRXIQIMB_C 0x3f0000
  1808. #define BRXIQIMB_D 0xffc00000
  1809. #define BDC_DC_NOTCH 0x60000
  1810. #define BRXNB_NOTCH 0x1f000000
  1811. #define BPD_TH 0xf
  1812. #define BPD_TH_OPT2 0xc000
  1813. #define BPWED_TH 0x700
  1814. #define BIFMF_WIN_L 0x800
  1815. #define BPD_OPTION 0x1000
  1816. #define BMF_WIN_L 0xe000
  1817. #define BBW_SEARCH_L 0x30000
  1818. #define BWIN_ENH_L 0xc0000
  1819. #define BBW_TH 0x700000
  1820. #define BED_TH2 0x3800000
  1821. #define BBW_OPTION 0x4000000
  1822. #define BRADIO_TH 0x18000000
  1823. #define BWINDOW_L 0xe0000000
  1824. #define BSBD_OPTION 0x1
  1825. #define BFRAME_TH 0x1c
  1826. #define BFS_OPTION 0x60
  1827. #define BDC_SLOPE_CHECK 0x80
  1828. #define BFGUARD_COUNTER_DC_L 0xe00
  1829. #define BFRAME_WEIGHT_SHORT 0x7000
  1830. #define BSUB_TUNE 0xe00000
  1831. #define BFRAME_DC_LENGTH 0xe000000
  1832. #define BSBD_START_OFFSET 0x30000000
  1833. #define BFRAME_TH_2 0x7
  1834. #define BFRAME_GI2_TH 0x38
  1835. #define BGI2_SYNC_EN 0x40
  1836. #define BSARCH_SHORT_EARLY 0x300
  1837. #define BSARCH_SHORT_LATE 0xc00
  1838. #define BSARCH_GI2_LATE 0x70000
  1839. #define BCFOANTSUM 0x1
  1840. #define BCFOACC 0x2
  1841. #define BCFOSTARTOFFSET 0xc
  1842. #define BCFOLOOPBACK 0x70
  1843. #define BCFOSUMWEIGHT 0x80
  1844. #define BDAGCENABLE 0x10000
  1845. #define BTXIQIMB_A 0x3ff
  1846. #define BTXIQIMB_b 0xfc00
  1847. #define BTXIQIMB_C 0x3f0000
  1848. #define BTXIQIMB_D 0xffc00000
  1849. #define BTXIDCOFFSET 0xff
  1850. #define BTXIQDCOFFSET 0xff00
  1851. #define BTXDFIRMODE 0x10000
  1852. #define BTXPESUDO_NOISEON 0x4000000
  1853. #define BTXPESUDO_NOISE_A 0xff
  1854. #define BTXPESUDO_NOISE_B 0xff00
  1855. #define BTXPESUDO_NOISE_C 0xff0000
  1856. #define BTXPESUDO_NOISE_D 0xff000000
  1857. #define BCCA_DROPOPTION 0x20000
  1858. #define BCCA_DROPTHRES 0xfff00000
  1859. #define BEDCCA_H 0xf
  1860. #define BEDCCA_L 0xf0
  1861. #define BLAMBDA_ED 0x300
  1862. #define BRX_INITIALGAIN 0x7f
  1863. #define BRX_ANTDIV_EN 0x80
  1864. #define BRX_AGC_ADDRESS_FOR_LNA 0x7f00
  1865. #define BRX_HIGHPOWER_FLOW 0x8000
  1866. #define BRX_AGC_FREEZE_THRES 0xc0000
  1867. #define BRX_FREEZESTEP_AGC1 0x300000
  1868. #define BRX_FREEZESTEP_AGC2 0xc00000
  1869. #define BRX_FREEZESTEP_AGC3 0x3000000
  1870. #define BRX_FREEZESTEP_AGC0 0xc000000
  1871. #define BRXRSSI_CMP_EN 0x10000000
  1872. #define BRXQUICK_AGCEN 0x20000000
  1873. #define BRXAGC_FREEZE_THRES_MODE 0x40000000
  1874. #define BRX_OVERFLOW_CHECKTYPE 0x80000000
  1875. #define BRX_AGCSHIFT 0x7f
  1876. #define BTRSW_TRI_ONLY 0x80
  1877. #define BPOWER_THRES 0x300
  1878. #define BRXAGC_EN 0x1
  1879. #define BRXAGC_TOGETHER_EN 0x2
  1880. #define BRXAGC_MIN 0x4
  1881. #define BRXHP_INI 0x7
  1882. #define BRXHP_TRLNA 0x70
  1883. #define BRXHP_RSSI 0x700
  1884. #define BRXHP_BBP1 0x7000
  1885. #define BRXHP_BBP2 0x70000
  1886. #define BRXHP_BBP3 0x700000
  1887. #define BRSSI_H 0x7f0000
  1888. #define BRSSI_GEN 0x7f000000
  1889. #define BRXSETTLE_TRSW 0x7
  1890. #define BRXSETTLE_LNA 0x38
  1891. #define BRXSETTLE_RSSI 0x1c0
  1892. #define BRXSETTLE_BBP 0xe00
  1893. #define BRXSETTLE_RXHP 0x7000
  1894. #define BRXSETTLE_ANTSW_RSSI 0x38000
  1895. #define BRXSETTLE_ANTSW 0xc0000
  1896. #define BRXPROCESS_TIME_DAGC 0x300000
  1897. #define BRXSETTLE_HSSI 0x400000
  1898. #define BRXPROCESS_TIME_BBPPW 0x800000
  1899. #define BRXANTENNA_POWER_SHIFT 0x3000000
  1900. #define BRSSI_TABLE_SELECT 0xc000000
  1901. #define BRXHP_FINAL 0x7000000
  1902. #define BRXHPSETTLE_BBP 0x7
  1903. #define BRXHTSETTLE_HSSI 0x8
  1904. #define BRXHTSETTLE_RXHP 0x70
  1905. #define BRXHTSETTLE_BBPPW 0x80
  1906. #define BRXHTSETTLE_IDLE 0x300
  1907. #define BRXHTSETTLE_RESERVED 0x1c00
  1908. #define BRXHT_RXHP_EN 0x8000
  1909. #define BRXAGC_FREEZE_THRES 0x30000
  1910. #define BRXAGC_TOGETHEREN 0x40000
  1911. #define BRXHTAGC_MIN 0x80000
  1912. #define BRXHTAGC_EN 0x100000
  1913. #define BRXHTDAGC_EN 0x200000
  1914. #define BRXHT_RXHP_BBP 0x1c00000
  1915. #define BRXHT_RXHP_FINAL 0xe0000000
  1916. #define BRXPW_RADIO_TH 0x3
  1917. #define BRXPW_RADIO_EN 0x4
  1918. #define BRXMF_HOLD 0x3800
  1919. #define BRXPD_DELAY_TH1 0x38
  1920. #define BRXPD_DELAY_TH2 0x1c0
  1921. #define BRXPD_DC_COUNT_MAX 0x600
  1922. #define BRXPD_DELAY_TH 0x8000
  1923. #define BRXPROCESS_DELAY 0xf0000
  1924. #define BRXSEARCHRANGE_GI2_EARLY 0x700000
  1925. #define BRXFRAME_FUARD_COUNTER_L 0x3800000
  1926. #define BRXSGI_GUARD_L 0xc000000
  1927. #define BRXSGI_SEARCH_L 0x30000000
  1928. #define BRXSGI_TH 0xc0000000
  1929. #define BDFSCNT0 0xff
  1930. #define BDFSCNT1 0xff00
  1931. #define BDFSFLAG 0xf0000
  1932. #define BMF_WEIGHT_SUM 0x300000
  1933. #define BMINIDX_TH 0x7f000000
  1934. #define BDAFORMAT 0x40000
  1935. #define BTXCH_EMU_ENABLE 0x01000000
  1936. #define BTRSW_ISOLATION_A 0x7f
  1937. #define BTRSW_ISOLATION_B 0x7f00
  1938. #define BTRSW_ISOLATION_C 0x7f0000
  1939. #define BTRSW_ISOLATION_D 0x7f000000
  1940. #define BEXT_LNA_GAIN 0x7c00
  1941. #define BSTBC_EN 0x4
  1942. #define BANTENNA_MAPPING 0x10
  1943. #define BNSS 0x20
  1944. #define BCFO_ANTSUM_ID 0x200
  1945. #define BPHY_COUNTER_RESET 0x8000000
  1946. #define BCFO_REPORT_GET 0x4000000
  1947. #define BOFDM_CONTINUE_TX 0x10000000
  1948. #define BOFDM_SINGLE_CARRIER 0x20000000
  1949. #define BOFDM_SINGLE_TONE 0x40000000
  1950. #define BHT_DETECT 0x100
  1951. #define BCFOEN 0x10000
  1952. #define BCFOVALUE 0xfff00000
  1953. #define BSIGTONE_RE 0x3f
  1954. #define BSIGTONE_IM 0x7f00
  1955. #define BCOUNTER_CCA 0xffff
  1956. #define BCOUNTER_PARITYFAIL 0xffff0000
  1957. #define BCOUNTER_RATEILLEGAL 0xffff
  1958. #define BCOUNTER_CRC8FAIL 0xffff0000
  1959. #define BCOUNTER_MCSNOSUPPORT 0xffff
  1960. #define BCOUNTER_FASTSYNC 0xffff
  1961. #define BSHORTCFO 0xfff
  1962. #define BSHORTCFOT_LENGTH 12
  1963. #define BSHORTCFOF_LENGTH 11
  1964. #define BLONGCFO 0x7ff
  1965. #define BLONGCFOT_LENGTH 11
  1966. #define BLONGCFOF_LENGTH 11
  1967. #define BTAILCFO 0x1fff
  1968. #define BTAILCFOT_LENGTH 13
  1969. #define BTAILCFOF_LENGTH 12
  1970. #define BNOISE_EN_PWDB 0xffff
  1971. #define BCC_POWER_DB 0xffff0000
  1972. #define BMOISE_PWDB 0xffff
  1973. #define BPOWERMEAST_LENGTH 10
  1974. #define BPOWERMEASF_LENGTH 3
  1975. #define BRX_HT_BW 0x1
  1976. #define BRXSC 0x6
  1977. #define BRX_HT 0x8
  1978. #define BNB_INTF_DET_ON 0x1
  1979. #define BINTF_WIN_LEN_CFG 0x30
  1980. #define BNB_INTF_TH_CFG 0x1c0
  1981. #define BRFGAIN 0x3f
  1982. #define BTABLESEL 0x40
  1983. #define BTRSW 0x80
  1984. #define BRXSNR_A 0xff
  1985. #define BRXSNR_B 0xff00
  1986. #define BRXSNR_C 0xff0000
  1987. #define BRXSNR_D 0xff000000
  1988. #define BSNR_EVMT_LENGTH 8
  1989. #define BSNR_EVMF_LENGTH 1
  1990. #define BCSI1ST 0xff
  1991. #define BCSI2ND 0xff00
  1992. #define BRXEVM1ST 0xff0000
  1993. #define BRXEVM2ND 0xff000000
  1994. #define BSIGEVM 0xff
  1995. #define BPWDB 0xff00
  1996. #define BSGIEN 0x10000
  1997. #define BSFACTOR_QMA1 0xf
  1998. #define BSFACTOR_QMA2 0xf0
  1999. #define BSFACTOR_QMA3 0xf00
  2000. #define BSFACTOR_QMA4 0xf000
  2001. #define BSFACTOR_QMA5 0xf0000
  2002. #define BSFACTOR_QMA6 0xf0000
  2003. #define BSFACTOR_QMA7 0xf00000
  2004. #define BSFACTOR_QMA8 0xf000000
  2005. #define BSFACTOR_QMA9 0xf0000000
  2006. #define BCSI_SCHEME 0x100000
  2007. #define BNOISE_LVL_TOP_SET 0x3
  2008. #define BCHSMOOTH 0x4
  2009. #define BCHSMOOTH_CFG1 0x38
  2010. #define BCHSMOOTH_CFG2 0x1c0
  2011. #define BCHSMOOTH_CFG3 0xe00
  2012. #define BCHSMOOTH_CFG4 0x7000
  2013. #define BMRCMODE 0x800000
  2014. #define BTHEVMCFG 0x7000000
  2015. #define BLOOP_FIT_TYPE 0x1
  2016. #define BUPD_CFO 0x40
  2017. #define BUPD_CFO_OFFDATA 0x80
  2018. #define BADV_UPD_CFO 0x100
  2019. #define BADV_TIME_CTRL 0x800
  2020. #define BUPD_CLKO 0x1000
  2021. #define BFC 0x6000
  2022. #define BTRACKING_MODE 0x8000
  2023. #define BPHCMP_ENABLE 0x10000
  2024. #define BUPD_CLKO_LTF 0x20000
  2025. #define BCOM_CH_CFO 0x40000
  2026. #define BCSI_ESTI_MODE 0x80000
  2027. #define BADV_UPD_EQZ 0x100000
  2028. #define BUCHCFG 0x7000000
  2029. #define BUPDEQZ 0x8000000
  2030. #define BRX_PESUDO_NOISE_ON 0x20000000
  2031. #define BRX_PESUDO_NOISE_A 0xff
  2032. #define BRX_PESUDO_NOISE_B 0xff00
  2033. #define BRX_PESUDO_NOISE_C 0xff0000
  2034. #define BRX_PESUDO_NOISE_D 0xff000000
  2035. #define BRX_PESUDO_NOISESTATE_A 0xffff
  2036. #define BRX_PESUDO_NOISESTATE_B 0xffff0000
  2037. #define BRX_PESUDO_NOISESTATE_C 0xffff
  2038. #define BRX_PESUDO_NOISESTATE_D 0xffff0000
  2039. #define BZEBRA1_HSSIENABLE 0x8
  2040. #define BZEBRA1_TRXCONTROL 0xc00
  2041. #define BZEBRA1_TRXGAINSETTING 0x07f
  2042. #define BZEBRA1_RXCOUNTER 0xc00
  2043. #define BZEBRA1_TXCHANGEPUMP 0x38
  2044. #define BZEBRA1_RXCHANGEPUMP 0x7
  2045. #define BZEBRA1_CHANNEL_NUM 0xf80
  2046. #define BZEBRA1_TXLPFBW 0x400
  2047. #define BZEBRA1_RXLPFBW 0x600
  2048. #define BRTL8256REG_MODE_CTRL1 0x100
  2049. #define BRTL8256REG_MODE_CTRL0 0x40
  2050. #define BRTL8256REG_TXLPFBW 0x18
  2051. #define BRTL8256REG_RXLPFBW 0x600
  2052. #define BRTL8258_TXLPFBW 0xc
  2053. #define BRTL8258_RXLPFBW 0xc00
  2054. #define BRTL8258_RSSILPFBW 0xc0
  2055. #define BBYTE0 0x1
  2056. #define BBYTE1 0x2
  2057. #define BBYTE2 0x4
  2058. #define BBYTE3 0x8
  2059. #define BWORD0 0x3
  2060. #define BWORD1 0xc
  2061. #define BWORD 0xf
  2062. #define MASKBYTE0 0xff
  2063. #define MASKBYTE1 0xff00
  2064. #define MASKBYTE2 0xff0000
  2065. #define MASKBYTE3 0xff000000
  2066. #define MASKHWORD 0xffff0000
  2067. #define MASKLWORD 0x0000ffff
  2068. #define MASKDWORD 0xffffffff
  2069. #define MASK12BITS 0xfff
  2070. #define MASKH4BITS 0xf0000000
  2071. #define MASKOFDM_D 0xffc00000
  2072. #define MASKCCK 0x3f3f3f3f
  2073. #define MASK4BITS 0x0f
  2074. #define MASK20BITS 0xfffff
  2075. #define RFREG_OFFSET_MASK 0xfffff
  2076. #define BENABLE 0x1
  2077. #define BDISABLE 0x0
  2078. #define LEFT_ANTENNA 0x0
  2079. #define RIGHT_ANTENNA 0x1
  2080. #define TCHECK_TXSTATUS 500
  2081. #define TUPDATE_RXCOUNTER 100
  2082. #define REG_UN_used_register 0x01bf
  2083. /* Path_A RFE cotrol pinmux*/
  2084. #define RA_RFE_PINMUX 0xcb0
  2085. /* Path_B RFE control pinmux*/
  2086. #define RB_RFE_PINMUX 0xeb0
  2087. #define RA_RFE_INV 0xcb4
  2088. #define RB_RFE_INV 0xeb4
  2089. /* RXIQC */
  2090. /*RxIQ imblance matrix coeff. A & B*/
  2091. #define RA_RXIQC_AB 0xc10
  2092. /*RxIQ imblance matrix coeff. C & D*/
  2093. #define RA_RXIQC_CD 0xc14
  2094. /* Pah_A TX scaling factor*/
  2095. #define RA_TXSCALE 0xc1c
  2096. /* Path_B TX scaling factor*/
  2097. #define RB_TXSCALE 0xe1c
  2098. /*RxIQ imblance matrix coeff. A & B*/
  2099. #define RB_RXIQC_AB 0xe10
  2100. /*RxIQ imblance matrix coeff. C & D*/
  2101. #define RB_RXIQC_CD 0xe14
  2102. /*bit mask for IQC matrix element A & C*/
  2103. #define RXIQC_AC 0x02ff
  2104. /*bit mask for IQC matrix element A & C*/
  2105. #define RXIQC_BD 0x02ff0000
  2106. /* 2 EFUSE_TEST (For RTL8723 partially) */
  2107. #define EFUSE_SEL(x) (((x) & 0x3) << 8)
  2108. #define EFUSE_SEL_MASK 0x300
  2109. #define EFUSE_WIFI_SEL_0 0x0
  2110. /*REG_MULTI_FUNC_CTRL(For RTL8723 Only)*/
  2111. /* Enable GPIO[9] as WiFi HW PDn source*/
  2112. #define WL_HWPDN_EN BIT(0)
  2113. /* WiFi HW PDn polarity control*/
  2114. #define WL_HWPDN_SL BIT(1)
  2115. /* WiFi function enable */
  2116. #define WL_FUNC_EN BIT(2)
  2117. /* Enable GPIO[9] as WiFi RF HW PDn source */
  2118. #define WL_HWROF_EN BIT(3)
  2119. /* Enable GPIO[11] as BT HW PDn source */
  2120. #define BT_HWPDN_EN BIT(16)
  2121. /* BT HW PDn polarity control */
  2122. #define BT_HWPDN_SL BIT(17)
  2123. /* BT function enable */
  2124. #define BT_FUNC_EN BIT(18)
  2125. /* Enable GPIO[11] as BT/GPS RF HW PDn source */
  2126. #define BT_HWROF_EN BIT(19)
  2127. /* Enable GPIO[10] as GPS HW PDn source */
  2128. #define GPS_HWPDN_EN BIT(20)
  2129. /* GPS HW PDn polarity control */
  2130. #define GPS_HWPDN_SL BIT(21)
  2131. /* GPS function enable */
  2132. #define GPS_FUNC_EN BIT(22)
  2133. #define BMASKBYTE0 0xff
  2134. #define BMASKBYTE1 0xff00
  2135. #define BMASKBYTE2 0xff0000
  2136. #define BMASKBYTE3 0xff000000
  2137. #define BMASKHWORD 0xffff0000
  2138. #define BMASKLWORD 0x0000ffff
  2139. #define BMASKDWORD 0xffffffff
  2140. #define BMASK12BITS 0xfff
  2141. #define BMASKH4BITS 0xf0000000
  2142. #define BMASKOFDM_D 0xffc00000
  2143. #define BMASKCCK 0x3f3f3f3f
  2144. #define BRFREGOFFSETMASK 0xfffff
  2145. #define ODM_REG_CCK_RPT_FORMAT_11AC 0x804
  2146. #define ODM_REG_BB_RX_PATH_11AC 0x808
  2147. /*PAGE 9*/
  2148. #define ODM_REG_OFDM_FA_RST_11AC 0x9A4
  2149. /*PAGE A*/
  2150. #define ODM_REG_CCK_CCA_11AC 0xA0A
  2151. #define ODM_REG_CCK_FA_RST_11AC 0xA2C
  2152. #define ODM_REG_CCK_FA_11AC 0xA5C
  2153. /*PAGE C*/
  2154. #define ODM_REG_IGI_A_11AC 0xC50
  2155. /*PAGE E*/
  2156. #define ODM_REG_IGI_B_11AC 0xE50
  2157. /*PAGE F*/
  2158. #define ODM_REG_OFDM_FA_11AC 0xF48
  2159. /* 2 MAC REG LIST */
  2160. /* DIG Related */
  2161. #define ODM_BIT_IGI_11AC 0xFFFFFFFF
  2162. #define ODM_BIT_CCK_RPT_FORMAT_11AC BIT16
  2163. #define ODM_BIT_BB_RX_PATH_11AC 0xF
  2164. enum AGGRE_SIZE {
  2165. HT_AGG_SIZE_8K = 0,
  2166. HT_AGG_SIZE_16K = 1,
  2167. HT_AGG_SIZE_32K = 2,
  2168. HT_AGG_SIZE_64K = 3,
  2169. VHT_AGG_SIZE_128K = 4,
  2170. VHT_AGG_SIZE_256K = 5,
  2171. VHT_AGG_SIZE_512K = 6,
  2172. VHT_AGG_SIZE_1024K = 7,
  2173. };
  2174. #define REG_AMPDU_MAX_LENGTH_8812 0x0458
  2175. #endif