dm.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL8723E_DM_H__
  30. #define __RTL8723E_DM_H__
  31. #define HAL_DM_DIG_DISABLE BIT(0)
  32. #define HAL_DM_HIPWR_DISABLE BIT(1)
  33. #define OFDM_TABLE_LENGTH 37
  34. #define CCK_TABLE_LENGTH 33
  35. #define OFDM_TABLE_SIZE 37
  36. #define CCK_TABLE_SIZE 33
  37. #define BW_AUTO_SWITCH_HIGH_LOW 25
  38. #define BW_AUTO_SWITCH_LOW_HIGH 30
  39. #define DM_DIG_FA_UPPER 0x32
  40. #define DM_DIG_FA_LOWER 0x20
  41. #define DM_DIG_FA_TH0 0x20
  42. #define DM_DIG_FA_TH1 0x100
  43. #define DM_DIG_FA_TH2 0x200
  44. #define RXPATHSELECTION_SS_TH_LOW 30
  45. #define RXPATHSELECTION_DIFF_TH 18
  46. #define DM_RATR_STA_INIT 0
  47. #define DM_RATR_STA_HIGH 1
  48. #define DM_RATR_STA_MIDDLE 2
  49. #define DM_RATR_STA_LOW 3
  50. #define CTS2SELF_THVAL 30
  51. #define REGC38_TH 20
  52. #define WAIOTTHVAL 25
  53. #define TXHIGHPWRLEVEL_NORMAL 0
  54. #define TXHIGHPWRLEVEL_LEVEL1 1
  55. #define TXHIGHPWRLEVEL_LEVEL2 2
  56. #define TXHIGHPWRLEVEL_BT1 3
  57. #define TXHIGHPWRLEVEL_BT2 4
  58. #define DM_TYPE_BYFW 0
  59. #define DM_TYPE_BYDRIVER 1
  60. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  61. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  62. struct swat_t {
  63. u8 failure_cnt;
  64. u8 try_flag;
  65. u8 stop_trying;
  66. long pre_rssi;
  67. long trying_threshold;
  68. u8 cur_antenna;
  69. u8 pre_antenna;
  70. };
  71. enum tag_dynamic_init_gain_operation_type_definition {
  72. DIG_TYPE_THRESH_HIGH = 0,
  73. DIG_TYPE_THRESH_LOW = 1,
  74. DIG_TYPE_BACKOFF = 2,
  75. DIG_TYPE_RX_GAIN_MIN = 3,
  76. DIG_TYPE_RX_GAIN_MAX = 4,
  77. DIG_TYPE_ENABLE = 5,
  78. DIG_TYPE_DISABLE = 6,
  79. DIG_OP_TYPE_MAX
  80. };
  81. enum dm_1r_cca_e {
  82. CCA_1R = 0,
  83. CCA_2R = 1,
  84. CCA_MAX = 2,
  85. };
  86. enum dm_rf_e {
  87. RF_SAVE = 0,
  88. RF_NORMAL = 1,
  89. RF_MAX = 2,
  90. };
  91. enum dm_sw_ant_switch_e {
  92. ANS_ANTENNA_B = 1,
  93. ANS_ANTENNA_A = 2,
  94. ANS_ANTENNA_MAX = 3,
  95. };
  96. #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1)
  97. #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1)
  98. #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1)
  99. #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1)
  100. #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1)
  101. #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \
  102. ( \
  103. (((struct rtl_priv *)(_priv))->mac80211.opmode == \
  104. NL80211_IFTYPE_ADHOC) ? \
  105. (((struct rtl_priv *)(_priv))->dm.entry_min_undec_sm_pwdb) : \
  106. (((struct rtl_priv *)(_priv))->dm.undec_sm_pwdb) \
  107. )
  108. void rtl8723e_dm_init(struct ieee80211_hw *hw);
  109. void rtl8723e_dm_watchdog(struct ieee80211_hw *hw);
  110. void rtl8723e_dm_write_dig(struct ieee80211_hw *hw);
  111. void rtl8723e_dm_check_txpower_tracking(struct ieee80211_hw *hw);
  112. void rtl8723e_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  113. void rtl8723e_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
  114. void rtl8723e_dm_bt_coexist(struct ieee80211_hw *hw);
  115. #endif