def.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723E_DEF_H__
  26. #define __RTL8723E_DEF_H__
  27. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  28. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  29. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  30. #define RX_MPDU_QUEUE 0
  31. #define RX_CMD_QUEUE 1
  32. #define C2H_RX_CMD_HDR_LEN 8
  33. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  34. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  35. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  36. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  37. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  38. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  39. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  40. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  41. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  42. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  43. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  44. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  45. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  46. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  47. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  48. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  49. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  50. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  51. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  52. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  53. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  54. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  55. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  56. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  57. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  58. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  59. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  60. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  61. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  62. #define CHIP_BONDING_92C_1T2R 0x1
  63. #define CHIP_8723 BIT(0)
  64. #define NORMAL_CHIP BIT(3)
  65. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  66. #define RF_TYPE_1T2R BIT(4)
  67. #define RF_TYPE_2T2R BIT(5)
  68. #define CHIP_VENDOR_UMC BIT(7)
  69. #define B_CUT_VERSION BIT(12)
  70. #define C_CUT_VERSION BIT(13)
  71. #define D_CUT_VERSION ((BIT(12)|BIT(13)))
  72. #define E_CUT_VERSION BIT(14)
  73. #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
  74. /* MASK */
  75. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  76. #define CHIP_TYPE_MASK BIT(3)
  77. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  78. #define MANUFACTUER_MASK BIT(7)
  79. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  80. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  81. /* Get element */
  82. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  83. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  84. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  85. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  86. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  87. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  88. #define IS_81XXC(version) ((GET_CVID_IC_TYPE(version) == 0) ?\
  89. true : false)
  90. #define IS_8723_SERIES(version) ((GET_CVID_IC_TYPE(version) == CHIP_8723) ? \
  91. true : false)
  92. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? false : true)
  93. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_1T2R)\
  94. ? true : false)
  95. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_2T2R)\
  96. ? true : false)
  97. #define IS_CHIP_VENDOR_UMC(version) ((GET_CVID_MANUFACTUER(version)) ? \
  98. true : false)
  99. #define IS_VENDOR_UMC_A_CUT(version) ((IS_CHIP_VENDOR_UMC(version))\
  100. ? ((GET_CVID_CUT_VERSION(version)) ? \
  101. false : true) : false)
  102. #define IS_VENDOR_8723_A_CUT(version) ((IS_8723_SERIES(version))\
  103. ? ((GET_CVID_CUT_VERSION(version)) ? \
  104. false : true) : false)
  105. #define IS_VENDOR_8723A_B_CUT(version) ((IS_8723_SERIES(version))\
  106. ? ((GET_CVID_CUT_VERSION(version) == \
  107. B_CUT_VERSION) ? true : false) : false)
  108. #define IS_81xxC_VENDOR_UMC_B_CUT(version) ((IS_CHIP_VENDOR_UMC(version))\
  109. ? ((GET_CVID_CUT_VERSION(version) == \
  110. B_CUT_VERSION) ? true : false) : false)
  111. enum rf_optype {
  112. RF_OP_BY_SW_3WIRE = 0,
  113. RF_OP_BY_FW,
  114. RF_OP_MAX
  115. };
  116. enum rf_power_state {
  117. RF_ON,
  118. RF_OFF,
  119. RF_SLEEP,
  120. RF_SHUT_DOWN,
  121. };
  122. enum power_save_mode {
  123. POWER_SAVE_MODE_ACTIVE,
  124. POWER_SAVE_MODE_SAVE,
  125. };
  126. enum power_policy_config {
  127. POWERCFG_MAX_POWER_SAVINGS,
  128. POWERCFG_GLOBAL_POWER_SAVINGS,
  129. POWERCFG_LOCAL_POWER_SAVINGS,
  130. POWERCFG_LENOVO,
  131. };
  132. enum interface_select_pci {
  133. INTF_SEL1_MINICARD = 0,
  134. INTF_SEL0_PCIE = 1,
  135. INTF_SEL2_RSV = 2,
  136. INTF_SEL3_RSV = 3,
  137. };
  138. enum hal_fw_c2h_cmd_id {
  139. HAL_FW_C2H_CMD_Read_MACREG = 0,
  140. HAL_FW_C2H_CMD_Read_BBREG = 1,
  141. HAL_FW_C2H_CMD_Read_RFREG = 2,
  142. HAL_FW_C2H_CMD_Read_EEPROM = 3,
  143. HAL_FW_C2H_CMD_Read_EFUSE = 4,
  144. HAL_FW_C2H_CMD_Read_CAM = 5,
  145. HAL_FW_C2H_CMD_Get_BasicRate = 6,
  146. HAL_FW_C2H_CMD_Get_DataRate = 7,
  147. HAL_FW_C2H_CMD_Survey = 8,
  148. HAL_FW_C2H_CMD_SurveyDone = 9,
  149. HAL_FW_C2H_CMD_JoinBss = 10,
  150. HAL_FW_C2H_CMD_AddSTA = 11,
  151. HAL_FW_C2H_CMD_DelSTA = 12,
  152. HAL_FW_C2H_CMD_AtimDone = 13,
  153. HAL_FW_C2H_CMD_TX_Report = 14,
  154. HAL_FW_C2H_CMD_CCX_Report = 15,
  155. HAL_FW_C2H_CMD_DTM_Report = 16,
  156. HAL_FW_C2H_CMD_TX_Rate_Statistics = 17,
  157. HAL_FW_C2H_CMD_C2HLBK = 18,
  158. HAL_FW_C2H_CMD_C2HDBG = 19,
  159. HAL_FW_C2H_CMD_C2HFEEDBACK = 20,
  160. HAL_FW_C2H_CMD_MAX
  161. };
  162. enum rtl_desc_qsel {
  163. QSLT_BK = 0x2,
  164. QSLT_BE = 0x0,
  165. QSLT_VI = 0x5,
  166. QSLT_VO = 0x7,
  167. QSLT_BEACON = 0x10,
  168. QSLT_HIGH = 0x11,
  169. QSLT_MGNT = 0x12,
  170. QSLT_CMD = 0x13,
  171. };
  172. enum rtl_desc8723e_rate {
  173. DESC92C_RATE1M = 0x00,
  174. DESC92C_RATE2M = 0x01,
  175. DESC92C_RATE5_5M = 0x02,
  176. DESC92C_RATE11M = 0x03,
  177. DESC92C_RATE6M = 0x04,
  178. DESC92C_RATE9M = 0x05,
  179. DESC92C_RATE12M = 0x06,
  180. DESC92C_RATE18M = 0x07,
  181. DESC92C_RATE24M = 0x08,
  182. DESC92C_RATE36M = 0x09,
  183. DESC92C_RATE48M = 0x0a,
  184. DESC92C_RATE54M = 0x0b,
  185. DESC92C_RATEMCS0 = 0x0c,
  186. DESC92C_RATEMCS1 = 0x0d,
  187. DESC92C_RATEMCS2 = 0x0e,
  188. DESC92C_RATEMCS3 = 0x0f,
  189. DESC92C_RATEMCS4 = 0x10,
  190. DESC92C_RATEMCS5 = 0x11,
  191. DESC92C_RATEMCS6 = 0x12,
  192. DESC92C_RATEMCS7 = 0x13,
  193. DESC92C_RATEMCS8 = 0x14,
  194. DESC92C_RATEMCS9 = 0x15,
  195. DESC92C_RATEMCS10 = 0x16,
  196. DESC92C_RATEMCS11 = 0x17,
  197. DESC92C_RATEMCS12 = 0x18,
  198. DESC92C_RATEMCS13 = 0x19,
  199. DESC92C_RATEMCS14 = 0x1a,
  200. DESC92C_RATEMCS15 = 0x1b,
  201. DESC92C_RATEMCS15_SG = 0x1c,
  202. DESC92C_RATEMCS32 = 0x20,
  203. };
  204. struct phy_sts_cck_8723e_t {
  205. u8 adc_pwdb_X[4];
  206. u8 sq_rpt;
  207. u8 cck_agc_rpt;
  208. };
  209. struct h2c_cmd_8723e {
  210. u8 element_id;
  211. u32 cmd_len;
  212. u8 *p_cmdbuffer;
  213. };
  214. #endif