phy.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92D_PHY_H__
  30. #define __RTL92D_PHY_H__
  31. #define MAX_PRECMD_CNT 16
  32. #define MAX_RFDEPENDCMD_CNT 16
  33. #define MAX_POSTCMD_CNT 16
  34. #define MAX_DOZE_WAITING_TIMES_9x 64
  35. #define RT_CANNOT_IO(hw) false
  36. #define HIGHPOWER_RADIOA_ARRAYLEN 22
  37. #define MAX_TOLERANCE 5
  38. #define APK_BB_REG_NUM 5
  39. #define APK_AFE_REG_NUM 16
  40. #define APK_CURVE_REG_NUM 4
  41. #define PATH_NUM 2
  42. #define LOOP_LIMIT 5
  43. #define MAX_STALL_TIME 50
  44. #define ANTENNA_DIVERSITY_VALUE 0x80
  45. #define MAX_TXPWR_IDX_NMODE_92S 63
  46. #define RESET_CNT_LIMIT 3
  47. #define IQK_ADDA_REG_NUM 16
  48. #define IQK_BB_REG_NUM 10
  49. #define IQK_BB_REG_NUM_test 6
  50. #define IQK_MAC_REG_NUM 4
  51. #define RX_INDEX_MAPPING_NUM 15
  52. #define IQK_DELAY_TIME 1
  53. #define CT_OFFSET_MAC_ADDR 0X16
  54. #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
  55. #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
  56. #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
  57. #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
  58. #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
  59. #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
  60. #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
  61. #define CT_OFFSET_CHANNEL_PLAH 0x75
  62. #define CT_OFFSET_THERMAL_METER 0x78
  63. #define CT_OFFSET_RF_OPTION 0x79
  64. #define CT_OFFSET_VERSION 0x7E
  65. #define CT_OFFSET_CUSTOMER_ID 0x7F
  66. enum swchnlcmd_id {
  67. CMDID_END,
  68. CMDID_SET_TXPOWEROWER_LEVEL,
  69. CMDID_BBREGWRITE10,
  70. CMDID_WRITEPORT_ULONG,
  71. CMDID_WRITEPORT_USHORT,
  72. CMDID_WRITEPORT_UCHAR,
  73. CMDID_RF_WRITEREG,
  74. };
  75. struct swchnlcmd {
  76. enum swchnlcmd_id cmdid;
  77. u32 para1;
  78. u32 para2;
  79. u32 msdelay;
  80. };
  81. enum baseband_config_type {
  82. BASEBAND_CONFIG_PHY_REG = 0,
  83. BASEBAND_CONFIG_AGC_TAB = 1,
  84. };
  85. enum rf_content {
  86. radioa_txt = 0,
  87. radiob_txt = 1,
  88. radioc_txt = 2,
  89. radiod_txt = 3
  90. };
  91. static inline void rtl92d_acquire_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  92. unsigned long *flag)
  93. {
  94. struct rtl_priv *rtlpriv = rtl_priv(hw);
  95. if (rtlpriv->rtlhal.interfaceindex == 1)
  96. spin_lock_irqsave(&rtlpriv->locks.cck_and_rw_pagea_lock, *flag);
  97. }
  98. static inline void rtl92d_release_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  99. unsigned long *flag)
  100. {
  101. struct rtl_priv *rtlpriv = rtl_priv(hw);
  102. if (rtlpriv->rtlhal.interfaceindex == 1)
  103. spin_unlock_irqrestore(&rtlpriv->locks.cck_and_rw_pagea_lock,
  104. *flag);
  105. }
  106. u32 rtl92d_phy_query_bb_reg(struct ieee80211_hw *hw,
  107. u32 regaddr, u32 bitmask);
  108. void rtl92d_phy_set_bb_reg(struct ieee80211_hw *hw,
  109. u32 regaddr, u32 bitmask, u32 data);
  110. u32 rtl92d_phy_query_rf_reg(struct ieee80211_hw *hw,
  111. enum radio_path rfpath, u32 regaddr,
  112. u32 bitmask);
  113. void rtl92d_phy_set_rf_reg(struct ieee80211_hw *hw,
  114. enum radio_path rfpath, u32 regaddr,
  115. u32 bitmask, u32 data);
  116. bool rtl92d_phy_mac_config(struct ieee80211_hw *hw);
  117. bool rtl92d_phy_bb_config(struct ieee80211_hw *hw);
  118. bool rtl92d_phy_rf_config(struct ieee80211_hw *hw);
  119. bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw *hw,
  120. enum radio_path rfpath);
  121. void rtl92d_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
  122. void rtl92d_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
  123. void rtl92d_phy_set_bw_mode(struct ieee80211_hw *hw,
  124. enum nl80211_channel_type ch_type);
  125. u8 rtl92d_phy_sw_chnl(struct ieee80211_hw *hw);
  126. bool rtl92d_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  127. enum rf_content content,
  128. enum radio_path rfpath);
  129. bool rtl92d_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
  130. bool rtl92d_phy_set_rf_power_state(struct ieee80211_hw *hw,
  131. enum rf_pwrstate rfpwr_state);
  132. void rtl92d_phy_config_macphymode(struct ieee80211_hw *hw);
  133. void rtl92d_phy_config_macphymode_info(struct ieee80211_hw *hw);
  134. u8 rtl92d_get_chnlgroup_fromarray(u8 chnl);
  135. void rtl92d_phy_set_poweron(struct ieee80211_hw *hw);
  136. void rtl92d_phy_config_maccoexist_rfpage(struct ieee80211_hw *hw);
  137. bool rtl92d_phy_check_poweroff(struct ieee80211_hw *hw);
  138. void rtl92d_phy_lc_calibrate(struct ieee80211_hw *hw);
  139. void rtl92d_update_bbrf_configuration(struct ieee80211_hw *hw);
  140. void rtl92d_phy_ap_calibrate(struct ieee80211_hw *hw, char delta);
  141. void rtl92d_phy_iq_calibrate(struct ieee80211_hw *hw);
  142. void rtl92d_phy_reset_iqk_result(struct ieee80211_hw *hw);
  143. void rtl92d_release_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  144. unsigned long *flag);
  145. void rtl92d_acquire_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  146. unsigned long *flag);
  147. u8 rtl92d_get_rightchnlplace_for_iqk(u8 chnl);
  148. void rtl92d_phy_reload_iqk_setting(struct ieee80211_hw *hw, u8 channel);
  149. #endif