sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../core.h"
  31. #include "../pci.h"
  32. #include "../base.h"
  33. #include "reg.h"
  34. #include "def.h"
  35. #include "phy.h"
  36. #include "dm.h"
  37. #include "../rtl8192c/dm_common.h"
  38. #include "../rtl8192c/fw_common.h"
  39. #include "../rtl8192c/phy_common.h"
  40. #include "hw.h"
  41. #include "rf.h"
  42. #include "sw.h"
  43. #include "trx.h"
  44. #include "led.h"
  45. #include <linux/module.h>
  46. static void rtl92c_init_aspm_vars(struct ieee80211_hw *hw)
  47. {
  48. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  49. /*close ASPM for AMD defaultly */
  50. rtlpci->const_amdpci_aspm = 0;
  51. /*
  52. * ASPM PS mode.
  53. * 0 - Disable ASPM,
  54. * 1 - Enable ASPM without Clock Req,
  55. * 2 - Enable ASPM with Clock Req,
  56. * 3 - Alwyas Enable ASPM with Clock Req,
  57. * 4 - Always Enable ASPM without Clock Req.
  58. * set defult to RTL8192CE:3 RTL8192E:2
  59. * */
  60. rtlpci->const_pci_aspm = 3;
  61. /*Setting for PCI-E device */
  62. rtlpci->const_devicepci_aspm_setting = 0x03;
  63. /*Setting for PCI-E bridge */
  64. rtlpci->const_hostpci_aspm_setting = 0x02;
  65. /*
  66. * In Hw/Sw Radio Off situation.
  67. * 0 - Default,
  68. * 1 - From ASPM setting without low Mac Pwr,
  69. * 2 - From ASPM setting with low Mac Pwr,
  70. * 3 - Bus D3
  71. * set default to RTL8192CE:0 RTL8192SE:2
  72. */
  73. rtlpci->const_hwsw_rfoff_d3 = 0;
  74. /*
  75. * This setting works for those device with
  76. * backdoor ASPM setting such as EPHY setting.
  77. * 0 - Not support ASPM,
  78. * 1 - Support ASPM,
  79. * 2 - According to chipset.
  80. */
  81. rtlpci->const_support_pciaspm = 1;
  82. }
  83. int rtl92c_init_sw_vars(struct ieee80211_hw *hw)
  84. {
  85. int err;
  86. struct rtl_priv *rtlpriv = rtl_priv(hw);
  87. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  88. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  89. rtl8192ce_bt_reg_init(hw);
  90. rtlpriv->dm.dm_initialgain_enable = true;
  91. rtlpriv->dm.dm_flag = 0;
  92. rtlpriv->dm.disable_framebursting = false;
  93. rtlpriv->dm.thermalvalue = 0;
  94. rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
  95. /* compatible 5G band 88ce just 2.4G band & smsp */
  96. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  97. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  98. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  99. rtlpci->receive_config = (RCR_APPFCS |
  100. RCR_AMF |
  101. RCR_ADF |
  102. RCR_APP_MIC |
  103. RCR_APP_ICV |
  104. RCR_AICV |
  105. RCR_ACRC32 |
  106. RCR_AB |
  107. RCR_AM |
  108. RCR_APM |
  109. RCR_APP_PHYST_RXFF | RCR_HTC_LOC_CTRL | 0);
  110. rtlpci->irq_mask[0] =
  111. (u32) (IMR_ROK |
  112. IMR_VODOK |
  113. IMR_VIDOK |
  114. IMR_BEDOK |
  115. IMR_BKDOK |
  116. IMR_MGNTDOK |
  117. IMR_HIGHDOK | IMR_BDOK | IMR_RDU | IMR_RXFOVW | 0);
  118. rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD | 0);
  119. /* for debug level */
  120. rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
  121. /* for LPS & IPS */
  122. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  123. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  124. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  125. if (!rtlpriv->psc.inactiveps)
  126. pr_info("rtl8192ce: Power Save off (module option)\n");
  127. if (!rtlpriv->psc.fwctrl_lps)
  128. pr_info("rtl8192ce: FW Power Save off (module option)\n");
  129. rtlpriv->psc.reg_fwctrl_lps = 3;
  130. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  131. /* for ASPM, you can close aspm through
  132. * set const_support_pciaspm = 0 */
  133. rtl92c_init_aspm_vars(hw);
  134. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  135. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  136. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  137. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  138. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  139. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  140. /* for firmware buf */
  141. rtlpriv->rtlhal.pfirmware = vzalloc(0x4000);
  142. if (!rtlpriv->rtlhal.pfirmware) {
  143. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  144. "Can't alloc buffer for fw\n");
  145. return 1;
  146. }
  147. /* request fw */
  148. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  149. !IS_92C_SERIAL(rtlhal->version))
  150. rtlpriv->cfg->fw_name = "/*(DEBLOBBED)*/";
  151. else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version))
  152. rtlpriv->cfg->fw_name = "/*(DEBLOBBED)*/";
  153. rtlpriv->max_fw_size = 0x4000;
  154. pr_info("Using firmware %s\n", rtlpriv->cfg->fw_name);
  155. err = reject_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
  156. rtlpriv->io.dev, GFP_KERNEL, hw,
  157. rtl_fw_cb);
  158. if (err) {
  159. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  160. "Failed to request firmware!\n");
  161. return 1;
  162. }
  163. return 0;
  164. }
  165. void rtl92c_deinit_sw_vars(struct ieee80211_hw *hw)
  166. {
  167. struct rtl_priv *rtlpriv = rtl_priv(hw);
  168. if (rtlpriv->rtlhal.pfirmware) {
  169. vfree(rtlpriv->rtlhal.pfirmware);
  170. rtlpriv->rtlhal.pfirmware = NULL;
  171. }
  172. }
  173. static struct rtl_hal_ops rtl8192ce_hal_ops = {
  174. .init_sw_vars = rtl92c_init_sw_vars,
  175. .deinit_sw_vars = rtl92c_deinit_sw_vars,
  176. .read_eeprom_info = rtl92ce_read_eeprom_info,
  177. .interrupt_recognized = rtl92ce_interrupt_recognized,
  178. .hw_init = rtl92ce_hw_init,
  179. .hw_disable = rtl92ce_card_disable,
  180. .hw_suspend = rtl92ce_suspend,
  181. .hw_resume = rtl92ce_resume,
  182. .enable_interrupt = rtl92ce_enable_interrupt,
  183. .disable_interrupt = rtl92ce_disable_interrupt,
  184. .set_network_type = rtl92ce_set_network_type,
  185. .set_chk_bssid = rtl92ce_set_check_bssid,
  186. .set_qos = rtl92ce_set_qos,
  187. .set_bcn_reg = rtl92ce_set_beacon_related_registers,
  188. .set_bcn_intv = rtl92ce_set_beacon_interval,
  189. .update_interrupt_mask = rtl92ce_update_interrupt_mask,
  190. .get_hw_reg = rtl92ce_get_hw_reg,
  191. .set_hw_reg = rtl92ce_set_hw_reg,
  192. .update_rate_tbl = rtl92ce_update_hal_rate_tbl,
  193. .fill_tx_desc = rtl92ce_tx_fill_desc,
  194. .fill_tx_cmddesc = rtl92ce_tx_fill_cmddesc,
  195. .query_rx_desc = rtl92ce_rx_query_desc,
  196. .set_channel_access = rtl92ce_update_channel_access_setting,
  197. .radio_onoff_checking = rtl92ce_gpio_radio_on_off_checking,
  198. .set_bw_mode = rtl92c_phy_set_bw_mode,
  199. .switch_channel = rtl92c_phy_sw_chnl,
  200. .dm_watchdog = rtl92c_dm_watchdog,
  201. .scan_operation_backup = rtl_phy_scan_operation_backup,
  202. .set_rf_power_state = rtl92c_phy_set_rf_power_state,
  203. .led_control = rtl92ce_led_control,
  204. .set_desc = rtl92ce_set_desc,
  205. .get_desc = rtl92ce_get_desc,
  206. .is_tx_desc_closed = rtl92ce_is_tx_desc_closed,
  207. .tx_polling = rtl92ce_tx_polling,
  208. .enable_hw_sec = rtl92ce_enable_hw_security_config,
  209. .set_key = rtl92ce_set_key,
  210. .init_sw_leds = rtl92ce_init_sw_leds,
  211. .get_bbreg = rtl92c_phy_query_bb_reg,
  212. .set_bbreg = rtl92c_phy_set_bb_reg,
  213. .set_rfreg = rtl92ce_phy_set_rf_reg,
  214. .get_rfreg = rtl92c_phy_query_rf_reg,
  215. .phy_rf6052_config = rtl92ce_phy_rf6052_config,
  216. .phy_rf6052_set_cck_txpower = rtl92ce_phy_rf6052_set_cck_txpower,
  217. .phy_rf6052_set_ofdm_txpower = rtl92ce_phy_rf6052_set_ofdm_txpower,
  218. .config_bb_with_headerfile = _rtl92ce_phy_config_bb_with_headerfile,
  219. .config_bb_with_pgheaderfile = _rtl92ce_phy_config_bb_with_pgheaderfile,
  220. .phy_lc_calibrate = _rtl92ce_phy_lc_calibrate,
  221. .phy_set_bw_mode_callback = rtl92ce_phy_set_bw_mode_callback,
  222. .dm_dynamic_txpower = rtl92ce_dm_dynamic_txpower,
  223. .get_btc_status = rtl_btc_status_false,
  224. };
  225. static struct rtl_mod_params rtl92ce_mod_params = {
  226. .sw_crypto = false,
  227. .inactiveps = true,
  228. .swctrl_lps = false,
  229. .fwctrl_lps = true,
  230. .debug = DBG_EMERG,
  231. };
  232. static struct rtl_hal_cfg rtl92ce_hal_cfg = {
  233. .bar_id = 2,
  234. .write_readback = true,
  235. .name = "rtl92c_pci",
  236. .fw_name = "/*(DEBLOBBED)*/",
  237. .ops = &rtl8192ce_hal_ops,
  238. .mod_params = &rtl92ce_mod_params,
  239. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  240. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  241. .maps[SYS_CLK] = REG_SYS_CLKR,
  242. .maps[MAC_RCR_AM] = AM,
  243. .maps[MAC_RCR_AB] = AB,
  244. .maps[MAC_RCR_ACRC32] = ACRC32,
  245. .maps[MAC_RCR_ACF] = ACF,
  246. .maps[MAC_RCR_AAP] = AAP,
  247. .maps[MAC_HIMR] = REG_HIMR,
  248. .maps[MAC_HIMRE] = REG_HIMRE,
  249. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  250. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  251. .maps[EFUSE_CLK] = 0,
  252. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  253. .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
  254. .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
  255. .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
  256. .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
  257. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
  258. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  259. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  260. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  261. .maps[RWCAM] = REG_CAMCMD,
  262. .maps[WCAMI] = REG_CAMWRITE,
  263. .maps[RCAMO] = REG_CAMREAD,
  264. .maps[CAMDBG] = REG_CAMDBG,
  265. .maps[SECR] = REG_SECCFG,
  266. .maps[SEC_CAM_NONE] = CAM_NONE,
  267. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  268. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  269. .maps[SEC_CAM_AES] = CAM_AES,
  270. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  271. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  272. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  273. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  274. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  275. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  276. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  277. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  278. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  279. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  280. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  281. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  282. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  283. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  284. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  285. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  286. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  287. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  288. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  289. .maps[RTL_IMR_BCNINT] = IMR_BCNINT,
  290. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  291. .maps[RTL_IMR_RDU] = IMR_RDU,
  292. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  293. .maps[RTL_IMR_BDOK] = IMR_BDOK,
  294. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  295. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  296. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  297. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  298. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  299. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  300. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  301. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  302. .maps[RTL_IMR_ROK] = IMR_ROK,
  303. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
  304. .maps[RTL_RC_CCK_RATE1M] = DESC_RATE1M,
  305. .maps[RTL_RC_CCK_RATE2M] = DESC_RATE2M,
  306. .maps[RTL_RC_CCK_RATE5_5M] = DESC_RATE5_5M,
  307. .maps[RTL_RC_CCK_RATE11M] = DESC_RATE11M,
  308. .maps[RTL_RC_OFDM_RATE6M] = DESC_RATE6M,
  309. .maps[RTL_RC_OFDM_RATE9M] = DESC_RATE9M,
  310. .maps[RTL_RC_OFDM_RATE12M] = DESC_RATE12M,
  311. .maps[RTL_RC_OFDM_RATE18M] = DESC_RATE18M,
  312. .maps[RTL_RC_OFDM_RATE24M] = DESC_RATE24M,
  313. .maps[RTL_RC_OFDM_RATE36M] = DESC_RATE36M,
  314. .maps[RTL_RC_OFDM_RATE48M] = DESC_RATE48M,
  315. .maps[RTL_RC_OFDM_RATE54M] = DESC_RATE54M,
  316. .maps[RTL_RC_HT_RATEMCS7] = DESC_RATEMCS7,
  317. .maps[RTL_RC_HT_RATEMCS15] = DESC_RATEMCS15,
  318. };
  319. static const struct pci_device_id rtl92ce_pci_ids[] = {
  320. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8191, rtl92ce_hal_cfg)},
  321. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8178, rtl92ce_hal_cfg)},
  322. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8177, rtl92ce_hal_cfg)},
  323. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8176, rtl92ce_hal_cfg)},
  324. {},
  325. };
  326. MODULE_DEVICE_TABLE(pci, rtl92ce_pci_ids);
  327. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  328. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  329. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  330. MODULE_LICENSE("GPL");
  331. MODULE_DESCRIPTION("Realtek 8192C/8188C 802.11n PCI wireless");
  332. /*(DEBLOBBED)*/
  333. module_param_named(swenc, rtl92ce_mod_params.sw_crypto, bool, 0444);
  334. module_param_named(debug, rtl92ce_mod_params.debug, int, 0444);
  335. module_param_named(ips, rtl92ce_mod_params.inactiveps, bool, 0444);
  336. module_param_named(swlps, rtl92ce_mod_params.swctrl_lps, bool, 0444);
  337. module_param_named(fwlps, rtl92ce_mod_params.fwctrl_lps, bool, 0444);
  338. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  339. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  340. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  341. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  342. MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
  343. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  344. static struct pci_driver rtl92ce_driver = {
  345. .name = KBUILD_MODNAME,
  346. .id_table = rtl92ce_pci_ids,
  347. .probe = rtl_pci_probe,
  348. .remove = rtl_pci_disconnect,
  349. .driver.pm = &rtlwifi_pm_ops,
  350. };
  351. module_pci_driver(rtl92ce_driver);