dm_common.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92COMMON_DM_H__
  30. #define __RTL92COMMON_DM_H__
  31. #include "../wifi.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "../rtl8192ce/reg.h"
  34. #include "fw_common.h"
  35. #define HAL_DM_DIG_DISABLE BIT(0)
  36. #define HAL_DM_HIPWR_DISABLE BIT(1)
  37. #define OFDM_TABLE_LENGTH 37
  38. #define CCK_TABLE_LENGTH 33
  39. #define OFDM_TABLE_SIZE 37
  40. #define CCK_TABLE_SIZE 33
  41. #define BW_AUTO_SWITCH_HIGH_LOW 25
  42. #define BW_AUTO_SWITCH_LOW_HIGH 30
  43. #define DM_DIG_FA_UPPER 0x32
  44. #define DM_DIG_FA_LOWER 0x20
  45. #define DM_DIG_FA_TH0 0x20
  46. #define DM_DIG_FA_TH1 0x100
  47. #define DM_DIG_FA_TH2 0x200
  48. #define RXPATHSELECTION_SS_TH_lOW 30
  49. #define RXPATHSELECTION_DIFF_TH 18
  50. #define DM_RATR_STA_INIT 0
  51. #define DM_RATR_STA_HIGH 1
  52. #define DM_RATR_STA_MIDDLE 2
  53. #define DM_RATR_STA_LOW 3
  54. #define CTS2SELF_THVAL 30
  55. #define REGC38_TH 20
  56. #define WAIOTTHVal 25
  57. #define TXHIGHPWRLEVEL_NORMAL 0
  58. #define TXHIGHPWRLEVEL_LEVEL1 1
  59. #define TXHIGHPWRLEVEL_LEVEL2 2
  60. #define TXHIGHPWRLEVEL_BT1 3
  61. #define TXHIGHPWRLEVEL_BT2 4
  62. #define DM_TYPE_BYFW 0
  63. #define DM_TYPE_BYDRIVER 1
  64. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  65. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  66. #define DYNAMIC_FUNC_DISABLE 0x0
  67. #define DYNAMIC_FUNC_DIG BIT(0)
  68. #define DYNAMIC_FUNC_HP BIT(1)
  69. #define DYNAMIC_FUNC_SS BIT(2) /*Tx Power Tracking*/
  70. #define DYNAMIC_FUNC_BT BIT(3)
  71. #define DYNAMIC_FUNC_ANT_DIV BIT(4)
  72. #define RSSI_CCK 0
  73. #define RSSI_OFDM 1
  74. #define RSSI_DEFAULT 2
  75. struct swat_t {
  76. u8 failure_cnt;
  77. u8 try_flag;
  78. u8 stop_trying;
  79. long pre_rssi;
  80. long trying_threshold;
  81. u8 cur_antenna;
  82. u8 pre_antenna;
  83. };
  84. enum tag_dynamic_init_gain_operation_type_definition {
  85. DIG_TYPE_THRESH_HIGH = 0,
  86. DIG_TYPE_THRESH_LOW = 1,
  87. DIG_TYPE_BACKOFF = 2,
  88. DIG_TYPE_RX_GAIN_MIN = 3,
  89. DIG_TYPE_RX_GAIN_MAX = 4,
  90. DIG_TYPE_ENABLE = 5,
  91. DIG_TYPE_DISABLE = 6,
  92. DIG_OP_TYPE_MAX
  93. };
  94. enum dm_1r_cca_e {
  95. CCA_1R = 0,
  96. CCA_2R = 1,
  97. CCA_MAX = 2,
  98. };
  99. enum dm_rf_e {
  100. RF_SAVE = 0,
  101. RF_NORMAL = 1,
  102. RF_MAX = 2,
  103. };
  104. enum dm_sw_ant_switch_e {
  105. ANS_ANTENNA_B = 1,
  106. ANS_ANTENNA_A = 2,
  107. ANS_ANTENNA_MAX = 3,
  108. };
  109. void rtl92c_dm_init(struct ieee80211_hw *hw);
  110. void rtl92c_dm_watchdog(struct ieee80211_hw *hw);
  111. void rtl92c_dm_write_dig(struct ieee80211_hw *hw);
  112. void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw);
  113. void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw);
  114. void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  115. void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
  116. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta);
  117. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw);
  118. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery);
  119. void rtl92c_dm_dynamic_txpower(struct ieee80211_hw *hw);
  120. void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw);
  121. void dm_savepowerindex(struct ieee80211_hw *hw);
  122. void dm_writepowerindex(struct ieee80211_hw *hw, u8 value);
  123. void dm_restorepowerindex(struct ieee80211_hw *hw);
  124. #endif