niu.h 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307
  1. /* niu.h: Definitions for Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
  4. */
  5. #ifndef _NIU_H
  6. #define _NIU_H
  7. #define PIO 0x000000UL
  8. #define FZC_PIO 0x080000UL
  9. #define FZC_MAC 0x180000UL
  10. #define FZC_IPP 0x280000UL
  11. #define FFLP 0x300000UL
  12. #define FZC_FFLP 0x380000UL
  13. #define PIO_VADDR 0x400000UL
  14. #define ZCP 0x500000UL
  15. #define FZC_ZCP 0x580000UL
  16. #define DMC 0x600000UL
  17. #define FZC_DMC 0x680000UL
  18. #define TXC 0x700000UL
  19. #define FZC_TXC 0x780000UL
  20. #define PIO_LDSV 0x800000UL
  21. #define PIO_PIO_LDGIM 0x900000UL
  22. #define PIO_IMASK0 0xa00000UL
  23. #define PIO_IMASK1 0xb00000UL
  24. #define FZC_PROM 0xc80000UL
  25. #define FZC_PIM 0xd80000UL
  26. #define LDSV0(LDG) (PIO_LDSV + 0x00000UL + (LDG) * 0x2000UL)
  27. #define LDSV1(LDG) (PIO_LDSV + 0x00008UL + (LDG) * 0x2000UL)
  28. #define LDSV2(LDG) (PIO_LDSV + 0x00010UL + (LDG) * 0x2000UL)
  29. #define LDG_IMGMT(LDG) (PIO_LDSV + 0x00018UL + (LDG) * 0x2000UL)
  30. #define LDG_IMGMT_ARM 0x0000000080000000ULL
  31. #define LDG_IMGMT_TIMER 0x000000000000003fULL
  32. #define LD_IM0(IDX) (PIO_IMASK0 + 0x00000UL + (IDX) * 0x2000UL)
  33. #define LD_IM0_MASK 0x0000000000000003ULL
  34. #define LD_IM1(IDX) (PIO_IMASK1 + 0x00000UL + (IDX) * 0x2000UL)
  35. #define LD_IM1_MASK 0x0000000000000003ULL
  36. #define LDG_TIMER_RES (FZC_PIO + 0x00008UL)
  37. #define LDG_TIMER_RES_VAL 0x00000000000fffffULL
  38. #define DIRTY_TID_CTL (FZC_PIO + 0x00010UL)
  39. #define DIRTY_TID_CTL_NPTHRED 0x00000000003f0000ULL
  40. #define DIRTY_TID_CTL_RDTHRED 0x00000000000003f0ULL
  41. #define DIRTY_TID_CTL_DTIDCLR 0x0000000000000002ULL
  42. #define DIRTY_TID_CTL_DTIDENAB 0x0000000000000001ULL
  43. #define DIRTY_TID_STAT (FZC_PIO + 0x00018UL)
  44. #define DIRTY_TID_STAT_NPWSTAT 0x0000000000003f00ULL
  45. #define DIRTY_TID_STAT_RDSTAT 0x000000000000003fULL
  46. #define RST_CTL (FZC_PIO + 0x00038UL)
  47. #define RST_CTL_MAC_RST3 0x0000000000400000ULL
  48. #define RST_CTL_MAC_RST2 0x0000000000200000ULL
  49. #define RST_CTL_MAC_RST1 0x0000000000100000ULL
  50. #define RST_CTL_MAC_RST0 0x0000000000080000ULL
  51. #define RST_CTL_ACK_TO_EN 0x0000000000000800ULL
  52. #define RST_CTL_ACK_TO_VAL 0x00000000000007feULL
  53. #define SMX_CFIG_DAT (FZC_PIO + 0x00040UL)
  54. #define SMX_CFIG_DAT_RAS_DET 0x0000000080000000ULL
  55. #define SMX_CFIG_DAT_RAS_INJ 0x0000000040000000ULL
  56. #define SMX_CFIG_DAT_XACT_TO 0x000000000fffffffULL
  57. #define SMX_INT_STAT (FZC_PIO + 0x00048UL)
  58. #define SMX_INT_STAT_STAT 0x00000000ffffffffULL
  59. #define SMX_CTL (FZC_PIO + 0x00050UL)
  60. #define SMX_CTL_CTL 0x00000000ffffffffULL
  61. #define SMX_DBG_VEC (FZC_PIO + 0x00058UL)
  62. #define SMX_DBG_VEC_VEC 0x00000000ffffffffULL
  63. #define PIO_DBG_SEL (FZC_PIO + 0x00060UL)
  64. #define PIO_DBG_SEL_SEL 0x000000000000003fULL
  65. #define PIO_TRAIN_VEC (FZC_PIO + 0x00068UL)
  66. #define PIO_TRAIN_VEC_VEC 0x00000000ffffffffULL
  67. #define PIO_ARB_CTL (FZC_PIO + 0x00070UL)
  68. #define PIO_ARB_CTL_CTL 0x00000000ffffffffULL
  69. #define PIO_ARB_DBG_VEC (FZC_PIO + 0x00078UL)
  70. #define PIO_ARB_DBG_VEC_VEC 0x00000000ffffffffULL
  71. #define SYS_ERR_MASK (FZC_PIO + 0x00090UL)
  72. #define SYS_ERR_MASK_META2 0x0000000000000400ULL
  73. #define SYS_ERR_MASK_META1 0x0000000000000200ULL
  74. #define SYS_ERR_MASK_PEU 0x0000000000000100ULL
  75. #define SYS_ERR_MASK_TXC 0x0000000000000080ULL
  76. #define SYS_ERR_MASK_RDMC 0x0000000000000040ULL
  77. #define SYS_ERR_MASK_TDMC 0x0000000000000020ULL
  78. #define SYS_ERR_MASK_ZCP 0x0000000000000010ULL
  79. #define SYS_ERR_MASK_FFLP 0x0000000000000008ULL
  80. #define SYS_ERR_MASK_IPP 0x0000000000000004ULL
  81. #define SYS_ERR_MASK_MAC 0x0000000000000002ULL
  82. #define SYS_ERR_MASK_SMX 0x0000000000000001ULL
  83. #define SYS_ERR_STAT (FZC_PIO + 0x00098UL)
  84. #define SYS_ERR_STAT_META2 0x0000000000000400ULL
  85. #define SYS_ERR_STAT_META1 0x0000000000000200ULL
  86. #define SYS_ERR_STAT_PEU 0x0000000000000100ULL
  87. #define SYS_ERR_STAT_TXC 0x0000000000000080ULL
  88. #define SYS_ERR_STAT_RDMC 0x0000000000000040ULL
  89. #define SYS_ERR_STAT_TDMC 0x0000000000000020ULL
  90. #define SYS_ERR_STAT_ZCP 0x0000000000000010ULL
  91. #define SYS_ERR_STAT_FFLP 0x0000000000000008ULL
  92. #define SYS_ERR_STAT_IPP 0x0000000000000004ULL
  93. #define SYS_ERR_STAT_MAC 0x0000000000000002ULL
  94. #define SYS_ERR_STAT_SMX 0x0000000000000001ULL
  95. #define SID(LDG) (FZC_PIO + 0x10200UL + (LDG) * 8UL)
  96. #define SID_FUNC 0x0000000000000060ULL
  97. #define SID_FUNC_SHIFT 5
  98. #define SID_VECTOR 0x000000000000001fULL
  99. #define SID_VECTOR_SHIFT 0
  100. #define LDG_NUM(LDN) (FZC_PIO + 0x20000UL + (LDN) * 8UL)
  101. #define XMAC_PORT0_OFF (FZC_MAC + 0x000000)
  102. #define XMAC_PORT1_OFF (FZC_MAC + 0x006000)
  103. #define BMAC_PORT2_OFF (FZC_MAC + 0x00c000)
  104. #define BMAC_PORT3_OFF (FZC_MAC + 0x010000)
  105. /* XMAC registers, offset from np->mac_regs */
  106. #define XTXMAC_SW_RST 0x00000UL
  107. #define XTXMAC_SW_RST_REG_RS 0x0000000000000002ULL
  108. #define XTXMAC_SW_RST_SOFT_RST 0x0000000000000001ULL
  109. #define XRXMAC_SW_RST 0x00008UL
  110. #define XRXMAC_SW_RST_REG_RS 0x0000000000000002ULL
  111. #define XRXMAC_SW_RST_SOFT_RST 0x0000000000000001ULL
  112. #define XTXMAC_STATUS 0x00020UL
  113. #define XTXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000800ULL
  114. #define XTXMAC_STATUS_BYTE_CNT_EXP 0x0000000000000400ULL
  115. #define XTXMAC_STATUS_TXFIFO_XFR_ERR 0x0000000000000010ULL
  116. #define XTXMAC_STATUS_TXMAC_OFLOW 0x0000000000000008ULL
  117. #define XTXMAC_STATUS_MAX_PSIZE_ERR 0x0000000000000004ULL
  118. #define XTXMAC_STATUS_TXMAC_UFLOW 0x0000000000000002ULL
  119. #define XTXMAC_STATUS_FRAME_XMITED 0x0000000000000001ULL
  120. #define XRXMAC_STATUS 0x00028UL
  121. #define XRXMAC_STATUS_RXHIST7_CNT_EXP 0x0000000000100000ULL
  122. #define XRXMAC_STATUS_LCL_FLT_STATUS 0x0000000000080000ULL
  123. #define XRXMAC_STATUS_RFLT_DET 0x0000000000040000ULL
  124. #define XRXMAC_STATUS_LFLT_CNT_EXP 0x0000000000020000ULL
  125. #define XRXMAC_STATUS_PHY_MDINT 0x0000000000010000ULL
  126. #define XRXMAC_STATUS_ALIGNERR_CNT_EXP 0x0000000000010000ULL
  127. #define XRXMAC_STATUS_RXFRAG_CNT_EXP 0x0000000000008000ULL
  128. #define XRXMAC_STATUS_RXMULTF_CNT_EXP 0x0000000000004000ULL
  129. #define XRXMAC_STATUS_RXBCAST_CNT_EXP 0x0000000000002000ULL
  130. #define XRXMAC_STATUS_RXHIST6_CNT_EXP 0x0000000000001000ULL
  131. #define XRXMAC_STATUS_RXHIST5_CNT_EXP 0x0000000000000800ULL
  132. #define XRXMAC_STATUS_RXHIST4_CNT_EXP 0x0000000000000400ULL
  133. #define XRXMAC_STATUS_RXHIST3_CNT_EXP 0x0000000000000200ULL
  134. #define XRXMAC_STATUS_RXHIST2_CNT_EXP 0x0000000000000100ULL
  135. #define XRXMAC_STATUS_RXHIST1_CNT_EXP 0x0000000000000080ULL
  136. #define XRXMAC_STATUS_RXOCTET_CNT_EXP 0x0000000000000040ULL
  137. #define XRXMAC_STATUS_CVIOLERR_CNT_EXP 0x0000000000000020ULL
  138. #define XRXMAC_STATUS_LENERR_CNT_EXP 0x0000000000000010ULL
  139. #define XRXMAC_STATUS_CRCERR_CNT_EXP 0x0000000000000008ULL
  140. #define XRXMAC_STATUS_RXUFLOW 0x0000000000000004ULL
  141. #define XRXMAC_STATUS_RXOFLOW 0x0000000000000002ULL
  142. #define XRXMAC_STATUS_FRAME_RCVD 0x0000000000000001ULL
  143. #define XMAC_FC_STAT 0x00030UL
  144. #define XMAC_FC_STAT_RX_RCV_PAUSE_TIME 0x00000000ffff0000ULL
  145. #define XMAC_FC_STAT_TX_MAC_NPAUSE 0x0000000000000004ULL
  146. #define XMAC_FC_STAT_TX_MAC_PAUSE 0x0000000000000002ULL
  147. #define XMAC_FC_STAT_RX_MAC_RPAUSE 0x0000000000000001ULL
  148. #define XTXMAC_STAT_MSK 0x00040UL
  149. #define XTXMAC_STAT_MSK_FRAME_CNT_EXP 0x0000000000000800ULL
  150. #define XTXMAC_STAT_MSK_BYTE_CNT_EXP 0x0000000000000400ULL
  151. #define XTXMAC_STAT_MSK_TXFIFO_XFR_ERR 0x0000000000000010ULL
  152. #define XTXMAC_STAT_MSK_TXMAC_OFLOW 0x0000000000000008ULL
  153. #define XTXMAC_STAT_MSK_MAX_PSIZE_ERR 0x0000000000000004ULL
  154. #define XTXMAC_STAT_MSK_TXMAC_UFLOW 0x0000000000000002ULL
  155. #define XTXMAC_STAT_MSK_FRAME_XMITED 0x0000000000000001ULL
  156. #define XRXMAC_STAT_MSK 0x00048UL
  157. #define XRXMAC_STAT_MSK_LCL_FLT_STAT_MSK 0x0000000000080000ULL
  158. #define XRXMAC_STAT_MSK_RFLT_DET 0x0000000000040000ULL
  159. #define XRXMAC_STAT_MSK_LFLT_CNT_EXP 0x0000000000020000ULL
  160. #define XRXMAC_STAT_MSK_PHY_MDINT 0x0000000000010000ULL
  161. #define XRXMAC_STAT_MSK_RXFRAG_CNT_EXP 0x0000000000008000ULL
  162. #define XRXMAC_STAT_MSK_RXMULTF_CNT_EXP 0x0000000000004000ULL
  163. #define XRXMAC_STAT_MSK_RXBCAST_CNT_EXP 0x0000000000002000ULL
  164. #define XRXMAC_STAT_MSK_RXHIST6_CNT_EXP 0x0000000000001000ULL
  165. #define XRXMAC_STAT_MSK_RXHIST5_CNT_EXP 0x0000000000000800ULL
  166. #define XRXMAC_STAT_MSK_RXHIST4_CNT_EXP 0x0000000000000400ULL
  167. #define XRXMAC_STAT_MSK_RXHIST3_CNT_EXP 0x0000000000000200ULL
  168. #define XRXMAC_STAT_MSK_RXHIST2_CNT_EXP 0x0000000000000100ULL
  169. #define XRXMAC_STAT_MSK_RXHIST1_CNT_EXP 0x0000000000000080ULL
  170. #define XRXMAC_STAT_MSK_RXOCTET_CNT_EXP 0x0000000000000040ULL
  171. #define XRXMAC_STAT_MSK_CVIOLERR_CNT_EXP 0x0000000000000020ULL
  172. #define XRXMAC_STAT_MSK_LENERR_CNT_EXP 0x0000000000000010ULL
  173. #define XRXMAC_STAT_MSK_CRCERR_CNT_EXP 0x0000000000000008ULL
  174. #define XRXMAC_STAT_MSK_RXUFLOW_CNT_EXP 0x0000000000000004ULL
  175. #define XRXMAC_STAT_MSK_RXOFLOW_CNT_EXP 0x0000000000000002ULL
  176. #define XRXMAC_STAT_MSK_FRAME_RCVD 0x0000000000000001ULL
  177. #define XMAC_FC_MSK 0x00050UL
  178. #define XMAC_FC_MSK_TX_MAC_NPAUSE 0x0000000000000004ULL
  179. #define XMAC_FC_MSK_TX_MAC_PAUSE 0x0000000000000002ULL
  180. #define XMAC_FC_MSK_RX_MAC_RPAUSE 0x0000000000000001ULL
  181. #define XMAC_CONFIG 0x00060UL
  182. #define XMAC_CONFIG_SEL_CLK_25MHZ 0x0000000080000000ULL
  183. #define XMAC_CONFIG_1G_PCS_BYPASS 0x0000000040000000ULL
  184. #define XMAC_CONFIG_10G_XPCS_BYPASS 0x0000000020000000ULL
  185. #define XMAC_CONFIG_MODE_MASK 0x0000000018000000ULL
  186. #define XMAC_CONFIG_MODE_XGMII 0x0000000000000000ULL
  187. #define XMAC_CONFIG_MODE_GMII 0x0000000008000000ULL
  188. #define XMAC_CONFIG_MODE_MII 0x0000000010000000ULL
  189. #define XMAC_CONFIG_LFS_DISABLE 0x0000000004000000ULL
  190. #define XMAC_CONFIG_LOOPBACK 0x0000000002000000ULL
  191. #define XMAC_CONFIG_TX_OUTPUT_EN 0x0000000001000000ULL
  192. #define XMAC_CONFIG_SEL_POR_CLK_SRC 0x0000000000800000ULL
  193. #define XMAC_CONFIG_LED_POLARITY 0x0000000000400000ULL
  194. #define XMAC_CONFIG_FORCE_LED_ON 0x0000000000200000ULL
  195. #define XMAC_CONFIG_PASS_FLOW_CTRL 0x0000000000100000ULL
  196. #define XMAC_CONFIG_RCV_PAUSE_ENABLE 0x0000000000080000ULL
  197. #define XMAC_CONFIG_MAC2IPP_PKT_CNT_EN 0x0000000000040000ULL
  198. #define XMAC_CONFIG_STRIP_CRC 0x0000000000020000ULL
  199. #define XMAC_CONFIG_ADDR_FILTER_EN 0x0000000000010000ULL
  200. #define XMAC_CONFIG_HASH_FILTER_EN 0x0000000000008000ULL
  201. #define XMAC_CONFIG_RX_CODEV_CHK_DIS 0x0000000000004000ULL
  202. #define XMAC_CONFIG_RESERVED_MULTICAST 0x0000000000002000ULL
  203. #define XMAC_CONFIG_RX_CRC_CHK_DIS 0x0000000000001000ULL
  204. #define XMAC_CONFIG_ERR_CHK_DIS 0x0000000000000800ULL
  205. #define XMAC_CONFIG_PROMISC_GROUP 0x0000000000000400ULL
  206. #define XMAC_CONFIG_PROMISCUOUS 0x0000000000000200ULL
  207. #define XMAC_CONFIG_RX_MAC_ENABLE 0x0000000000000100ULL
  208. #define XMAC_CONFIG_WARNING_MSG_EN 0x0000000000000080ULL
  209. #define XMAC_CONFIG_ALWAYS_NO_CRC 0x0000000000000008ULL
  210. #define XMAC_CONFIG_VAR_MIN_IPG_EN 0x0000000000000004ULL
  211. #define XMAC_CONFIG_STRETCH_MODE 0x0000000000000002ULL
  212. #define XMAC_CONFIG_TX_ENABLE 0x0000000000000001ULL
  213. #define XMAC_IPG 0x00080UL
  214. #define XMAC_IPG_STRETCH_CONST 0x0000000000e00000ULL
  215. #define XMAC_IPG_STRETCH_CONST_SHIFT 21
  216. #define XMAC_IPG_STRETCH_RATIO 0x00000000001f0000ULL
  217. #define XMAC_IPG_STRETCH_RATIO_SHIFT 16
  218. #define XMAC_IPG_IPG_MII_GMII 0x000000000000ff00ULL
  219. #define XMAC_IPG_IPG_MII_GMII_SHIFT 8
  220. #define XMAC_IPG_IPG_XGMII 0x0000000000000007ULL
  221. #define XMAC_IPG_IPG_XGMII_SHIFT 0
  222. #define IPG_12_15_XGMII 3
  223. #define IPG_16_19_XGMII 4
  224. #define IPG_20_23_XGMII 5
  225. #define IPG_12_MII_GMII 10
  226. #define IPG_13_MII_GMII 11
  227. #define IPG_14_MII_GMII 12
  228. #define IPG_15_MII_GMII 13
  229. #define IPG_16_MII_GMII 14
  230. #define XMAC_MIN 0x00088UL
  231. #define XMAC_MIN_RX_MIN_PKT_SIZE 0x000000003ff00000ULL
  232. #define XMAC_MIN_RX_MIN_PKT_SIZE_SHFT 20
  233. #define XMAC_MIN_SLOT_TIME 0x000000000003fc00ULL
  234. #define XMAC_MIN_SLOT_TIME_SHFT 10
  235. #define XMAC_MIN_TX_MIN_PKT_SIZE 0x00000000000003ffULL
  236. #define XMAC_MIN_TX_MIN_PKT_SIZE_SHFT 0
  237. #define XMAC_MAX 0x00090UL
  238. #define XMAC_MAX_FRAME_SIZE 0x0000000000003fffULL
  239. #define XMAC_MAX_FRAME_SIZE_SHFT 0
  240. #define XMAC_ADDR0 0x000a0UL
  241. #define XMAC_ADDR0_ADDR0 0x000000000000ffffULL
  242. #define XMAC_ADDR1 0x000a8UL
  243. #define XMAC_ADDR1_ADDR1 0x000000000000ffffULL
  244. #define XMAC_ADDR2 0x000b0UL
  245. #define XMAC_ADDR2_ADDR2 0x000000000000ffffULL
  246. #define XMAC_ADDR_CMPEN 0x00208UL
  247. #define XMAC_ADDR_CMPEN_EN15 0x0000000000008000ULL
  248. #define XMAC_ADDR_CMPEN_EN14 0x0000000000004000ULL
  249. #define XMAC_ADDR_CMPEN_EN13 0x0000000000002000ULL
  250. #define XMAC_ADDR_CMPEN_EN12 0x0000000000001000ULL
  251. #define XMAC_ADDR_CMPEN_EN11 0x0000000000000800ULL
  252. #define XMAC_ADDR_CMPEN_EN10 0x0000000000000400ULL
  253. #define XMAC_ADDR_CMPEN_EN9 0x0000000000000200ULL
  254. #define XMAC_ADDR_CMPEN_EN8 0x0000000000000100ULL
  255. #define XMAC_ADDR_CMPEN_EN7 0x0000000000000080ULL
  256. #define XMAC_ADDR_CMPEN_EN6 0x0000000000000040ULL
  257. #define XMAC_ADDR_CMPEN_EN5 0x0000000000000020ULL
  258. #define XMAC_ADDR_CMPEN_EN4 0x0000000000000010ULL
  259. #define XMAC_ADDR_CMPEN_EN3 0x0000000000000008ULL
  260. #define XMAC_ADDR_CMPEN_EN2 0x0000000000000004ULL
  261. #define XMAC_ADDR_CMPEN_EN1 0x0000000000000002ULL
  262. #define XMAC_ADDR_CMPEN_EN0 0x0000000000000001ULL
  263. #define XMAC_NUM_ALT_ADDR 16
  264. #define XMAC_ALT_ADDR0(NUM) (0x00218UL + (NUM)*0x18UL)
  265. #define XMAC_ALT_ADDR0_ADDR0 0x000000000000ffffULL
  266. #define XMAC_ALT_ADDR1(NUM) (0x00220UL + (NUM)*0x18UL)
  267. #define XMAC_ALT_ADDR1_ADDR1 0x000000000000ffffULL
  268. #define XMAC_ALT_ADDR2(NUM) (0x00228UL + (NUM)*0x18UL)
  269. #define XMAC_ALT_ADDR2_ADDR2 0x000000000000ffffULL
  270. #define XMAC_ADD_FILT0 0x00818UL
  271. #define XMAC_ADD_FILT0_FILT0 0x000000000000ffffULL
  272. #define XMAC_ADD_FILT1 0x00820UL
  273. #define XMAC_ADD_FILT1_FILT1 0x000000000000ffffULL
  274. #define XMAC_ADD_FILT2 0x00828UL
  275. #define XMAC_ADD_FILT2_FILT2 0x000000000000ffffULL
  276. #define XMAC_ADD_FILT12_MASK 0x00830UL
  277. #define XMAC_ADD_FILT12_MASK_VAL 0x00000000000000ffULL
  278. #define XMAC_ADD_FILT00_MASK 0x00838UL
  279. #define XMAC_ADD_FILT00_MASK_VAL 0x000000000000ffffULL
  280. #define XMAC_HASH_TBL(NUM) (0x00840UL + (NUM) * 0x8UL)
  281. #define XMAC_HASH_TBL_VAL 0x000000000000ffffULL
  282. #define XMAC_NUM_HOST_INFO 20
  283. #define XMAC_HOST_INFO(NUM) (0x00900UL + (NUM) * 0x8UL)
  284. #define XMAC_PA_DATA0 0x00b80UL
  285. #define XMAC_PA_DATA0_VAL 0x00000000ffffffffULL
  286. #define XMAC_PA_DATA1 0x00b88UL
  287. #define XMAC_PA_DATA1_VAL 0x00000000ffffffffULL
  288. #define XMAC_DEBUG_SEL 0x00b90UL
  289. #define XMAC_DEBUG_SEL_XMAC 0x0000000000000078ULL
  290. #define XMAC_DEBUG_SEL_MAC 0x0000000000000007ULL
  291. #define XMAC_TRAIN_VEC 0x00b98UL
  292. #define XMAC_TRAIN_VEC_VAL 0x00000000ffffffffULL
  293. #define RXMAC_BT_CNT 0x00100UL
  294. #define RXMAC_BT_CNT_COUNT 0x00000000ffffffffULL
  295. #define RXMAC_BC_FRM_CNT 0x00108UL
  296. #define RXMAC_BC_FRM_CNT_COUNT 0x00000000001fffffULL
  297. #define RXMAC_MC_FRM_CNT 0x00110UL
  298. #define RXMAC_MC_FRM_CNT_COUNT 0x00000000001fffffULL
  299. #define RXMAC_FRAG_CNT 0x00118UL
  300. #define RXMAC_FRAG_CNT_COUNT 0x00000000001fffffULL
  301. #define RXMAC_HIST_CNT1 0x00120UL
  302. #define RXMAC_HIST_CNT1_COUNT 0x00000000001fffffULL
  303. #define RXMAC_HIST_CNT2 0x00128UL
  304. #define RXMAC_HIST_CNT2_COUNT 0x00000000001fffffULL
  305. #define RXMAC_HIST_CNT3 0x00130UL
  306. #define RXMAC_HIST_CNT3_COUNT 0x00000000000fffffULL
  307. #define RXMAC_HIST_CNT4 0x00138UL
  308. #define RXMAC_HIST_CNT4_COUNT 0x000000000007ffffULL
  309. #define RXMAC_HIST_CNT5 0x00140UL
  310. #define RXMAC_HIST_CNT5_COUNT 0x000000000003ffffULL
  311. #define RXMAC_HIST_CNT6 0x00148UL
  312. #define RXMAC_HIST_CNT6_COUNT 0x000000000000ffffULL
  313. #define RXMAC_MPSZER_CNT 0x00150UL
  314. #define RXMAC_MPSZER_CNT_COUNT 0x00000000000000ffULL
  315. #define RXMAC_CRC_ER_CNT 0x00158UL
  316. #define RXMAC_CRC_ER_CNT_COUNT 0x00000000000000ffULL
  317. #define RXMAC_CD_VIO_CNT 0x00160UL
  318. #define RXMAC_CD_VIO_CNT_COUNT 0x00000000000000ffULL
  319. #define RXMAC_ALIGN_ERR_CNT 0x00168UL
  320. #define RXMAC_ALIGN_ERR_CNT_COUNT 0x00000000000000ffULL
  321. #define TXMAC_FRM_CNT 0x00170UL
  322. #define TXMAC_FRM_CNT_COUNT 0x00000000ffffffffULL
  323. #define TXMAC_BYTE_CNT 0x00178UL
  324. #define TXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
  325. #define LINK_FAULT_CNT 0x00180UL
  326. #define LINK_FAULT_CNT_COUNT 0x00000000000000ffULL
  327. #define RXMAC_HIST_CNT7 0x00188UL
  328. #define RXMAC_HIST_CNT7_COUNT 0x0000000007ffffffULL
  329. #define XMAC_SM_REG 0x001a8UL
  330. #define XMAC_SM_REG_STATE 0x00000000ffffffffULL
  331. #define XMAC_INTER1 0x001b0UL
  332. #define XMAC_INTERN1_SIGNALS1 0x00000000ffffffffULL
  333. #define XMAC_INTER2 0x001b8UL
  334. #define XMAC_INTERN2_SIGNALS2 0x00000000ffffffffULL
  335. /* BMAC registers, offset from np->mac_regs */
  336. #define BTXMAC_SW_RST 0x00000UL
  337. #define BTXMAC_SW_RST_RESET 0x0000000000000001ULL
  338. #define BRXMAC_SW_RST 0x00008UL
  339. #define BRXMAC_SW_RST_RESET 0x0000000000000001ULL
  340. #define BMAC_SEND_PAUSE 0x00010UL
  341. #define BMAC_SEND_PAUSE_SEND 0x0000000000010000ULL
  342. #define BMAC_SEND_PAUSE_TIME 0x000000000000ffffULL
  343. #define BTXMAC_STATUS 0x00020UL
  344. #define BTXMAC_STATUS_XMIT 0x0000000000000001ULL
  345. #define BTXMAC_STATUS_UNDERRUN 0x0000000000000002ULL
  346. #define BTXMAC_STATUS_MAX_PKT_ERR 0x0000000000000004ULL
  347. #define BTXMAC_STATUS_BYTE_CNT_EXP 0x0000000000000400ULL
  348. #define BTXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000800ULL
  349. #define BRXMAC_STATUS 0x00028UL
  350. #define BRXMAC_STATUS_RX_PKT 0x0000000000000001ULL
  351. #define BRXMAC_STATUS_OVERFLOW 0x0000000000000002ULL
  352. #define BRXMAC_STATUS_FRAME_CNT_EXP 0x0000000000000004ULL
  353. #define BRXMAC_STATUS_ALIGN_ERR_EXP 0x0000000000000008ULL
  354. #define BRXMAC_STATUS_CRC_ERR_EXP 0x0000000000000010ULL
  355. #define BRXMAC_STATUS_LEN_ERR_EXP 0x0000000000000020ULL
  356. #define BMAC_CTRL_STATUS 0x00030UL
  357. #define BMAC_CTRL_STATUS_PAUSE_RECV 0x0000000000000001ULL
  358. #define BMAC_CTRL_STATUS_PAUSE 0x0000000000000002ULL
  359. #define BMAC_CTRL_STATUS_NOPAUSE 0x0000000000000004ULL
  360. #define BMAC_CTRL_STATUS_TIME 0x00000000ffff0000ULL
  361. #define BMAC_CTRL_STATUS_TIME_SHIFT 16
  362. #define BTXMAC_STATUS_MASK 0x00040UL
  363. #define BRXMAC_STATUS_MASK 0x00048UL
  364. #define BMAC_CTRL_STATUS_MASK 0x00050UL
  365. #define BTXMAC_CONFIG 0x00060UL
  366. #define BTXMAC_CONFIG_ENABLE 0x0000000000000001ULL
  367. #define BTXMAC_CONFIG_FCS_DISABLE 0x0000000000000002ULL
  368. #define BRXMAC_CONFIG 0x00068UL
  369. #define BRXMAC_CONFIG_DISCARD_DIS 0x0000000000000080ULL
  370. #define BRXMAC_CONFIG_ADDR_FILT_EN 0x0000000000000040ULL
  371. #define BRXMAC_CONFIG_HASH_FILT_EN 0x0000000000000020ULL
  372. #define BRXMAC_CONFIG_PROMISC_GRP 0x0000000000000010ULL
  373. #define BRXMAC_CONFIG_PROMISC 0x0000000000000008ULL
  374. #define BRXMAC_CONFIG_STRIP_FCS 0x0000000000000004ULL
  375. #define BRXMAC_CONFIG_STRIP_PAD 0x0000000000000002ULL
  376. #define BRXMAC_CONFIG_ENABLE 0x0000000000000001ULL
  377. #define BMAC_CTRL_CONFIG 0x00070UL
  378. #define BMAC_CTRL_CONFIG_TX_PAUSE_EN 0x0000000000000001ULL
  379. #define BMAC_CTRL_CONFIG_RX_PAUSE_EN 0x0000000000000002ULL
  380. #define BMAC_CTRL_CONFIG_PASS_CTRL 0x0000000000000004ULL
  381. #define BMAC_XIF_CONFIG 0x00078UL
  382. #define BMAC_XIF_CONFIG_TX_OUTPUT_EN 0x0000000000000001ULL
  383. #define BMAC_XIF_CONFIG_MII_LOOPBACK 0x0000000000000002ULL
  384. #define BMAC_XIF_CONFIG_GMII_MODE 0x0000000000000008ULL
  385. #define BMAC_XIF_CONFIG_LINK_LED 0x0000000000000020ULL
  386. #define BMAC_XIF_CONFIG_LED_POLARITY 0x0000000000000040ULL
  387. #define BMAC_XIF_CONFIG_25MHZ_CLOCK 0x0000000000000080ULL
  388. #define BMAC_MIN_FRAME 0x000a0UL
  389. #define BMAC_MIN_FRAME_VAL 0x00000000000003ffULL
  390. #define BMAC_MAX_FRAME 0x000a8UL
  391. #define BMAC_MAX_FRAME_MAX_BURST 0x000000003fff0000ULL
  392. #define BMAC_MAX_FRAME_MAX_BURST_SHIFT 16
  393. #define BMAC_MAX_FRAME_MAX_FRAME 0x0000000000003fffULL
  394. #define BMAC_MAX_FRAME_MAX_FRAME_SHIFT 0
  395. #define BMAC_PREAMBLE_SIZE 0x000b0UL
  396. #define BMAC_PREAMBLE_SIZE_VAL 0x00000000000003ffULL
  397. #define BMAC_CTRL_TYPE 0x000c8UL
  398. #define BMAC_ADDR0 0x00100UL
  399. #define BMAC_ADDR0_ADDR0 0x000000000000ffffULL
  400. #define BMAC_ADDR1 0x00108UL
  401. #define BMAC_ADDR1_ADDR1 0x000000000000ffffULL
  402. #define BMAC_ADDR2 0x00110UL
  403. #define BMAC_ADDR2_ADDR2 0x000000000000ffffULL
  404. #define BMAC_NUM_ALT_ADDR 6
  405. #define BMAC_ALT_ADDR0(NUM) (0x00118UL + (NUM)*0x18UL)
  406. #define BMAC_ALT_ADDR0_ADDR0 0x000000000000ffffULL
  407. #define BMAC_ALT_ADDR1(NUM) (0x00120UL + (NUM)*0x18UL)
  408. #define BMAC_ALT_ADDR1_ADDR1 0x000000000000ffffULL
  409. #define BMAC_ALT_ADDR2(NUM) (0x00128UL + (NUM)*0x18UL)
  410. #define BMAC_ALT_ADDR2_ADDR2 0x000000000000ffffULL
  411. #define BMAC_FC_ADDR0 0x00268UL
  412. #define BMAC_FC_ADDR0_ADDR0 0x000000000000ffffULL
  413. #define BMAC_FC_ADDR1 0x00270UL
  414. #define BMAC_FC_ADDR1_ADDR1 0x000000000000ffffULL
  415. #define BMAC_FC_ADDR2 0x00278UL
  416. #define BMAC_FC_ADDR2_ADDR2 0x000000000000ffffULL
  417. #define BMAC_ADD_FILT0 0x00298UL
  418. #define BMAC_ADD_FILT0_FILT0 0x000000000000ffffULL
  419. #define BMAC_ADD_FILT1 0x002a0UL
  420. #define BMAC_ADD_FILT1_FILT1 0x000000000000ffffULL
  421. #define BMAC_ADD_FILT2 0x002a8UL
  422. #define BMAC_ADD_FILT2_FILT2 0x000000000000ffffULL
  423. #define BMAC_ADD_FILT12_MASK 0x002b0UL
  424. #define BMAC_ADD_FILT12_MASK_VAL 0x00000000000000ffULL
  425. #define BMAC_ADD_FILT00_MASK 0x002b8UL
  426. #define BMAC_ADD_FILT00_MASK_VAL 0x000000000000ffffULL
  427. #define BMAC_HASH_TBL(NUM) (0x002c0UL + (NUM) * 0x8UL)
  428. #define BMAC_HASH_TBL_VAL 0x000000000000ffffULL
  429. #define BRXMAC_FRAME_CNT 0x00370
  430. #define BRXMAC_FRAME_CNT_COUNT 0x000000000000ffffULL
  431. #define BRXMAC_MAX_LEN_ERR_CNT 0x00378
  432. #define BRXMAC_ALIGN_ERR_CNT 0x00380
  433. #define BRXMAC_ALIGN_ERR_CNT_COUNT 0x000000000000ffffULL
  434. #define BRXMAC_CRC_ERR_CNT 0x00388
  435. #define BRXMAC_ALIGN_ERR_CNT_COUNT 0x000000000000ffffULL
  436. #define BRXMAC_CODE_VIOL_ERR_CNT 0x00390
  437. #define BRXMAC_CODE_VIOL_ERR_CNT_COUNT 0x000000000000ffffULL
  438. #define BMAC_STATE_MACHINE 0x003a0
  439. #define BMAC_ADDR_CMPEN 0x003f8UL
  440. #define BMAC_ADDR_CMPEN_EN15 0x0000000000008000ULL
  441. #define BMAC_ADDR_CMPEN_EN14 0x0000000000004000ULL
  442. #define BMAC_ADDR_CMPEN_EN13 0x0000000000002000ULL
  443. #define BMAC_ADDR_CMPEN_EN12 0x0000000000001000ULL
  444. #define BMAC_ADDR_CMPEN_EN11 0x0000000000000800ULL
  445. #define BMAC_ADDR_CMPEN_EN10 0x0000000000000400ULL
  446. #define BMAC_ADDR_CMPEN_EN9 0x0000000000000200ULL
  447. #define BMAC_ADDR_CMPEN_EN8 0x0000000000000100ULL
  448. #define BMAC_ADDR_CMPEN_EN7 0x0000000000000080ULL
  449. #define BMAC_ADDR_CMPEN_EN6 0x0000000000000040ULL
  450. #define BMAC_ADDR_CMPEN_EN5 0x0000000000000020ULL
  451. #define BMAC_ADDR_CMPEN_EN4 0x0000000000000010ULL
  452. #define BMAC_ADDR_CMPEN_EN3 0x0000000000000008ULL
  453. #define BMAC_ADDR_CMPEN_EN2 0x0000000000000004ULL
  454. #define BMAC_ADDR_CMPEN_EN1 0x0000000000000002ULL
  455. #define BMAC_ADDR_CMPEN_EN0 0x0000000000000001ULL
  456. #define BMAC_NUM_HOST_INFO 9
  457. #define BMAC_HOST_INFO(NUM) (0x00400UL + (NUM) * 0x8UL)
  458. #define BTXMAC_BYTE_CNT 0x00448UL
  459. #define BTXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
  460. #define BTXMAC_FRM_CNT 0x00450UL
  461. #define BTXMAC_FRM_CNT_COUNT 0x00000000ffffffffULL
  462. #define BRXMAC_BYTE_CNT 0x00458UL
  463. #define BRXMAC_BYTE_CNT_COUNT 0x00000000ffffffffULL
  464. #define HOST_INFO_MPR 0x0000000000000100ULL
  465. #define HOST_INFO_MACRDCTBLN 0x0000000000000007ULL
  466. /* XPCS registers, offset from np->regs + np->xpcs_off */
  467. #define XPCS_CONTROL1 (FZC_MAC + 0x00000UL)
  468. #define XPCS_CONTROL1_RESET 0x0000000000008000ULL
  469. #define XPCS_CONTROL1_LOOPBACK 0x0000000000004000ULL
  470. #define XPCS_CONTROL1_SPEED_SELECT3 0x0000000000002000ULL
  471. #define XPCS_CONTROL1_CSR_LOW_PWR 0x0000000000000800ULL
  472. #define XPCS_CONTROL1_CSR_SPEED1 0x0000000000000040ULL
  473. #define XPCS_CONTROL1_CSR_SPEED0 0x000000000000003cULL
  474. #define XPCS_STATUS1 (FZC_MAC + 0x00008UL)
  475. #define XPCS_STATUS1_CSR_FAULT 0x0000000000000080ULL
  476. #define XPCS_STATUS1_CSR_RXLNK_STAT 0x0000000000000004ULL
  477. #define XPCS_STATUS1_CSR_LPWR_ABLE 0x0000000000000002ULL
  478. #define XPCS_DEVICE_IDENTIFIER (FZC_MAC + 0x00010UL)
  479. #define XPCS_DEVICE_IDENTIFIER_VAL 0x00000000ffffffffULL
  480. #define XPCS_SPEED_ABILITY (FZC_MAC + 0x00018UL)
  481. #define XPCS_SPEED_ABILITY_10GIG 0x0000000000000001ULL
  482. #define XPCS_DEV_IN_PKG (FZC_MAC + 0x00020UL)
  483. #define XPCS_DEV_IN_PKG_CSR_VEND2 0x0000000080000000ULL
  484. #define XPCS_DEV_IN_PKG_CSR_VEND1 0x0000000040000000ULL
  485. #define XPCS_DEV_IN_PKG_DTE_XS 0x0000000000000020ULL
  486. #define XPCS_DEV_IN_PKG_PHY_XS 0x0000000000000010ULL
  487. #define XPCS_DEV_IN_PKG_PCS 0x0000000000000008ULL
  488. #define XPCS_DEV_IN_PKG_WIS 0x0000000000000004ULL
  489. #define XPCS_DEV_IN_PKG_PMD_PMA 0x0000000000000002ULL
  490. #define XPCS_DEV_IN_PKG_CLS22 0x0000000000000001ULL
  491. #define XPCS_CONTROL2 (FZC_MAC + 0x00028UL)
  492. #define XPCS_CONTROL2_CSR_PSC_SEL 0x0000000000000003ULL
  493. #define XPCS_STATUS2 (FZC_MAC + 0x00030UL)
  494. #define XPCS_STATUS2_CSR_DEV_PRES 0x000000000000c000ULL
  495. #define XPCS_STATUS2_CSR_TX_FAULT 0x0000000000000800ULL
  496. #define XPCS_STATUS2_CSR_RCV_FAULT 0x0000000000000400ULL
  497. #define XPCS_STATUS2_TEN_GBASE_W 0x0000000000000004ULL
  498. #define XPCS_STATUS2_TEN_GBASE_X 0x0000000000000002ULL
  499. #define XPCS_STATUS2_TEN_GBASE_R 0x0000000000000001ULL
  500. #define XPCS_PKG_ID (FZC_MAC + 0x00038UL)
  501. #define XPCS_PKG_ID_VAL 0x00000000ffffffffULL
  502. #define XPCS_STATUS(IDX) (FZC_MAC + 0x00040UL)
  503. #define XPCS_STATUS_CSR_LANE_ALIGN 0x0000000000001000ULL
  504. #define XPCS_STATUS_CSR_PATTEST_CAP 0x0000000000000800ULL
  505. #define XPCS_STATUS_CSR_LANE3_SYNC 0x0000000000000008ULL
  506. #define XPCS_STATUS_CSR_LANE2_SYNC 0x0000000000000004ULL
  507. #define XPCS_STATUS_CSR_LANE1_SYNC 0x0000000000000002ULL
  508. #define XPCS_STATUS_CSR_LANE0_SYNC 0x0000000000000001ULL
  509. #define XPCS_TEST_CONTROL (FZC_MAC + 0x00048UL)
  510. #define XPCS_TEST_CONTROL_TXTST_EN 0x0000000000000004ULL
  511. #define XPCS_TEST_CONTROL_TPAT_SEL 0x0000000000000003ULL
  512. #define XPCS_CFG_VENDOR1 (FZC_MAC + 0x00050UL)
  513. #define XPCS_CFG_VENDOR1_DBG_IOTST 0x0000000000000080ULL
  514. #define XPCS_CFG_VENDOR1_DBG_SEL 0x0000000000000078ULL
  515. #define XPCS_CFG_VENDOR1_BYPASS_DET 0x0000000000000004ULL
  516. #define XPCS_CFG_VENDOR1_TXBUF_EN 0x0000000000000002ULL
  517. #define XPCS_CFG_VENDOR1_XPCS_EN 0x0000000000000001ULL
  518. #define XPCS_DIAG_VENDOR2 (FZC_MAC + 0x00058UL)
  519. #define XPCS_DIAG_VENDOR2_SSM_LANE3 0x0000000001e00000ULL
  520. #define XPCS_DIAG_VENDOR2_SSM_LANE2 0x00000000001e0000ULL
  521. #define XPCS_DIAG_VENDOR2_SSM_LANE1 0x000000000001e000ULL
  522. #define XPCS_DIAG_VENDOR2_SSM_LANE0 0x0000000000001e00ULL
  523. #define XPCS_DIAG_VENDOR2_EBUF_SM 0x00000000000001feULL
  524. #define XPCS_DIAG_VENDOR2_RCV_SM 0x0000000000000001ULL
  525. #define XPCS_MASK1 (FZC_MAC + 0x00060UL)
  526. #define XPCS_MASK1_FAULT_MASK 0x0000000000000080ULL
  527. #define XPCS_MASK1_RXALIGN_STAT_MSK 0x0000000000000004ULL
  528. #define XPCS_PKT_COUNT (FZC_MAC + 0x00068UL)
  529. #define XPCS_PKT_COUNT_TX 0x00000000ffff0000ULL
  530. #define XPCS_PKT_COUNT_RX 0x000000000000ffffULL
  531. #define XPCS_TX_SM (FZC_MAC + 0x00070UL)
  532. #define XPCS_TX_SM_VAL 0x000000000000000fULL
  533. #define XPCS_DESKEW_ERR_CNT (FZC_MAC + 0x00078UL)
  534. #define XPCS_DESKEW_ERR_CNT_VAL 0x00000000000000ffULL
  535. #define XPCS_SYMERR_CNT01 (FZC_MAC + 0x00080UL)
  536. #define XPCS_SYMERR_CNT01_LANE1 0x00000000ffff0000ULL
  537. #define XPCS_SYMERR_CNT01_LANE0 0x000000000000ffffULL
  538. #define XPCS_SYMERR_CNT23 (FZC_MAC + 0x00088UL)
  539. #define XPCS_SYMERR_CNT23_LANE3 0x00000000ffff0000ULL
  540. #define XPCS_SYMERR_CNT23_LANE2 0x000000000000ffffULL
  541. #define XPCS_TRAINING_VECTOR (FZC_MAC + 0x00090UL)
  542. #define XPCS_TRAINING_VECTOR_VAL 0x00000000ffffffffULL
  543. /* PCS registers, offset from np->regs + np->pcs_off */
  544. #define PCS_MII_CTL (FZC_MAC + 0x00000UL)
  545. #define PCS_MII_CTL_RST 0x0000000000008000ULL
  546. #define PCS_MII_CTL_10_100_SPEED 0x0000000000002000ULL
  547. #define PCS_MII_AUTONEG_EN 0x0000000000001000ULL
  548. #define PCS_MII_PWR_DOWN 0x0000000000000800ULL
  549. #define PCS_MII_ISOLATE 0x0000000000000400ULL
  550. #define PCS_MII_AUTONEG_RESTART 0x0000000000000200ULL
  551. #define PCS_MII_DUPLEX 0x0000000000000100ULL
  552. #define PCS_MII_COLL_TEST 0x0000000000000080ULL
  553. #define PCS_MII_1000MB_SPEED 0x0000000000000040ULL
  554. #define PCS_MII_STAT (FZC_MAC + 0x00008UL)
  555. #define PCS_MII_STAT_EXT_STATUS 0x0000000000000100ULL
  556. #define PCS_MII_STAT_AUTONEG_DONE 0x0000000000000020ULL
  557. #define PCS_MII_STAT_REMOTE_FAULT 0x0000000000000010ULL
  558. #define PCS_MII_STAT_AUTONEG_ABLE 0x0000000000000008ULL
  559. #define PCS_MII_STAT_LINK_STATUS 0x0000000000000004ULL
  560. #define PCS_MII_STAT_JABBER_DET 0x0000000000000002ULL
  561. #define PCS_MII_STAT_EXT_CAP 0x0000000000000001ULL
  562. #define PCS_MII_ADV (FZC_MAC + 0x00010UL)
  563. #define PCS_MII_ADV_NEXT_PAGE 0x0000000000008000ULL
  564. #define PCS_MII_ADV_ACK 0x0000000000004000ULL
  565. #define PCS_MII_ADV_REMOTE_FAULT 0x0000000000003000ULL
  566. #define PCS_MII_ADV_ASM_DIR 0x0000000000000100ULL
  567. #define PCS_MII_ADV_PAUSE 0x0000000000000080ULL
  568. #define PCS_MII_ADV_HALF_DUPLEX 0x0000000000000040ULL
  569. #define PCS_MII_ADV_FULL_DUPLEX 0x0000000000000020ULL
  570. #define PCS_MII_PARTNER (FZC_MAC + 0x00018UL)
  571. #define PCS_MII_PARTNER_NEXT_PAGE 0x0000000000008000ULL
  572. #define PCS_MII_PARTNER_ACK 0x0000000000004000ULL
  573. #define PCS_MII_PARTNER_REMOTE_FAULT 0x0000000000002000ULL
  574. #define PCS_MII_PARTNER_PAUSE 0x0000000000000180ULL
  575. #define PCS_MII_PARTNER_HALF_DUPLEX 0x0000000000000040ULL
  576. #define PCS_MII_PARTNER_FULL_DUPLEX 0x0000000000000020ULL
  577. #define PCS_CONF (FZC_MAC + 0x00020UL)
  578. #define PCS_CONF_MASK 0x0000000000000040ULL
  579. #define PCS_CONF_10MS_TMR_OVERRIDE 0x0000000000000020ULL
  580. #define PCS_CONF_JITTER_STUDY 0x0000000000000018ULL
  581. #define PCS_CONF_SIGDET_ACTIVE_LOW 0x0000000000000004ULL
  582. #define PCS_CONF_SIGDET_OVERRIDE 0x0000000000000002ULL
  583. #define PCS_CONF_ENABLE 0x0000000000000001ULL
  584. #define PCS_STATE (FZC_MAC + 0x00028UL)
  585. #define PCS_STATE_D_PARTNER_FAIL 0x0000000020000000ULL
  586. #define PCS_STATE_D_WAIT_C_CODES_ACK 0x0000000010000000ULL
  587. #define PCS_STATE_D_SYNC_LOSS 0x0000000008000000ULL
  588. #define PCS_STATE_D_NO_GOOD_C_CODES 0x0000000004000000ULL
  589. #define PCS_STATE_D_SERDES 0x0000000002000000ULL
  590. #define PCS_STATE_D_BREAKLINK_C_CODES 0x0000000001000000ULL
  591. #define PCS_STATE_L_SIGDET 0x0000000000400000ULL
  592. #define PCS_STATE_L_SYNC_LOSS 0x0000000000200000ULL
  593. #define PCS_STATE_L_C_CODES 0x0000000000100000ULL
  594. #define PCS_STATE_LINK_CFG_STATE 0x000000000001e000ULL
  595. #define PCS_STATE_SEQ_DET_STATE 0x0000000000001800ULL
  596. #define PCS_STATE_WORD_SYNC_STATE 0x0000000000000700ULL
  597. #define PCS_STATE_NO_IDLE 0x000000000000000fULL
  598. #define PCS_INTERRUPT (FZC_MAC + 0x00030UL)
  599. #define PCS_INTERRUPT_LSTATUS 0x0000000000000004ULL
  600. #define PCS_DPATH_MODE (FZC_MAC + 0x000a0UL)
  601. #define PCS_DPATH_MODE_PCS 0x0000000000000000ULL
  602. #define PCS_DPATH_MODE_MII 0x0000000000000002ULL
  603. #define PCS_DPATH_MODE_LINKUP_F_ENAB 0x0000000000000001ULL
  604. #define PCS_PKT_CNT (FZC_MAC + 0x000c0UL)
  605. #define PCS_PKT_CNT_RX 0x0000000007ff0000ULL
  606. #define PCS_PKT_CNT_TX 0x00000000000007ffULL
  607. #define MIF_BB_MDC (FZC_MAC + 0x16000UL)
  608. #define MIF_BB_MDC_CLK 0x0000000000000001ULL
  609. #define MIF_BB_MDO (FZC_MAC + 0x16008UL)
  610. #define MIF_BB_MDO_DAT 0x0000000000000001ULL
  611. #define MIF_BB_MDO_EN (FZC_MAC + 0x16010UL)
  612. #define MIF_BB_MDO_EN_VAL 0x0000000000000001ULL
  613. #define MIF_FRAME_OUTPUT (FZC_MAC + 0x16018UL)
  614. #define MIF_FRAME_OUTPUT_ST 0x00000000c0000000ULL
  615. #define MIF_FRAME_OUTPUT_ST_SHIFT 30
  616. #define MIF_FRAME_OUTPUT_OP_ADDR 0x0000000000000000ULL
  617. #define MIF_FRAME_OUTPUT_OP_WRITE 0x0000000010000000ULL
  618. #define MIF_FRAME_OUTPUT_OP_READ_INC 0x0000000020000000ULL
  619. #define MIF_FRAME_OUTPUT_OP_READ 0x0000000030000000ULL
  620. #define MIF_FRAME_OUTPUT_OP_SHIFT 28
  621. #define MIF_FRAME_OUTPUT_PORT 0x000000000f800000ULL
  622. #define MIF_FRAME_OUTPUT_PORT_SHIFT 23
  623. #define MIF_FRAME_OUTPUT_REG 0x00000000007c0000ULL
  624. #define MIF_FRAME_OUTPUT_REG_SHIFT 18
  625. #define MIF_FRAME_OUTPUT_TA 0x0000000000030000ULL
  626. #define MIF_FRAME_OUTPUT_TA_SHIFT 16
  627. #define MIF_FRAME_OUTPUT_DATA 0x000000000000ffffULL
  628. #define MIF_FRAME_OUTPUT_DATA_SHIFT 0
  629. #define MDIO_ADDR_OP(port, dev, reg) \
  630. ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
  631. MIF_FRAME_OUTPUT_OP_ADDR | \
  632. (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
  633. (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
  634. (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
  635. (reg << MIF_FRAME_OUTPUT_DATA_SHIFT))
  636. #define MDIO_READ_OP(port, dev) \
  637. ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
  638. MIF_FRAME_OUTPUT_OP_READ | \
  639. (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
  640. (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
  641. (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT))
  642. #define MDIO_WRITE_OP(port, dev, data) \
  643. ((0 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
  644. MIF_FRAME_OUTPUT_OP_WRITE | \
  645. (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
  646. (dev << MIF_FRAME_OUTPUT_REG_SHIFT) | \
  647. (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
  648. (data << MIF_FRAME_OUTPUT_DATA_SHIFT))
  649. #define MII_READ_OP(port, reg) \
  650. ((1 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
  651. (2 << MIF_FRAME_OUTPUT_OP_SHIFT) | \
  652. (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
  653. (reg << MIF_FRAME_OUTPUT_REG_SHIFT) | \
  654. (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT))
  655. #define MII_WRITE_OP(port, reg, data) \
  656. ((1 << MIF_FRAME_OUTPUT_ST_SHIFT) | \
  657. (1 << MIF_FRAME_OUTPUT_OP_SHIFT) | \
  658. (port << MIF_FRAME_OUTPUT_PORT_SHIFT) | \
  659. (reg << MIF_FRAME_OUTPUT_REG_SHIFT) | \
  660. (0x2 << MIF_FRAME_OUTPUT_TA_SHIFT) | \
  661. (data << MIF_FRAME_OUTPUT_DATA_SHIFT))
  662. #define MIF_CONFIG (FZC_MAC + 0x16020UL)
  663. #define MIF_CONFIG_ATCA_GE 0x0000000000010000ULL
  664. #define MIF_CONFIG_INDIRECT_MODE 0x0000000000008000ULL
  665. #define MIF_CONFIG_POLL_PRT_PHYADDR 0x0000000000003c00ULL
  666. #define MIF_CONFIG_POLL_DEV_REG_ADDR 0x00000000000003e0ULL
  667. #define MIF_CONFIG_BB_MODE 0x0000000000000010ULL
  668. #define MIF_CONFIG_POLL_EN 0x0000000000000008ULL
  669. #define MIF_CONFIG_BB_SER_SEL 0x0000000000000006ULL
  670. #define MIF_CONFIG_MANUAL_MODE 0x0000000000000001ULL
  671. #define MIF_POLL_STATUS (FZC_MAC + 0x16028UL)
  672. #define MIF_POLL_STATUS_DATA 0x00000000ffff0000ULL
  673. #define MIF_POLL_STATUS_STAT 0x000000000000ffffULL
  674. #define MIF_POLL_MASK (FZC_MAC + 0x16030UL)
  675. #define MIF_POLL_MASK_VAL 0x000000000000ffffULL
  676. #define MIF_SM (FZC_MAC + 0x16038UL)
  677. #define MIF_SM_PORT_ADDR 0x00000000001f0000ULL
  678. #define MIF_SM_MDI_1 0x0000000000004000ULL
  679. #define MIF_SM_MDI_0 0x0000000000002400ULL
  680. #define MIF_SM_MDCLK 0x0000000000001000ULL
  681. #define MIF_SM_MDO_EN 0x0000000000000800ULL
  682. #define MIF_SM_MDO 0x0000000000000400ULL
  683. #define MIF_SM_MDI 0x0000000000000200ULL
  684. #define MIF_SM_CTL 0x00000000000001c0ULL
  685. #define MIF_SM_EX 0x000000000000003fULL
  686. #define MIF_STATUS (FZC_MAC + 0x16040UL)
  687. #define MIF_STATUS_MDINT1 0x0000000000000020ULL
  688. #define MIF_STATUS_MDINT0 0x0000000000000010ULL
  689. #define MIF_MASK (FZC_MAC + 0x16048UL)
  690. #define MIF_MASK_MDINT1 0x0000000000000020ULL
  691. #define MIF_MASK_MDINT0 0x0000000000000010ULL
  692. #define MIF_MASK_PEU_ERR 0x0000000000000008ULL
  693. #define MIF_MASK_YC 0x0000000000000004ULL
  694. #define MIF_MASK_XGE_ERR0 0x0000000000000002ULL
  695. #define MIF_MASK_MIF_INIT_DONE 0x0000000000000001ULL
  696. #define ENET_SERDES_RESET (FZC_MAC + 0x14000UL)
  697. #define ENET_SERDES_RESET_1 0x0000000000000002ULL
  698. #define ENET_SERDES_RESET_0 0x0000000000000001ULL
  699. #define ENET_SERDES_CFG (FZC_MAC + 0x14008UL)
  700. #define ENET_SERDES_BE_LOOPBACK 0x0000000000000002ULL
  701. #define ENET_SERDES_CFG_FORCE_RDY 0x0000000000000001ULL
  702. #define ENET_SERDES_0_PLL_CFG (FZC_MAC + 0x14010UL)
  703. #define ENET_SERDES_PLL_FBDIV0 0x0000000000000001ULL
  704. #define ENET_SERDES_PLL_FBDIV1 0x0000000000000002ULL
  705. #define ENET_SERDES_PLL_FBDIV2 0x0000000000000004ULL
  706. #define ENET_SERDES_PLL_HRATE0 0x0000000000000008ULL
  707. #define ENET_SERDES_PLL_HRATE1 0x0000000000000010ULL
  708. #define ENET_SERDES_PLL_HRATE2 0x0000000000000020ULL
  709. #define ENET_SERDES_PLL_HRATE3 0x0000000000000040ULL
  710. #define ENET_SERDES_0_CTRL_CFG (FZC_MAC + 0x14018UL)
  711. #define ENET_SERDES_CTRL_SDET_0 0x0000000000000001ULL
  712. #define ENET_SERDES_CTRL_SDET_1 0x0000000000000002ULL
  713. #define ENET_SERDES_CTRL_SDET_2 0x0000000000000004ULL
  714. #define ENET_SERDES_CTRL_SDET_3 0x0000000000000008ULL
  715. #define ENET_SERDES_CTRL_EMPH_0 0x0000000000000070ULL
  716. #define ENET_SERDES_CTRL_EMPH_0_SHIFT 4
  717. #define ENET_SERDES_CTRL_EMPH_1 0x0000000000000380ULL
  718. #define ENET_SERDES_CTRL_EMPH_1_SHIFT 7
  719. #define ENET_SERDES_CTRL_EMPH_2 0x0000000000001c00ULL
  720. #define ENET_SERDES_CTRL_EMPH_2_SHIFT 10
  721. #define ENET_SERDES_CTRL_EMPH_3 0x000000000000e000ULL
  722. #define ENET_SERDES_CTRL_EMPH_3_SHIFT 13
  723. #define ENET_SERDES_CTRL_LADJ_0 0x0000000000070000ULL
  724. #define ENET_SERDES_CTRL_LADJ_0_SHIFT 16
  725. #define ENET_SERDES_CTRL_LADJ_1 0x0000000000380000ULL
  726. #define ENET_SERDES_CTRL_LADJ_1_SHIFT 19
  727. #define ENET_SERDES_CTRL_LADJ_2 0x0000000001c00000ULL
  728. #define ENET_SERDES_CTRL_LADJ_2_SHIFT 22
  729. #define ENET_SERDES_CTRL_LADJ_3 0x000000000e000000ULL
  730. #define ENET_SERDES_CTRL_LADJ_3_SHIFT 25
  731. #define ENET_SERDES_CTRL_RXITERM_0 0x0000000010000000ULL
  732. #define ENET_SERDES_CTRL_RXITERM_1 0x0000000020000000ULL
  733. #define ENET_SERDES_CTRL_RXITERM_2 0x0000000040000000ULL
  734. #define ENET_SERDES_CTRL_RXITERM_3 0x0000000080000000ULL
  735. #define ENET_SERDES_0_TEST_CFG (FZC_MAC + 0x14020UL)
  736. #define ENET_SERDES_TEST_MD_0 0x0000000000000003ULL
  737. #define ENET_SERDES_TEST_MD_0_SHIFT 0
  738. #define ENET_SERDES_TEST_MD_1 0x000000000000000cULL
  739. #define ENET_SERDES_TEST_MD_1_SHIFT 2
  740. #define ENET_SERDES_TEST_MD_2 0x0000000000000030ULL
  741. #define ENET_SERDES_TEST_MD_2_SHIFT 4
  742. #define ENET_SERDES_TEST_MD_3 0x00000000000000c0ULL
  743. #define ENET_SERDES_TEST_MD_3_SHIFT 6
  744. #define ENET_TEST_MD_NO_LOOPBACK 0x0
  745. #define ENET_TEST_MD_EWRAP 0x1
  746. #define ENET_TEST_MD_PAD_LOOPBACK 0x2
  747. #define ENET_TEST_MD_REV_LOOPBACK 0x3
  748. #define ENET_SERDES_1_PLL_CFG (FZC_MAC + 0x14028UL)
  749. #define ENET_SERDES_1_CTRL_CFG (FZC_MAC + 0x14030UL)
  750. #define ENET_SERDES_1_TEST_CFG (FZC_MAC + 0x14038UL)
  751. #define ENET_RGMII_CFG_REG (FZC_MAC + 0x14040UL)
  752. #define ESR_INT_SIGNALS (FZC_MAC + 0x14800UL)
  753. #define ESR_INT_SIGNALS_ALL 0x00000000ffffffffULL
  754. #define ESR_INT_SIGNALS_P0_BITS 0x0000000033e0000fULL
  755. #define ESR_INT_SIGNALS_P1_BITS 0x000000000c1f00f0ULL
  756. #define ESR_INT_SRDY0_P0 0x0000000020000000ULL
  757. #define ESR_INT_DET0_P0 0x0000000010000000ULL
  758. #define ESR_INT_SRDY0_P1 0x0000000008000000ULL
  759. #define ESR_INT_DET0_P1 0x0000000004000000ULL
  760. #define ESR_INT_XSRDY_P0 0x0000000002000000ULL
  761. #define ESR_INT_XDP_P0_CH3 0x0000000001000000ULL
  762. #define ESR_INT_XDP_P0_CH2 0x0000000000800000ULL
  763. #define ESR_INT_XDP_P0_CH1 0x0000000000400000ULL
  764. #define ESR_INT_XDP_P0_CH0 0x0000000000200000ULL
  765. #define ESR_INT_XSRDY_P1 0x0000000000100000ULL
  766. #define ESR_INT_XDP_P1_CH3 0x0000000000080000ULL
  767. #define ESR_INT_XDP_P1_CH2 0x0000000000040000ULL
  768. #define ESR_INT_XDP_P1_CH1 0x0000000000020000ULL
  769. #define ESR_INT_XDP_P1_CH0 0x0000000000010000ULL
  770. #define ESR_INT_SLOSS_P1_CH3 0x0000000000000080ULL
  771. #define ESR_INT_SLOSS_P1_CH2 0x0000000000000040ULL
  772. #define ESR_INT_SLOSS_P1_CH1 0x0000000000000020ULL
  773. #define ESR_INT_SLOSS_P1_CH0 0x0000000000000010ULL
  774. #define ESR_INT_SLOSS_P0_CH3 0x0000000000000008ULL
  775. #define ESR_INT_SLOSS_P0_CH2 0x0000000000000004ULL
  776. #define ESR_INT_SLOSS_P0_CH1 0x0000000000000002ULL
  777. #define ESR_INT_SLOSS_P0_CH0 0x0000000000000001ULL
  778. #define ESR_DEBUG_SEL (FZC_MAC + 0x14808UL)
  779. #define ESR_DEBUG_SEL_VAL 0x000000000000003fULL
  780. /* SerDes registers behind MIF */
  781. #define NIU_ESR_DEV_ADDR 0x1e
  782. #define ESR_BASE 0x0000
  783. #define ESR_RXTX_COMM_CTRL_L (ESR_BASE + 0x0000)
  784. #define ESR_RXTX_COMM_CTRL_H (ESR_BASE + 0x0001)
  785. #define ESR_RXTX_RESET_CTRL_L (ESR_BASE + 0x0002)
  786. #define ESR_RXTX_RESET_CTRL_H (ESR_BASE + 0x0003)
  787. #define ESR_RX_POWER_CTRL_L (ESR_BASE + 0x0004)
  788. #define ESR_RX_POWER_CTRL_H (ESR_BASE + 0x0005)
  789. #define ESR_TX_POWER_CTRL_L (ESR_BASE + 0x0006)
  790. #define ESR_TX_POWER_CTRL_H (ESR_BASE + 0x0007)
  791. #define ESR_MISC_POWER_CTRL_L (ESR_BASE + 0x0008)
  792. #define ESR_MISC_POWER_CTRL_H (ESR_BASE + 0x0009)
  793. #define ESR_RXTX_CTRL_L(CHAN) (ESR_BASE + 0x0080 + (CHAN) * 0x10)
  794. #define ESR_RXTX_CTRL_H(CHAN) (ESR_BASE + 0x0081 + (CHAN) * 0x10)
  795. #define ESR_RXTX_CTRL_BIASCNTL 0x80000000
  796. #define ESR_RXTX_CTRL_RESV1 0x7c000000
  797. #define ESR_RXTX_CTRL_TDENFIFO 0x02000000
  798. #define ESR_RXTX_CTRL_TDWS20 0x01000000
  799. #define ESR_RXTX_CTRL_VMUXLO 0x00c00000
  800. #define ESR_RXTX_CTRL_VMUXLO_SHIFT 22
  801. #define ESR_RXTX_CTRL_VPULSELO 0x00300000
  802. #define ESR_RXTX_CTRL_VPULSELO_SHIFT 20
  803. #define ESR_RXTX_CTRL_RESV2 0x000f0000
  804. #define ESR_RXTX_CTRL_RESV3 0x0000c000
  805. #define ESR_RXTX_CTRL_RXPRESWIN 0x00003000
  806. #define ESR_RXTX_CTRL_RXPRESWIN_SHIFT 12
  807. #define ESR_RXTX_CTRL_RESV4 0x00000800
  808. #define ESR_RXTX_CTRL_RISEFALL 0x00000700
  809. #define ESR_RXTX_CTRL_RISEFALL_SHIFT 8
  810. #define ESR_RXTX_CTRL_RESV5 0x000000fe
  811. #define ESR_RXTX_CTRL_ENSTRETCH 0x00000001
  812. #define ESR_RXTX_TUNING_L(CHAN) (ESR_BASE + 0x0082 + (CHAN) * 0x10)
  813. #define ESR_RXTX_TUNING_H(CHAN) (ESR_BASE + 0x0083 + (CHAN) * 0x10)
  814. #define ESR_RX_SYNCCHAR_L(CHAN) (ESR_BASE + 0x0084 + (CHAN) * 0x10)
  815. #define ESR_RX_SYNCCHAR_H(CHAN) (ESR_BASE + 0x0085 + (CHAN) * 0x10)
  816. #define ESR_RXTX_TEST_L(CHAN) (ESR_BASE + 0x0086 + (CHAN) * 0x10)
  817. #define ESR_RXTX_TEST_H(CHAN) (ESR_BASE + 0x0087 + (CHAN) * 0x10)
  818. #define ESR_GLUE_CTRL0_L(CHAN) (ESR_BASE + 0x0088 + (CHAN) * 0x10)
  819. #define ESR_GLUE_CTRL0_H(CHAN) (ESR_BASE + 0x0089 + (CHAN) * 0x10)
  820. #define ESR_GLUE_CTRL0_RESV1 0xf8000000
  821. #define ESR_GLUE_CTRL0_BLTIME 0x07000000
  822. #define ESR_GLUE_CTRL0_BLTIME_SHIFT 24
  823. #define ESR_GLUE_CTRL0_RESV2 0x00ff0000
  824. #define ESR_GLUE_CTRL0_RXLOS_TEST 0x00008000
  825. #define ESR_GLUE_CTRL0_RESV3 0x00004000
  826. #define ESR_GLUE_CTRL0_RXLOSENAB 0x00002000
  827. #define ESR_GLUE_CTRL0_FASTRESYNC 0x00001000
  828. #define ESR_GLUE_CTRL0_SRATE 0x00000f00
  829. #define ESR_GLUE_CTRL0_SRATE_SHIFT 8
  830. #define ESR_GLUE_CTRL0_THCNT 0x000000ff
  831. #define ESR_GLUE_CTRL0_THCNT_SHIFT 0
  832. #define BLTIME_64_CYCLES 0
  833. #define BLTIME_128_CYCLES 1
  834. #define BLTIME_256_CYCLES 2
  835. #define BLTIME_300_CYCLES 3
  836. #define BLTIME_384_CYCLES 4
  837. #define BLTIME_512_CYCLES 5
  838. #define BLTIME_1024_CYCLES 6
  839. #define BLTIME_2048_CYCLES 7
  840. #define ESR_GLUE_CTRL1_L(CHAN) (ESR_BASE + 0x008a + (CHAN) * 0x10)
  841. #define ESR_GLUE_CTRL1_H(CHAN) (ESR_BASE + 0x008b + (CHAN) * 0x10)
  842. #define ESR_RXTX_TUNING1_L(CHAN) (ESR_BASE + 0x00c2 + (CHAN) * 0x10)
  843. #define ESR_RXTX_TUNING1_H(CHAN) (ESR_BASE + 0x00c2 + (CHAN) * 0x10)
  844. #define ESR_RXTX_TUNING2_L(CHAN) (ESR_BASE + 0x0102 + (CHAN) * 0x10)
  845. #define ESR_RXTX_TUNING2_H(CHAN) (ESR_BASE + 0x0102 + (CHAN) * 0x10)
  846. #define ESR_RXTX_TUNING3_L(CHAN) (ESR_BASE + 0x0142 + (CHAN) * 0x10)
  847. #define ESR_RXTX_TUNING3_H(CHAN) (ESR_BASE + 0x0142 + (CHAN) * 0x10)
  848. #define NIU_ESR2_DEV_ADDR 0x1e
  849. #define ESR2_BASE 0x8000
  850. #define ESR2_TI_PLL_CFG_L (ESR2_BASE + 0x000)
  851. #define ESR2_TI_PLL_CFG_H (ESR2_BASE + 0x001)
  852. #define PLL_CFG_STD 0x00000c00
  853. #define PLL_CFG_STD_SHIFT 10
  854. #define PLL_CFG_LD 0x00000300
  855. #define PLL_CFG_LD_SHIFT 8
  856. #define PLL_CFG_MPY 0x0000001e
  857. #define PLL_CFG_MPY_SHIFT 1
  858. #define PLL_CFG_MPY_4X 0x0
  859. #define PLL_CFG_MPY_5X 0x00000002
  860. #define PLL_CFG_MPY_6X 0x00000004
  861. #define PLL_CFG_MPY_8X 0x00000008
  862. #define PLL_CFG_MPY_10X 0x0000000a
  863. #define PLL_CFG_MPY_12X 0x0000000c
  864. #define PLL_CFG_MPY_12P5X 0x0000000e
  865. #define PLL_CFG_ENPLL 0x00000001
  866. #define ESR2_TI_PLL_STS_L (ESR2_BASE + 0x002)
  867. #define ESR2_TI_PLL_STS_H (ESR2_BASE + 0x003)
  868. #define PLL_STS_LOCK 0x00000001
  869. #define ESR2_TI_PLL_TEST_CFG_L (ESR2_BASE + 0x004)
  870. #define ESR2_TI_PLL_TEST_CFG_H (ESR2_BASE + 0x005)
  871. #define PLL_TEST_INVPATT 0x00004000
  872. #define PLL_TEST_RATE 0x00003000
  873. #define PLL_TEST_RATE_SHIFT 12
  874. #define PLL_TEST_CFG_ENBSAC 0x00000400
  875. #define PLL_TEST_CFG_ENBSRX 0x00000200
  876. #define PLL_TEST_CFG_ENBSTX 0x00000100
  877. #define PLL_TEST_CFG_LOOPBACK_PAD 0x00000040
  878. #define PLL_TEST_CFG_LOOPBACK_CML_DIS 0x00000080
  879. #define PLL_TEST_CFG_LOOPBACK_CML_EN 0x000000c0
  880. #define PLL_TEST_CFG_CLKBYP 0x00000030
  881. #define PLL_TEST_CFG_CLKBYP_SHIFT 4
  882. #define PLL_TEST_CFG_EN_RXPATT 0x00000008
  883. #define PLL_TEST_CFG_EN_TXPATT 0x00000004
  884. #define PLL_TEST_CFG_TPATT 0x00000003
  885. #define PLL_TEST_CFG_TPATT_SHIFT 0
  886. #define ESR2_TI_PLL_TX_CFG_L(CHAN) (ESR2_BASE + 0x100 + (CHAN) * 4)
  887. #define ESR2_TI_PLL_TX_CFG_H(CHAN) (ESR2_BASE + 0x101 + (CHAN) * 4)
  888. #define PLL_TX_CFG_RDTCT 0x00600000
  889. #define PLL_TX_CFG_RDTCT_SHIFT 21
  890. #define PLL_TX_CFG_ENIDL 0x00100000
  891. #define PLL_TX_CFG_BSTX 0x00020000
  892. #define PLL_TX_CFG_ENFTP 0x00010000
  893. #define PLL_TX_CFG_DE 0x0000f000
  894. #define PLL_TX_CFG_DE_SHIFT 12
  895. #define PLL_TX_CFG_SWING_125MV 0x00000000
  896. #define PLL_TX_CFG_SWING_250MV 0x00000200
  897. #define PLL_TX_CFG_SWING_500MV 0x00000400
  898. #define PLL_TX_CFG_SWING_625MV 0x00000600
  899. #define PLL_TX_CFG_SWING_750MV 0x00000800
  900. #define PLL_TX_CFG_SWING_1000MV 0x00000a00
  901. #define PLL_TX_CFG_SWING_1250MV 0x00000c00
  902. #define PLL_TX_CFG_SWING_1375MV 0x00000e00
  903. #define PLL_TX_CFG_CM 0x00000100
  904. #define PLL_TX_CFG_INVPAIR 0x00000080
  905. #define PLL_TX_CFG_RATE 0x00000060
  906. #define PLL_TX_CFG_RATE_SHIFT 5
  907. #define PLL_TX_CFG_RATE_FULL 0x0
  908. #define PLL_TX_CFG_RATE_HALF 0x20
  909. #define PLL_TX_CFG_RATE_QUAD 0x40
  910. #define PLL_TX_CFG_BUSWIDTH 0x0000001c
  911. #define PLL_TX_CFG_BUSWIDTH_SHIFT 2
  912. #define PLL_TX_CFG_ENTEST 0x00000002
  913. #define PLL_TX_CFG_ENTX 0x00000001
  914. #define ESR2_TI_PLL_TX_STS_L(CHAN) (ESR2_BASE + 0x102 + (CHAN) * 4)
  915. #define ESR2_TI_PLL_TX_STS_H(CHAN) (ESR2_BASE + 0x103 + (CHAN) * 4)
  916. #define PLL_TX_STS_RDTCTIP 0x00000002
  917. #define PLL_TX_STS_TESTFAIL 0x00000001
  918. #define ESR2_TI_PLL_RX_CFG_L(CHAN) (ESR2_BASE + 0x120 + (CHAN) * 4)
  919. #define ESR2_TI_PLL_RX_CFG_H(CHAN) (ESR2_BASE + 0x121 + (CHAN) * 4)
  920. #define PLL_RX_CFG_BSINRXN 0x02000000
  921. #define PLL_RX_CFG_BSINRXP 0x01000000
  922. #define PLL_RX_CFG_EQ_MAX_LF 0x00000000
  923. #define PLL_RX_CFG_EQ_LP_ADAPTIVE 0x00080000
  924. #define PLL_RX_CFG_EQ_LP_1084MHZ 0x00400000
  925. #define PLL_RX_CFG_EQ_LP_805MHZ 0x00480000
  926. #define PLL_RX_CFG_EQ_LP_573MHZ 0x00500000
  927. #define PLL_RX_CFG_EQ_LP_402MHZ 0x00580000
  928. #define PLL_RX_CFG_EQ_LP_304MHZ 0x00600000
  929. #define PLL_RX_CFG_EQ_LP_216MHZ 0x00680000
  930. #define PLL_RX_CFG_EQ_LP_156MHZ 0x00700000
  931. #define PLL_RX_CFG_EQ_LP_135MHZ 0x00780000
  932. #define PLL_RX_CFG_EQ_SHIFT 19
  933. #define PLL_RX_CFG_CDR 0x00070000
  934. #define PLL_RX_CFG_CDR_SHIFT 16
  935. #define PLL_RX_CFG_LOS_DIS 0x00000000
  936. #define PLL_RX_CFG_LOS_HTHRESH 0x00004000
  937. #define PLL_RX_CFG_LOS_LTHRESH 0x00008000
  938. #define PLL_RX_CFG_ALIGN_DIS 0x00000000
  939. #define PLL_RX_CFG_ALIGN_ENA 0x00001000
  940. #define PLL_RX_CFG_ALIGN_JOG 0x00002000
  941. #define PLL_RX_CFG_TERM_VDDT 0x00000000
  942. #define PLL_RX_CFG_TERM_0P8VDDT 0x00000100
  943. #define PLL_RX_CFG_TERM_FLOAT 0x00000300
  944. #define PLL_RX_CFG_INVPAIR 0x00000080
  945. #define PLL_RX_CFG_RATE 0x00000060
  946. #define PLL_RX_CFG_RATE_SHIFT 5
  947. #define PLL_RX_CFG_RATE_FULL 0x0
  948. #define PLL_RX_CFG_RATE_HALF 0x20
  949. #define PLL_RX_CFG_RATE_QUAD 0x40
  950. #define PLL_RX_CFG_BUSWIDTH 0x0000001c
  951. #define PLL_RX_CFG_BUSWIDTH_SHIFT 2
  952. #define PLL_RX_CFG_ENTEST 0x00000002
  953. #define PLL_RX_CFG_ENRX 0x00000001
  954. #define ESR2_TI_PLL_RX_STS_L(CHAN) (ESR2_BASE + 0x122 + (CHAN) * 4)
  955. #define ESR2_TI_PLL_RX_STS_H(CHAN) (ESR2_BASE + 0x123 + (CHAN) * 4)
  956. #define PLL_RX_STS_CRCIDTCT 0x00000200
  957. #define PLL_RX_STS_CWDTCT 0x00000100
  958. #define PLL_RX_STS_BSRXN 0x00000020
  959. #define PLL_RX_STS_BSRXP 0x00000010
  960. #define PLL_RX_STS_LOSDTCT 0x00000008
  961. #define PLL_RX_STS_ODDCG 0x00000004
  962. #define PLL_RX_STS_SYNC 0x00000002
  963. #define PLL_RX_STS_TESTFAIL 0x00000001
  964. #define ENET_VLAN_TBL(IDX) (FZC_FFLP + 0x00000UL + (IDX) * 8UL)
  965. #define ENET_VLAN_TBL_PARITY1 0x0000000000020000ULL
  966. #define ENET_VLAN_TBL_PARITY0 0x0000000000010000ULL
  967. #define ENET_VLAN_TBL_VPR 0x0000000000000008ULL
  968. #define ENET_VLAN_TBL_VLANRDCTBLN 0x0000000000000007ULL
  969. #define ENET_VLAN_TBL_SHIFT(PORT) ((PORT) * 4)
  970. #define ENET_VLAN_TBL_NUM_ENTRIES 4096
  971. #define FFLP_VLAN_PAR_ERR (FZC_FFLP + 0x0800UL)
  972. #define FFLP_VLAN_PAR_ERR_ERR 0x0000000080000000ULL
  973. #define FFLP_VLAN_PAR_ERR_M_ERR 0x0000000040000000ULL
  974. #define FFLP_VLAN_PAR_ERR_ADDR 0x000000003ffc0000ULL
  975. #define FFLP_VLAN_PAR_ERR_DATA 0x000000000003ffffULL
  976. #define L2_CLS(IDX) (FZC_FFLP + 0x20000UL + (IDX) * 8UL)
  977. #define L2_CLS_VLD 0x0000000000010000ULL
  978. #define L2_CLS_ETYPE 0x000000000000ffffULL
  979. #define L2_CLS_ETYPE_SHIFT 0
  980. #define L3_CLS(IDX) (FZC_FFLP + 0x20010UL + (IDX) * 8UL)
  981. #define L3_CLS_VALID 0x0000000002000000ULL
  982. #define L3_CLS_IPVER 0x0000000001000000ULL
  983. #define L3_CLS_PID 0x0000000000ff0000ULL
  984. #define L3_CLS_PID_SHIFT 16
  985. #define L3_CLS_TOSMASK 0x000000000000ff00ULL
  986. #define L3_CLS_TOSMASK_SHIFT 8
  987. #define L3_CLS_TOS 0x00000000000000ffULL
  988. #define L3_CLS_TOS_SHIFT 0
  989. #define TCAM_KEY(IDX) (FZC_FFLP + 0x20030UL + (IDX) * 8UL)
  990. #define TCAM_KEY_DISC 0x0000000000000008ULL
  991. #define TCAM_KEY_TSEL 0x0000000000000004ULL
  992. #define TCAM_KEY_IPADDR 0x0000000000000001ULL
  993. #define TCAM_KEY_0 (FZC_FFLP + 0x20090UL)
  994. #define TCAM_KEY_0_KEY 0x00000000000000ffULL /* bits 192-199 */
  995. #define TCAM_KEY_1 (FZC_FFLP + 0x20098UL)
  996. #define TCAM_KEY_1_KEY 0xffffffffffffffffULL /* bits 128-191 */
  997. #define TCAM_KEY_2 (FZC_FFLP + 0x200a0UL)
  998. #define TCAM_KEY_2_KEY 0xffffffffffffffffULL /* bits 64-127 */
  999. #define TCAM_KEY_3 (FZC_FFLP + 0x200a8UL)
  1000. #define TCAM_KEY_3_KEY 0xffffffffffffffffULL /* bits 0-63 */
  1001. #define TCAM_KEY_MASK_0 (FZC_FFLP + 0x200b0UL)
  1002. #define TCAM_KEY_MASK_0_KEY_SEL 0x00000000000000ffULL /* bits 192-199 */
  1003. #define TCAM_KEY_MASK_1 (FZC_FFLP + 0x200b8UL)
  1004. #define TCAM_KEY_MASK_1_KEY_SEL 0xffffffffffffffffULL /* bits 128-191 */
  1005. #define TCAM_KEY_MASK_2 (FZC_FFLP + 0x200c0UL)
  1006. #define TCAM_KEY_MASK_2_KEY_SEL 0xffffffffffffffffULL /* bits 64-127 */
  1007. #define TCAM_KEY_MASK_3 (FZC_FFLP + 0x200c8UL)
  1008. #define TCAM_KEY_MASK_3_KEY_SEL 0xffffffffffffffffULL /* bits 0-63 */
  1009. #define TCAM_CTL (FZC_FFLP + 0x200d0UL)
  1010. #define TCAM_CTL_RWC 0x00000000001c0000ULL
  1011. #define TCAM_CTL_RWC_TCAM_WRITE 0x0000000000000000ULL
  1012. #define TCAM_CTL_RWC_TCAM_READ 0x0000000000040000ULL
  1013. #define TCAM_CTL_RWC_TCAM_COMPARE 0x0000000000080000ULL
  1014. #define TCAM_CTL_RWC_RAM_WRITE 0x0000000000100000ULL
  1015. #define TCAM_CTL_RWC_RAM_READ 0x0000000000140000ULL
  1016. #define TCAM_CTL_STAT 0x0000000000020000ULL
  1017. #define TCAM_CTL_MATCH 0x0000000000010000ULL
  1018. #define TCAM_CTL_LOC 0x00000000000003ffULL
  1019. #define TCAM_ERR (FZC_FFLP + 0x200d8UL)
  1020. #define TCAM_ERR_ERR 0x0000000080000000ULL
  1021. #define TCAM_ERR_P_ECC 0x0000000040000000ULL
  1022. #define TCAM_ERR_MULT 0x0000000020000000ULL
  1023. #define TCAM_ERR_ADDR 0x0000000000ff0000ULL
  1024. #define TCAM_ERR_SYNDROME 0x000000000000ffffULL
  1025. #define HASH_LOOKUP_ERR_LOG1 (FZC_FFLP + 0x200e0UL)
  1026. #define HASH_LOOKUP_ERR_LOG1_ERR 0x0000000000000008ULL
  1027. #define HASH_LOOKUP_ERR_LOG1_MULT_LK 0x0000000000000004ULL
  1028. #define HASH_LOOKUP_ERR_LOG1_CU 0x0000000000000002ULL
  1029. #define HASH_LOOKUP_ERR_LOG1_MULT_BIT 0x0000000000000001ULL
  1030. #define HASH_LOOKUP_ERR_LOG2 (FZC_FFLP + 0x200e8UL)
  1031. #define HASH_LOOKUP_ERR_LOG2_H1 0x000000007ffff800ULL
  1032. #define HASH_LOOKUP_ERR_LOG2_SUBAREA 0x0000000000000700ULL
  1033. #define HASH_LOOKUP_ERR_LOG2_SYNDROME 0x00000000000000ffULL
  1034. #define FFLP_CFG_1 (FZC_FFLP + 0x20100UL)
  1035. #define FFLP_CFG_1_TCAM_DIS 0x0000000004000000ULL
  1036. #define FFLP_CFG_1_PIO_DBG_SEL 0x0000000003800000ULL
  1037. #define FFLP_CFG_1_PIO_FIO_RST 0x0000000000400000ULL
  1038. #define FFLP_CFG_1_PIO_FIO_LAT 0x0000000000300000ULL
  1039. #define FFLP_CFG_1_CAMLAT 0x00000000000f0000ULL
  1040. #define FFLP_CFG_1_CAMLAT_SHIFT 16
  1041. #define FFLP_CFG_1_CAMRATIO 0x000000000000f000ULL
  1042. #define FFLP_CFG_1_CAMRATIO_SHIFT 12
  1043. #define FFLP_CFG_1_FCRAMRATIO 0x0000000000000f00ULL
  1044. #define FFLP_CFG_1_FCRAMRATIO_SHIFT 8
  1045. #define FFLP_CFG_1_FCRAMOUTDR_MASK 0x00000000000000f0ULL
  1046. #define FFLP_CFG_1_FCRAMOUTDR_NORMAL 0x0000000000000000ULL
  1047. #define FFLP_CFG_1_FCRAMOUTDR_STRONG 0x0000000000000050ULL
  1048. #define FFLP_CFG_1_FCRAMOUTDR_WEAK 0x00000000000000a0ULL
  1049. #define FFLP_CFG_1_FCRAMQS 0x0000000000000008ULL
  1050. #define FFLP_CFG_1_ERRORDIS 0x0000000000000004ULL
  1051. #define FFLP_CFG_1_FFLPINITDONE 0x0000000000000002ULL
  1052. #define FFLP_CFG_1_LLCSNAP 0x0000000000000001ULL
  1053. #define DEFAULT_FCRAMRATIO 10
  1054. #define DEFAULT_TCAM_LATENCY 4
  1055. #define DEFAULT_TCAM_ACCESS_RATIO 10
  1056. #define TCP_CFLAG_MSK (FZC_FFLP + 0x20108UL)
  1057. #define TCP_CFLAG_MSK_MASK 0x0000000000000fffULL
  1058. #define FCRAM_REF_TMR (FZC_FFLP + 0x20110UL)
  1059. #define FCRAM_REF_TMR_MAX 0x00000000ffff0000ULL
  1060. #define FCRAM_REF_TMR_MAX_SHIFT 16
  1061. #define FCRAM_REF_TMR_MIN 0x000000000000ffffULL
  1062. #define FCRAM_REF_TMR_MIN_SHIFT 0
  1063. #define DEFAULT_FCRAM_REFRESH_MAX 512
  1064. #define DEFAULT_FCRAM_REFRESH_MIN 512
  1065. #define FCRAM_FIO_ADDR (FZC_FFLP + 0x20118UL)
  1066. #define FCRAM_FIO_ADDR_ADDR 0x00000000000000ffULL
  1067. #define FCRAM_FIO_DAT (FZC_FFLP + 0x20120UL)
  1068. #define FCRAM_FIO_DAT_DATA 0x000000000000ffffULL
  1069. #define FCRAM_ERR_TST0 (FZC_FFLP + 0x20128UL)
  1070. #define FCRAM_ERR_TST0_SYND 0x00000000000000ffULL
  1071. #define FCRAM_ERR_TST1 (FZC_FFLP + 0x20130UL)
  1072. #define FCRAM_ERR_TST1_DAT 0x00000000ffffffffULL
  1073. #define FCRAM_ERR_TST2 (FZC_FFLP + 0x20138UL)
  1074. #define FCRAM_ERR_TST2_DAT 0x00000000ffffffffULL
  1075. #define FFLP_ERR_MASK (FZC_FFLP + 0x20140UL)
  1076. #define FFLP_ERR_MASK_HSH_TBL_DAT 0x00000000000007f8ULL
  1077. #define FFLP_ERR_MASK_HSH_TBL_LKUP 0x0000000000000004ULL
  1078. #define FFLP_ERR_MASK_TCAM 0x0000000000000002ULL
  1079. #define FFLP_ERR_MASK_VLAN 0x0000000000000001ULL
  1080. #define FFLP_DBG_TRAIN_VCT (FZC_FFLP + 0x20148UL)
  1081. #define FFLP_DBG_TRAIN_VCT_VECTOR 0x00000000ffffffffULL
  1082. #define FCRAM_PHY_RD_LAT (FZC_FFLP + 0x20150UL)
  1083. #define FCRAM_PHY_RD_LAT_LAT 0x00000000000000ffULL
  1084. /* Ethernet TCAM format */
  1085. #define TCAM_ETHKEY0_RESV1 0xffffffffffffff00ULL
  1086. #define TCAM_ETHKEY0_CLASS_CODE 0x00000000000000f8ULL
  1087. #define TCAM_ETHKEY0_CLASS_CODE_SHIFT 3
  1088. #define TCAM_ETHKEY0_RESV2 0x0000000000000007ULL
  1089. #define TCAM_ETHKEY1_FRAME_BYTE0_7(NUM) (0xff << ((7 - NUM) * 8))
  1090. #define TCAM_ETHKEY2_FRAME_BYTE8 0xff00000000000000ULL
  1091. #define TCAM_ETHKEY2_FRAME_BYTE8_SHIFT 56
  1092. #define TCAM_ETHKEY2_FRAME_BYTE9 0x00ff000000000000ULL
  1093. #define TCAM_ETHKEY2_FRAME_BYTE9_SHIFT 48
  1094. #define TCAM_ETHKEY2_FRAME_BYTE10 0x0000ff0000000000ULL
  1095. #define TCAM_ETHKEY2_FRAME_BYTE10_SHIFT 40
  1096. #define TCAM_ETHKEY2_FRAME_RESV 0x000000ffffffffffULL
  1097. #define TCAM_ETHKEY3_FRAME_RESV 0xffffffffffffffffULL
  1098. /* IPV4 TCAM format */
  1099. #define TCAM_V4KEY0_RESV1 0xffffffffffffff00ULL
  1100. #define TCAM_V4KEY0_CLASS_CODE 0x00000000000000f8ULL
  1101. #define TCAM_V4KEY0_CLASS_CODE_SHIFT 3
  1102. #define TCAM_V4KEY0_RESV2 0x0000000000000007ULL
  1103. #define TCAM_V4KEY1_L2RDCNUM 0xf800000000000000ULL
  1104. #define TCAM_V4KEY1_L2RDCNUM_SHIFT 59
  1105. #define TCAM_V4KEY1_NOPORT 0x0400000000000000ULL
  1106. #define TCAM_V4KEY1_RESV 0x03ffffffffffffffULL
  1107. #define TCAM_V4KEY2_RESV 0xffff000000000000ULL
  1108. #define TCAM_V4KEY2_TOS 0x0000ff0000000000ULL
  1109. #define TCAM_V4KEY2_TOS_SHIFT 40
  1110. #define TCAM_V4KEY2_PROTO 0x000000ff00000000ULL
  1111. #define TCAM_V4KEY2_PROTO_SHIFT 32
  1112. #define TCAM_V4KEY2_PORT_SPI 0x00000000ffffffffULL
  1113. #define TCAM_V4KEY2_PORT_SPI_SHIFT 0
  1114. #define TCAM_V4KEY3_SADDR 0xffffffff00000000ULL
  1115. #define TCAM_V4KEY3_SADDR_SHIFT 32
  1116. #define TCAM_V4KEY3_DADDR 0x00000000ffffffffULL
  1117. #define TCAM_V4KEY3_DADDR_SHIFT 0
  1118. /* IPV6 TCAM format */
  1119. #define TCAM_V6KEY0_RESV1 0xffffffffffffff00ULL
  1120. #define TCAM_V6KEY0_CLASS_CODE 0x00000000000000f8ULL
  1121. #define TCAM_V6KEY0_CLASS_CODE_SHIFT 3
  1122. #define TCAM_V6KEY0_RESV2 0x0000000000000007ULL
  1123. #define TCAM_V6KEY1_L2RDCNUM 0xf800000000000000ULL
  1124. #define TCAM_V6KEY1_L2RDCNUM_SHIFT 59
  1125. #define TCAM_V6KEY1_NOPORT 0x0400000000000000ULL
  1126. #define TCAM_V6KEY1_RESV 0x03ff000000000000ULL
  1127. #define TCAM_V6KEY1_TOS 0x0000ff0000000000ULL
  1128. #define TCAM_V6KEY1_TOS_SHIFT 40
  1129. #define TCAM_V6KEY1_NEXT_HDR 0x000000ff00000000ULL
  1130. #define TCAM_V6KEY1_NEXT_HDR_SHIFT 32
  1131. #define TCAM_V6KEY1_PORT_SPI 0x00000000ffffffffULL
  1132. #define TCAM_V6KEY1_PORT_SPI_SHIFT 0
  1133. #define TCAM_V6KEY2_ADDR_HIGH 0xffffffffffffffffULL
  1134. #define TCAM_V6KEY3_ADDR_LOW 0xffffffffffffffffULL
  1135. #define TCAM_ASSOCDATA_SYNDROME 0x000003fffc000000ULL
  1136. #define TCAM_ASSOCDATA_SYNDROME_SHIFT 26
  1137. #define TCAM_ASSOCDATA_ZFID 0x0000000003ffc000ULL
  1138. #define TCAM_ASSOCDATA_ZFID_SHIFT 14
  1139. #define TCAM_ASSOCDATA_V4_ECC_OK 0x0000000000002000ULL
  1140. #define TCAM_ASSOCDATA_DISC 0x0000000000001000ULL
  1141. #define TCAM_ASSOCDATA_TRES_MASK 0x0000000000000c00ULL
  1142. #define TCAM_ASSOCDATA_TRES_USE_L2RDC 0x0000000000000000ULL
  1143. #define TCAM_ASSOCDATA_TRES_USE_OFFSET 0x0000000000000400ULL
  1144. #define TCAM_ASSOCDATA_TRES_OVR_RDC 0x0000000000000800ULL
  1145. #define TCAM_ASSOCDATA_TRES_OVR_RDC_OFF 0x0000000000000c00ULL
  1146. #define TCAM_ASSOCDATA_RDCTBL 0x0000000000000380ULL
  1147. #define TCAM_ASSOCDATA_RDCTBL_SHIFT 7
  1148. #define TCAM_ASSOCDATA_OFFSET 0x000000000000007cULL
  1149. #define TCAM_ASSOCDATA_OFFSET_SHIFT 2
  1150. #define TCAM_ASSOCDATA_ZFVLD 0x0000000000000002ULL
  1151. #define TCAM_ASSOCDATA_AGE 0x0000000000000001ULL
  1152. #define FLOW_KEY(IDX) (FZC_FFLP + 0x40000UL + (IDX) * 8UL)
  1153. #define FLOW_KEY_PORT 0x0000000000000200ULL
  1154. #define FLOW_KEY_L2DA 0x0000000000000100ULL
  1155. #define FLOW_KEY_VLAN 0x0000000000000080ULL
  1156. #define FLOW_KEY_IPSA 0x0000000000000040ULL
  1157. #define FLOW_KEY_IPDA 0x0000000000000020ULL
  1158. #define FLOW_KEY_PROTO 0x0000000000000010ULL
  1159. #define FLOW_KEY_L4_0 0x000000000000000cULL
  1160. #define FLOW_KEY_L4_0_SHIFT 2
  1161. #define FLOW_KEY_L4_1 0x0000000000000003ULL
  1162. #define FLOW_KEY_L4_1_SHIFT 0
  1163. #define FLOW_KEY_L4_NONE 0x0
  1164. #define FLOW_KEY_L4_RESV 0x1
  1165. #define FLOW_KEY_L4_BYTE12 0x2
  1166. #define FLOW_KEY_L4_BYTE56 0x3
  1167. #define H1POLY (FZC_FFLP + 0x40060UL)
  1168. #define H1POLY_INITVAL 0x00000000ffffffffULL
  1169. #define H2POLY (FZC_FFLP + 0x40068UL)
  1170. #define H2POLY_INITVAL 0x000000000000ffffULL
  1171. #define FLW_PRT_SEL(IDX) (FZC_FFLP + 0x40070UL + (IDX) * 8UL)
  1172. #define FLW_PRT_SEL_EXT 0x0000000000010000ULL
  1173. #define FLW_PRT_SEL_MASK 0x0000000000001f00ULL
  1174. #define FLW_PRT_SEL_MASK_SHIFT 8
  1175. #define FLW_PRT_SEL_BASE 0x000000000000001fULL
  1176. #define FLW_PRT_SEL_BASE_SHIFT 0
  1177. #define HASH_TBL_ADDR(IDX) (FFLP + 0x00000UL + (IDX) * 8192UL)
  1178. #define HASH_TBL_ADDR_AUTOINC 0x0000000000800000ULL
  1179. #define HASH_TBL_ADDR_ADDR 0x00000000007fffffULL
  1180. #define HASH_TBL_DATA(IDX) (FFLP + 0x00008UL + (IDX) * 8192UL)
  1181. #define HASH_TBL_DATA_DATA 0xffffffffffffffffULL
  1182. /* FCRAM hash table entries are up to 8 64-bit words in size.
  1183. * The layout of each entry is determined by the settings in the
  1184. * first word, which is the header.
  1185. *
  1186. * The indexing is controllable per partition (there is one partition
  1187. * per RDC group, thus a total of eight) using the BASE and MASK fields
  1188. * of FLW_PRT_SEL above.
  1189. */
  1190. #define FCRAM_SIZE 0x800000
  1191. #define FCRAM_NUM_PARTITIONS 8
  1192. /* Generic HASH entry header, used for all non-optimized formats. */
  1193. #define HASH_HEADER_FMT 0x8000000000000000ULL
  1194. #define HASH_HEADER_EXT 0x4000000000000000ULL
  1195. #define HASH_HEADER_VALID 0x2000000000000000ULL
  1196. #define HASH_HEADER_RESVD 0x1000000000000000ULL
  1197. #define HASH_HEADER_L2_DADDR 0x0ffffffffffff000ULL
  1198. #define HASH_HEADER_L2_DADDR_SHIFT 12
  1199. #define HASH_HEADER_VLAN 0x0000000000000fffULL
  1200. #define HASH_HEADER_VLAN_SHIFT 0
  1201. /* Optimized format, just a header with a special layout defined below.
  1202. * Set FMT and EXT both to zero to indicate this layout is being used.
  1203. */
  1204. #define HASH_OPT_HEADER_FMT 0x8000000000000000ULL
  1205. #define HASH_OPT_HEADER_EXT 0x4000000000000000ULL
  1206. #define HASH_OPT_HEADER_VALID 0x2000000000000000ULL
  1207. #define HASH_OPT_HEADER_RDCOFF 0x1f00000000000000ULL
  1208. #define HASH_OPT_HEADER_RDCOFF_SHIFT 56
  1209. #define HASH_OPT_HEADER_HASH2 0x00ffff0000000000ULL
  1210. #define HASH_OPT_HEADER_HASH2_SHIFT 40
  1211. #define HASH_OPT_HEADER_RESVD 0x000000ff00000000ULL
  1212. #define HASH_OPT_HEADER_USERINFO 0x00000000ffffffffULL
  1213. #define HASH_OPT_HEADER_USERINFO_SHIFT 0
  1214. /* Port and protocol word used for ipv4 and ipv6 layouts. */
  1215. #define HASH_PORT_DPORT 0xffff000000000000ULL
  1216. #define HASH_PORT_DPORT_SHIFT 48
  1217. #define HASH_PORT_SPORT 0x0000ffff00000000ULL
  1218. #define HASH_PORT_SPORT_SHIFT 32
  1219. #define HASH_PORT_PROTO 0x00000000ff000000ULL
  1220. #define HASH_PORT_PROTO_SHIFT 24
  1221. #define HASH_PORT_PORT_OFF 0x0000000000c00000ULL
  1222. #define HASH_PORT_PORT_OFF_SHIFT 22
  1223. #define HASH_PORT_PORT_RESV 0x00000000003fffffULL
  1224. /* Action word used for ipv4 and ipv6 layouts. */
  1225. #define HASH_ACTION_RESV1 0xe000000000000000ULL
  1226. #define HASH_ACTION_RDCOFF 0x1f00000000000000ULL
  1227. #define HASH_ACTION_RDCOFF_SHIFT 56
  1228. #define HASH_ACTION_ZFVALID 0x0080000000000000ULL
  1229. #define HASH_ACTION_RESV2 0x0070000000000000ULL
  1230. #define HASH_ACTION_ZFID 0x000fff0000000000ULL
  1231. #define HASH_ACTION_ZFID_SHIFT 40
  1232. #define HASH_ACTION_RESV3 0x000000ff00000000ULL
  1233. #define HASH_ACTION_USERINFO 0x00000000ffffffffULL
  1234. #define HASH_ACTION_USERINFO_SHIFT 0
  1235. /* IPV4 address word. Addresses are in network endian. */
  1236. #define HASH_IP4ADDR_SADDR 0xffffffff00000000ULL
  1237. #define HASH_IP4ADDR_SADDR_SHIFT 32
  1238. #define HASH_IP4ADDR_DADDR 0x00000000ffffffffULL
  1239. #define HASH_IP4ADDR_DADDR_SHIFT 0
  1240. /* IPV6 address layout is 4 words, first two are saddr, next two
  1241. * are daddr. Addresses are in network endian.
  1242. */
  1243. struct fcram_hash_opt {
  1244. u64 header;
  1245. };
  1246. /* EXT=1, FMT=0 */
  1247. struct fcram_hash_ipv4 {
  1248. u64 header;
  1249. u64 addrs;
  1250. u64 ports;
  1251. u64 action;
  1252. };
  1253. /* EXT=1, FMT=1 */
  1254. struct fcram_hash_ipv6 {
  1255. u64 header;
  1256. u64 addrs[4];
  1257. u64 ports;
  1258. u64 action;
  1259. };
  1260. #define HASH_TBL_DATA_LOG(IDX) (FFLP + 0x00010UL + (IDX) * 8192UL)
  1261. #define HASH_TBL_DATA_LOG_ERR 0x0000000080000000ULL
  1262. #define HASH_TBL_DATA_LOG_ADDR 0x000000007fffff00ULL
  1263. #define HASH_TBL_DATA_LOG_SYNDROME 0x00000000000000ffULL
  1264. #define RX_DMA_CK_DIV (FZC_DMC + 0x00000UL)
  1265. #define RX_DMA_CK_DIV_CNT 0x000000000000ffffULL
  1266. #define DEF_RDC(IDX) (FZC_DMC + 0x00008UL + (IDX) * 0x8UL)
  1267. #define DEF_RDC_VAL 0x000000000000001fULL
  1268. #define PT_DRR_WT(IDX) (FZC_DMC + 0x00028UL + (IDX) * 0x8UL)
  1269. #define PT_DRR_WT_VAL 0x000000000000ffffULL
  1270. #define PT_DRR_WEIGHT_DEFAULT_10G 0x0400
  1271. #define PT_DRR_WEIGHT_DEFAULT_1G 0x0066
  1272. #define PT_USE(IDX) (FZC_DMC + 0x00048UL + (IDX) * 0x8UL)
  1273. #define PT_USE_CNT 0x00000000000fffffULL
  1274. #define RED_RAN_INIT (FZC_DMC + 0x00068UL)
  1275. #define RED_RAN_INIT_OPMODE 0x0000000000010000ULL
  1276. #define RED_RAN_INIT_VAL 0x000000000000ffffULL
  1277. #define RX_ADDR_MD (FZC_DMC + 0x00070UL)
  1278. #define RX_ADDR_MD_DBG_PT_MUX_SEL 0x000000000000000cULL
  1279. #define RX_ADDR_MD_RAM_ACC 0x0000000000000002ULL
  1280. #define RX_ADDR_MD_MODE32 0x0000000000000001ULL
  1281. #define RDMC_PRE_PAR_ERR (FZC_DMC + 0x00078UL)
  1282. #define RDMC_PRE_PAR_ERR_ERR 0x0000000000008000ULL
  1283. #define RDMC_PRE_PAR_ERR_MERR 0x0000000000004000ULL
  1284. #define RDMC_PRE_PAR_ERR_ADDR 0x00000000000000ffULL
  1285. #define RDMC_SHA_PAR_ERR (FZC_DMC + 0x00080UL)
  1286. #define RDMC_SHA_PAR_ERR_ERR 0x0000000000008000ULL
  1287. #define RDMC_SHA_PAR_ERR_MERR 0x0000000000004000ULL
  1288. #define RDMC_SHA_PAR_ERR_ADDR 0x00000000000000ffULL
  1289. #define RDMC_MEM_ADDR (FZC_DMC + 0x00088UL)
  1290. #define RDMC_MEM_ADDR_PRE_SHAD 0x0000000000000100ULL
  1291. #define RDMC_MEM_ADDR_ADDR 0x00000000000000ffULL
  1292. #define RDMC_MEM_DAT0 (FZC_DMC + 0x00090UL)
  1293. #define RDMC_MEM_DAT0_DATA 0x00000000ffffffffULL /* bits 31:0 */
  1294. #define RDMC_MEM_DAT1 (FZC_DMC + 0x00098UL)
  1295. #define RDMC_MEM_DAT1_DATA 0x00000000ffffffffULL /* bits 63:32 */
  1296. #define RDMC_MEM_DAT2 (FZC_DMC + 0x000a0UL)
  1297. #define RDMC_MEM_DAT2_DATA 0x00000000ffffffffULL /* bits 95:64 */
  1298. #define RDMC_MEM_DAT3 (FZC_DMC + 0x000a8UL)
  1299. #define RDMC_MEM_DAT3_DATA 0x00000000ffffffffULL /* bits 127:96 */
  1300. #define RDMC_MEM_DAT4 (FZC_DMC + 0x000b0UL)
  1301. #define RDMC_MEM_DAT4_DATA 0x00000000000fffffULL /* bits 147:128 */
  1302. #define RX_CTL_DAT_FIFO_STAT (FZC_DMC + 0x000b8UL)
  1303. #define RX_CTL_DAT_FIFO_STAT_ID_MISMATCH 0x0000000000000100ULL
  1304. #define RX_CTL_DAT_FIFO_STAT_ZCP_EOP_ERR 0x00000000000000f0ULL
  1305. #define RX_CTL_DAT_FIFO_STAT_IPP_EOP_ERR 0x000000000000000fULL
  1306. #define RX_CTL_DAT_FIFO_MASK (FZC_DMC + 0x000c0UL)
  1307. #define RX_CTL_DAT_FIFO_MASK_ID_MISMATCH 0x0000000000000100ULL
  1308. #define RX_CTL_DAT_FIFO_MASK_ZCP_EOP_ERR 0x00000000000000f0ULL
  1309. #define RX_CTL_DAT_FIFO_MASK_IPP_EOP_ERR 0x000000000000000fULL
  1310. #define RDMC_TRAINING_VECTOR (FZC_DMC + 0x000c8UL)
  1311. #define RDMC_TRAINING_VECTOR_TRAINING_VECTOR 0x00000000ffffffffULL
  1312. #define RX_CTL_DAT_FIFO_STAT_DBG (FZC_DMC + 0x000d0UL)
  1313. #define RX_CTL_DAT_FIFO_STAT_DBG_ID_MISMATCH 0x0000000000000100ULL
  1314. #define RX_CTL_DAT_FIFO_STAT_DBG_ZCP_EOP_ERR 0x00000000000000f0ULL
  1315. #define RX_CTL_DAT_FIFO_STAT_DBG_IPP_EOP_ERR 0x000000000000000fULL
  1316. #define RDC_TBL(TBL,SLOT) (FZC_ZCP + 0x10000UL + \
  1317. (TBL) * (8UL * 16UL) + \
  1318. (SLOT) * 8UL)
  1319. #define RDC_TBL_RDC 0x000000000000000fULL
  1320. #define RX_LOG_PAGE_VLD(IDX) (FZC_DMC + 0x20000UL + (IDX) * 0x40UL)
  1321. #define RX_LOG_PAGE_VLD_FUNC 0x000000000000000cULL
  1322. #define RX_LOG_PAGE_VLD_FUNC_SHIFT 2
  1323. #define RX_LOG_PAGE_VLD_PAGE1 0x0000000000000002ULL
  1324. #define RX_LOG_PAGE_VLD_PAGE0 0x0000000000000001ULL
  1325. #define RX_LOG_MASK1(IDX) (FZC_DMC + 0x20008UL + (IDX) * 0x40UL)
  1326. #define RX_LOG_MASK1_MASK 0x00000000ffffffffULL
  1327. #define RX_LOG_VAL1(IDX) (FZC_DMC + 0x20010UL + (IDX) * 0x40UL)
  1328. #define RX_LOG_VAL1_VALUE 0x00000000ffffffffULL
  1329. #define RX_LOG_MASK2(IDX) (FZC_DMC + 0x20018UL + (IDX) * 0x40UL)
  1330. #define RX_LOG_MASK2_MASK 0x00000000ffffffffULL
  1331. #define RX_LOG_VAL2(IDX) (FZC_DMC + 0x20020UL + (IDX) * 0x40UL)
  1332. #define RX_LOG_VAL2_VALUE 0x00000000ffffffffULL
  1333. #define RX_LOG_PAGE_RELO1(IDX) (FZC_DMC + 0x20028UL + (IDX) * 0x40UL)
  1334. #define RX_LOG_PAGE_RELO1_RELO 0x00000000ffffffffULL
  1335. #define RX_LOG_PAGE_RELO2(IDX) (FZC_DMC + 0x20030UL + (IDX) * 0x40UL)
  1336. #define RX_LOG_PAGE_RELO2_RELO 0x00000000ffffffffULL
  1337. #define RX_LOG_PAGE_HDL(IDX) (FZC_DMC + 0x20038UL + (IDX) * 0x40UL)
  1338. #define RX_LOG_PAGE_HDL_HANDLE 0x00000000000fffffULL
  1339. #define TX_LOG_PAGE_VLD(IDX) (FZC_DMC + 0x40000UL + (IDX) * 0x200UL)
  1340. #define TX_LOG_PAGE_VLD_FUNC 0x000000000000000cULL
  1341. #define TX_LOG_PAGE_VLD_FUNC_SHIFT 2
  1342. #define TX_LOG_PAGE_VLD_PAGE1 0x0000000000000002ULL
  1343. #define TX_LOG_PAGE_VLD_PAGE0 0x0000000000000001ULL
  1344. #define TX_LOG_MASK1(IDX) (FZC_DMC + 0x40008UL + (IDX) * 0x200UL)
  1345. #define TX_LOG_MASK1_MASK 0x00000000ffffffffULL
  1346. #define TX_LOG_VAL1(IDX) (FZC_DMC + 0x40010UL + (IDX) * 0x200UL)
  1347. #define TX_LOG_VAL1_VALUE 0x00000000ffffffffULL
  1348. #define TX_LOG_MASK2(IDX) (FZC_DMC + 0x40018UL + (IDX) * 0x200UL)
  1349. #define TX_LOG_MASK2_MASK 0x00000000ffffffffULL
  1350. #define TX_LOG_VAL2(IDX) (FZC_DMC + 0x40020UL + (IDX) * 0x200UL)
  1351. #define TX_LOG_VAL2_VALUE 0x00000000ffffffffULL
  1352. #define TX_LOG_PAGE_RELO1(IDX) (FZC_DMC + 0x40028UL + (IDX) * 0x200UL)
  1353. #define TX_LOG_PAGE_RELO1_RELO 0x00000000ffffffffULL
  1354. #define TX_LOG_PAGE_RELO2(IDX) (FZC_DMC + 0x40030UL + (IDX) * 0x200UL)
  1355. #define TX_LOG_PAGE_RELO2_RELO 0x00000000ffffffffULL
  1356. #define TX_LOG_PAGE_HDL(IDX) (FZC_DMC + 0x40038UL + (IDX) * 0x200UL)
  1357. #define TX_LOG_PAGE_HDL_HANDLE 0x00000000000fffffULL
  1358. #define TX_ADDR_MD (FZC_DMC + 0x45000UL)
  1359. #define TX_ADDR_MD_MODE32 0x0000000000000001ULL
  1360. #define RDC_RED_PARA(IDX) (FZC_DMC + 0x30000UL + (IDX) * 0x40UL)
  1361. #define RDC_RED_PARA_THRE_SYN 0x00000000fff00000ULL
  1362. #define RDC_RED_PARA_THRE_SYN_SHIFT 20
  1363. #define RDC_RED_PARA_WIN_SYN 0x00000000000f0000ULL
  1364. #define RDC_RED_PARA_WIN_SYN_SHIFT 16
  1365. #define RDC_RED_PARA_THRE 0x000000000000fff0ULL
  1366. #define RDC_RED_PARA_THRE_SHIFT 4
  1367. #define RDC_RED_PARA_WIN 0x000000000000000fULL
  1368. #define RDC_RED_PARA_WIN_SHIFT 0
  1369. #define RED_DIS_CNT(IDX) (FZC_DMC + 0x30008UL + (IDX) * 0x40UL)
  1370. #define RED_DIS_CNT_OFLOW 0x0000000000010000ULL
  1371. #define RED_DIS_CNT_COUNT 0x000000000000ffffULL
  1372. #define IPP_CFIG (FZC_IPP + 0x00000UL)
  1373. #define IPP_CFIG_SOFT_RST 0x0000000080000000ULL
  1374. #define IPP_CFIG_IP_MAX_PKT 0x0000000001ffff00ULL
  1375. #define IPP_CFIG_IP_MAX_PKT_SHIFT 8
  1376. #define IPP_CFIG_FFLP_CS_PIO_W 0x0000000000000080ULL
  1377. #define IPP_CFIG_PFIFO_PIO_W 0x0000000000000040ULL
  1378. #define IPP_CFIG_DFIFO_PIO_W 0x0000000000000020ULL
  1379. #define IPP_CFIG_CKSUM_EN 0x0000000000000010ULL
  1380. #define IPP_CFIG_DROP_BAD_CRC 0x0000000000000008ULL
  1381. #define IPP_CFIG_DFIFO_ECC_EN 0x0000000000000004ULL
  1382. #define IPP_CFIG_DEBUG_BUS_OUT_EN 0x0000000000000002ULL
  1383. #define IPP_CFIG_IPP_ENABLE 0x0000000000000001ULL
  1384. #define IPP_PKT_DIS (FZC_IPP + 0x00020UL)
  1385. #define IPP_PKT_DIS_COUNT 0x0000000000003fffULL
  1386. #define IPP_BAD_CS_CNT (FZC_IPP + 0x00028UL)
  1387. #define IPP_BAD_CS_CNT_COUNT 0x0000000000003fffULL
  1388. #define IPP_ECC (FZC_IPP + 0x00030UL)
  1389. #define IPP_ECC_COUNT 0x00000000000000ffULL
  1390. #define IPP_INT_STAT (FZC_IPP + 0x00040UL)
  1391. #define IPP_INT_STAT_SOP_MISS 0x0000000080000000ULL
  1392. #define IPP_INT_STAT_EOP_MISS 0x0000000040000000ULL
  1393. #define IPP_INT_STAT_DFIFO_UE 0x0000000030000000ULL
  1394. #define IPP_INT_STAT_DFIFO_CE 0x000000000c000000ULL
  1395. #define IPP_INT_STAT_DFIFO_ECC 0x0000000003000000ULL
  1396. #define IPP_INT_STAT_DFIFO_ECC_IDX 0x00000000007ff000ULL
  1397. #define IPP_INT_STAT_PFIFO_PERR 0x0000000000000800ULL
  1398. #define IPP_INT_STAT_ECC_ERR_MAX 0x0000000000000400ULL
  1399. #define IPP_INT_STAT_PFIFO_ERR_IDX 0x00000000000003f0ULL
  1400. #define IPP_INT_STAT_PFIFO_OVER 0x0000000000000008ULL
  1401. #define IPP_INT_STAT_PFIFO_UND 0x0000000000000004ULL
  1402. #define IPP_INT_STAT_BAD_CS_MX 0x0000000000000002ULL
  1403. #define IPP_INT_STAT_PKT_DIS_MX 0x0000000000000001ULL
  1404. #define IPP_INT_STAT_ALL 0x00000000ff7fffffULL
  1405. #define IPP_MSK (FZC_IPP + 0x00048UL)
  1406. #define IPP_MSK_ECC_ERR_MX 0x0000000000000080ULL
  1407. #define IPP_MSK_DFIFO_EOP_SOP 0x0000000000000040ULL
  1408. #define IPP_MSK_DFIFO_UC 0x0000000000000020ULL
  1409. #define IPP_MSK_PFIFO_PAR 0x0000000000000010ULL
  1410. #define IPP_MSK_PFIFO_OVER 0x0000000000000008ULL
  1411. #define IPP_MSK_PFIFO_UND 0x0000000000000004ULL
  1412. #define IPP_MSK_BAD_CS 0x0000000000000002ULL
  1413. #define IPP_MSK_PKT_DIS_CNT 0x0000000000000001ULL
  1414. #define IPP_MSK_ALL 0x00000000000000ffULL
  1415. #define IPP_PFIFO_RD0 (FZC_IPP + 0x00060UL)
  1416. #define IPP_PFIFO_RD0_DATA 0x00000000ffffffffULL /* bits 31:0 */
  1417. #define IPP_PFIFO_RD1 (FZC_IPP + 0x00068UL)
  1418. #define IPP_PFIFO_RD1_DATA 0x00000000ffffffffULL /* bits 63:32 */
  1419. #define IPP_PFIFO_RD2 (FZC_IPP + 0x00070UL)
  1420. #define IPP_PFIFO_RD2_DATA 0x00000000ffffffffULL /* bits 95:64 */
  1421. #define IPP_PFIFO_RD3 (FZC_IPP + 0x00078UL)
  1422. #define IPP_PFIFO_RD3_DATA 0x00000000ffffffffULL /* bits 127:96 */
  1423. #define IPP_PFIFO_RD4 (FZC_IPP + 0x00080UL)
  1424. #define IPP_PFIFO_RD4_DATA 0x00000000ffffffffULL /* bits 145:128 */
  1425. #define IPP_PFIFO_WR0 (FZC_IPP + 0x00088UL)
  1426. #define IPP_PFIFO_WR0_DATA 0x00000000ffffffffULL /* bits 31:0 */
  1427. #define IPP_PFIFO_WR1 (FZC_IPP + 0x00090UL)
  1428. #define IPP_PFIFO_WR1_DATA 0x00000000ffffffffULL /* bits 63:32 */
  1429. #define IPP_PFIFO_WR2 (FZC_IPP + 0x00098UL)
  1430. #define IPP_PFIFO_WR2_DATA 0x00000000ffffffffULL /* bits 95:64 */
  1431. #define IPP_PFIFO_WR3 (FZC_IPP + 0x000a0UL)
  1432. #define IPP_PFIFO_WR3_DATA 0x00000000ffffffffULL /* bits 127:96 */
  1433. #define IPP_PFIFO_WR4 (FZC_IPP + 0x000a8UL)
  1434. #define IPP_PFIFO_WR4_DATA 0x00000000ffffffffULL /* bits 145:128 */
  1435. #define IPP_PFIFO_RD_PTR (FZC_IPP + 0x000b0UL)
  1436. #define IPP_PFIFO_RD_PTR_PTR 0x000000000000003fULL
  1437. #define IPP_PFIFO_WR_PTR (FZC_IPP + 0x000b8UL)
  1438. #define IPP_PFIFO_WR_PTR_PTR 0x000000000000007fULL
  1439. #define IPP_DFIFO_RD0 (FZC_IPP + 0x000c0UL)
  1440. #define IPP_DFIFO_RD0_DATA 0x00000000ffffffffULL /* bits 31:0 */
  1441. #define IPP_DFIFO_RD1 (FZC_IPP + 0x000c8UL)
  1442. #define IPP_DFIFO_RD1_DATA 0x00000000ffffffffULL /* bits 63:32 */
  1443. #define IPP_DFIFO_RD2 (FZC_IPP + 0x000d0UL)
  1444. #define IPP_DFIFO_RD2_DATA 0x00000000ffffffffULL /* bits 95:64 */
  1445. #define IPP_DFIFO_RD3 (FZC_IPP + 0x000d8UL)
  1446. #define IPP_DFIFO_RD3_DATA 0x00000000ffffffffULL /* bits 127:96 */
  1447. #define IPP_DFIFO_RD4 (FZC_IPP + 0x000e0UL)
  1448. #define IPP_DFIFO_RD4_DATA 0x00000000ffffffffULL /* bits 145:128 */
  1449. #define IPP_DFIFO_WR0 (FZC_IPP + 0x000e8UL)
  1450. #define IPP_DFIFO_WR0_DATA 0x00000000ffffffffULL /* bits 31:0 */
  1451. #define IPP_DFIFO_WR1 (FZC_IPP + 0x000f0UL)
  1452. #define IPP_DFIFO_WR1_DATA 0x00000000ffffffffULL /* bits 63:32 */
  1453. #define IPP_DFIFO_WR2 (FZC_IPP + 0x000f8UL)
  1454. #define IPP_DFIFO_WR2_DATA 0x00000000ffffffffULL /* bits 95:64 */
  1455. #define IPP_DFIFO_WR3 (FZC_IPP + 0x00100UL)
  1456. #define IPP_DFIFO_WR3_DATA 0x00000000ffffffffULL /* bits 127:96 */
  1457. #define IPP_DFIFO_WR4 (FZC_IPP + 0x00108UL)
  1458. #define IPP_DFIFO_WR4_DATA 0x00000000ffffffffULL /* bits 145:128 */
  1459. #define IPP_DFIFO_RD_PTR (FZC_IPP + 0x00110UL)
  1460. #define IPP_DFIFO_RD_PTR_PTR 0x0000000000000fffULL
  1461. #define IPP_DFIFO_WR_PTR (FZC_IPP + 0x00118UL)
  1462. #define IPP_DFIFO_WR_PTR_PTR 0x0000000000000fffULL
  1463. #define IPP_SM (FZC_IPP + 0x00120UL)
  1464. #define IPP_SM_SM 0x00000000ffffffffULL
  1465. #define IPP_CS_STAT (FZC_IPP + 0x00128UL)
  1466. #define IPP_CS_STAT_BCYC_CNT 0x00000000ff000000ULL
  1467. #define IPP_CS_STAT_IP_LEN 0x0000000000fff000ULL
  1468. #define IPP_CS_STAT_CS_FAIL 0x0000000000000800ULL
  1469. #define IPP_CS_STAT_TERM 0x0000000000000400ULL
  1470. #define IPP_CS_STAT_BAD_NUM 0x0000000000000200ULL
  1471. #define IPP_CS_STAT_CS_STATE 0x00000000000001ffULL
  1472. #define IPP_FFLP_CS_INFO (FZC_IPP + 0x00130UL)
  1473. #define IPP_FFLP_CS_INFO_PKT_ID 0x0000000000003c00ULL
  1474. #define IPP_FFLP_CS_INFO_L4_PROTO 0x0000000000000300ULL
  1475. #define IPP_FFLP_CS_INFO_V4_HD_LEN 0x00000000000000f0ULL
  1476. #define IPP_FFLP_CS_INFO_L3_VER 0x000000000000000cULL
  1477. #define IPP_FFLP_CS_INFO_L2_OP 0x0000000000000003ULL
  1478. #define IPP_DBG_SEL (FZC_IPP + 0x00138UL)
  1479. #define IPP_DBG_SEL_SEL 0x000000000000000fULL
  1480. #define IPP_DFIFO_ECC_SYND (FZC_IPP + 0x00140UL)
  1481. #define IPP_DFIFO_ECC_SYND_SYND 0x000000000000ffffULL
  1482. #define IPP_DFIFO_EOP_RD_PTR (FZC_IPP + 0x00148UL)
  1483. #define IPP_DFIFO_EOP_RD_PTR_PTR 0x0000000000000fffULL
  1484. #define IPP_ECC_CTL (FZC_IPP + 0x00150UL)
  1485. #define IPP_ECC_CTL_DIS_DBL 0x0000000080000000ULL
  1486. #define IPP_ECC_CTL_COR_DBL 0x0000000000020000ULL
  1487. #define IPP_ECC_CTL_COR_SNG 0x0000000000010000ULL
  1488. #define IPP_ECC_CTL_COR_ALL 0x0000000000000400ULL
  1489. #define IPP_ECC_CTL_COR_1 0x0000000000000100ULL
  1490. #define IPP_ECC_CTL_COR_LST 0x0000000000000004ULL
  1491. #define IPP_ECC_CTL_COR_SND 0x0000000000000002ULL
  1492. #define IPP_ECC_CTL_COR_FSR 0x0000000000000001ULL
  1493. #define NIU_DFIFO_ENTRIES 1024
  1494. #define ATLAS_P0_P1_DFIFO_ENTRIES 2048
  1495. #define ATLAS_P2_P3_DFIFO_ENTRIES 1024
  1496. #define ZCP_CFIG (FZC_ZCP + 0x00000UL)
  1497. #define ZCP_CFIG_ZCP_32BIT_MODE 0x0000000001000000ULL
  1498. #define ZCP_CFIG_ZCP_DEBUG_SEL 0x0000000000ff0000ULL
  1499. #define ZCP_CFIG_DMA_TH 0x000000000000ffe0ULL
  1500. #define ZCP_CFIG_ECC_CHK_DIS 0x0000000000000010ULL
  1501. #define ZCP_CFIG_PAR_CHK_DIS 0x0000000000000008ULL
  1502. #define ZCP_CFIG_DIS_BUFF_RSP_IF 0x0000000000000004ULL
  1503. #define ZCP_CFIG_DIS_BUFF_REQ_IF 0x0000000000000002ULL
  1504. #define ZCP_CFIG_ZC_ENABLE 0x0000000000000001ULL
  1505. #define ZCP_INT_STAT (FZC_ZCP + 0x00008UL)
  1506. #define ZCP_INT_STAT_RRFIFO_UNDERRUN 0x0000000000008000ULL
  1507. #define ZCP_INT_STAT_RRFIFO_OVERRUN 0x0000000000004000ULL
  1508. #define ZCP_INT_STAT_RSPFIFO_UNCOR_ERR 0x0000000000001000ULL
  1509. #define ZCP_INT_STAT_BUFFER_OVERFLOW 0x0000000000000800ULL
  1510. #define ZCP_INT_STAT_STAT_TBL_PERR 0x0000000000000400ULL
  1511. #define ZCP_INT_STAT_DYN_TBL_PERR 0x0000000000000200ULL
  1512. #define ZCP_INT_STAT_BUF_TBL_PERR 0x0000000000000100ULL
  1513. #define ZCP_INT_STAT_TT_PROGRAM_ERR 0x0000000000000080ULL
  1514. #define ZCP_INT_STAT_RSP_TT_INDEX_ERR 0x0000000000000040ULL
  1515. #define ZCP_INT_STAT_SLV_TT_INDEX_ERR 0x0000000000000020ULL
  1516. #define ZCP_INT_STAT_ZCP_TT_INDEX_ERR 0x0000000000000010ULL
  1517. #define ZCP_INT_STAT_CFIFO_ECC3 0x0000000000000008ULL
  1518. #define ZCP_INT_STAT_CFIFO_ECC2 0x0000000000000004ULL
  1519. #define ZCP_INT_STAT_CFIFO_ECC1 0x0000000000000002ULL
  1520. #define ZCP_INT_STAT_CFIFO_ECC0 0x0000000000000001ULL
  1521. #define ZCP_INT_STAT_ALL 0x000000000000ffffULL
  1522. #define ZCP_INT_MASK (FZC_ZCP + 0x00010UL)
  1523. #define ZCP_INT_MASK_RRFIFO_UNDERRUN 0x0000000000008000ULL
  1524. #define ZCP_INT_MASK_RRFIFO_OVERRUN 0x0000000000004000ULL
  1525. #define ZCP_INT_MASK_LOJ 0x0000000000002000ULL
  1526. #define ZCP_INT_MASK_RSPFIFO_UNCOR_ERR 0x0000000000001000ULL
  1527. #define ZCP_INT_MASK_BUFFER_OVERFLOW 0x0000000000000800ULL
  1528. #define ZCP_INT_MASK_STAT_TBL_PERR 0x0000000000000400ULL
  1529. #define ZCP_INT_MASK_DYN_TBL_PERR 0x0000000000000200ULL
  1530. #define ZCP_INT_MASK_BUF_TBL_PERR 0x0000000000000100ULL
  1531. #define ZCP_INT_MASK_TT_PROGRAM_ERR 0x0000000000000080ULL
  1532. #define ZCP_INT_MASK_RSP_TT_INDEX_ERR 0x0000000000000040ULL
  1533. #define ZCP_INT_MASK_SLV_TT_INDEX_ERR 0x0000000000000020ULL
  1534. #define ZCP_INT_MASK_ZCP_TT_INDEX_ERR 0x0000000000000010ULL
  1535. #define ZCP_INT_MASK_CFIFO_ECC3 0x0000000000000008ULL
  1536. #define ZCP_INT_MASK_CFIFO_ECC2 0x0000000000000004ULL
  1537. #define ZCP_INT_MASK_CFIFO_ECC1 0x0000000000000002ULL
  1538. #define ZCP_INT_MASK_CFIFO_ECC0 0x0000000000000001ULL
  1539. #define ZCP_INT_MASK_ALL 0x000000000000ffffULL
  1540. #define BAM4BUF (FZC_ZCP + 0x00018UL)
  1541. #define BAM4BUF_LOJ 0x0000000080000000ULL
  1542. #define BAM4BUF_EN_CK 0x0000000040000000ULL
  1543. #define BAM4BUF_IDX_END0 0x000000003ff00000ULL
  1544. #define BAM4BUF_IDX_ST0 0x00000000000ffc00ULL
  1545. #define BAM4BUF_OFFSET0 0x00000000000003ffULL
  1546. #define BAM8BUF (FZC_ZCP + 0x00020UL)
  1547. #define BAM8BUF_LOJ 0x0000000080000000ULL
  1548. #define BAM8BUF_EN_CK 0x0000000040000000ULL
  1549. #define BAM8BUF_IDX_END1 0x000000003ff00000ULL
  1550. #define BAM8BUF_IDX_ST1 0x00000000000ffc00ULL
  1551. #define BAM8BUF_OFFSET1 0x00000000000003ffULL
  1552. #define BAM16BUF (FZC_ZCP + 0x00028UL)
  1553. #define BAM16BUF_LOJ 0x0000000080000000ULL
  1554. #define BAM16BUF_EN_CK 0x0000000040000000ULL
  1555. #define BAM16BUF_IDX_END2 0x000000003ff00000ULL
  1556. #define BAM16BUF_IDX_ST2 0x00000000000ffc00ULL
  1557. #define BAM16BUF_OFFSET2 0x00000000000003ffULL
  1558. #define BAM32BUF (FZC_ZCP + 0x00030UL)
  1559. #define BAM32BUF_LOJ 0x0000000080000000ULL
  1560. #define BAM32BUF_EN_CK 0x0000000040000000ULL
  1561. #define BAM32BUF_IDX_END3 0x000000003ff00000ULL
  1562. #define BAM32BUF_IDX_ST3 0x00000000000ffc00ULL
  1563. #define BAM32BUF_OFFSET3 0x00000000000003ffULL
  1564. #define DST4BUF (FZC_ZCP + 0x00038UL)
  1565. #define DST4BUF_DS_OFFSET0 0x00000000000003ffULL
  1566. #define DST8BUF (FZC_ZCP + 0x00040UL)
  1567. #define DST8BUF_DS_OFFSET1 0x00000000000003ffULL
  1568. #define DST16BUF (FZC_ZCP + 0x00048UL)
  1569. #define DST16BUF_DS_OFFSET2 0x00000000000003ffULL
  1570. #define DST32BUF (FZC_ZCP + 0x00050UL)
  1571. #define DST32BUF_DS_OFFSET3 0x00000000000003ffULL
  1572. #define ZCP_RAM_DATA0 (FZC_ZCP + 0x00058UL)
  1573. #define ZCP_RAM_DATA0_DAT0 0x00000000ffffffffULL
  1574. #define ZCP_RAM_DATA1 (FZC_ZCP + 0x00060UL)
  1575. #define ZCP_RAM_DAT10_DAT1 0x00000000ffffffffULL
  1576. #define ZCP_RAM_DATA2 (FZC_ZCP + 0x00068UL)
  1577. #define ZCP_RAM_DATA2_DAT2 0x00000000ffffffffULL
  1578. #define ZCP_RAM_DATA3 (FZC_ZCP + 0x00070UL)
  1579. #define ZCP_RAM_DATA3_DAT3 0x00000000ffffffffULL
  1580. #define ZCP_RAM_DATA4 (FZC_ZCP + 0x00078UL)
  1581. #define ZCP_RAM_DATA4_DAT4 0x00000000000000ffULL
  1582. #define ZCP_RAM_BE (FZC_ZCP + 0x00080UL)
  1583. #define ZCP_RAM_BE_VAL 0x000000000001ffffULL
  1584. #define ZCP_RAM_ACC (FZC_ZCP + 0x00088UL)
  1585. #define ZCP_RAM_ACC_BUSY 0x0000000080000000ULL
  1586. #define ZCP_RAM_ACC_READ 0x0000000040000000ULL
  1587. #define ZCP_RAM_ACC_WRITE 0x0000000000000000ULL
  1588. #define ZCP_RAM_ACC_LOJ 0x0000000020000000ULL
  1589. #define ZCP_RAM_ACC_ZFCID 0x000000001ffe0000ULL
  1590. #define ZCP_RAM_ACC_ZFCID_SHIFT 17
  1591. #define ZCP_RAM_ACC_RAM_SEL 0x000000000001f000ULL
  1592. #define ZCP_RAM_ACC_RAM_SEL_SHIFT 12
  1593. #define ZCP_RAM_ACC_CFIFOADDR 0x0000000000000fffULL
  1594. #define ZCP_RAM_ACC_CFIFOADDR_SHIFT 0
  1595. #define ZCP_RAM_SEL_BAM(INDEX) (0x00 + (INDEX))
  1596. #define ZCP_RAM_SEL_TT_STATIC 0x08
  1597. #define ZCP_RAM_SEL_TT_DYNAMIC 0x09
  1598. #define ZCP_RAM_SEL_CFIFO(PORT) (0x10 + (PORT))
  1599. #define NIU_CFIFO_ENTRIES 1024
  1600. #define ATLAS_P0_P1_CFIFO_ENTRIES 2048
  1601. #define ATLAS_P2_P3_CFIFO_ENTRIES 1024
  1602. #define CHK_BIT_DATA (FZC_ZCP + 0x00090UL)
  1603. #define CHK_BIT_DATA_DATA 0x000000000000ffffULL
  1604. #define RESET_CFIFO (FZC_ZCP + 0x00098UL)
  1605. #define RESET_CFIFO_RST(PORT) (0x1 << (PORT))
  1606. #define CFIFO_ECC(PORT) (FZC_ZCP + 0x000a0UL + (PORT) * 8UL)
  1607. #define CFIFO_ECC_DIS_DBLBIT_ERR 0x0000000080000000ULL
  1608. #define CFIFO_ECC_DBLBIT_ERR 0x0000000000020000ULL
  1609. #define CFIFO_ECC_SINGLEBIT_ERR 0x0000000000010000ULL
  1610. #define CFIFO_ECC_ALL_PKT 0x0000000000000400ULL
  1611. #define CFIFO_ECC_LAST_LINE 0x0000000000000004ULL
  1612. #define CFIFO_ECC_2ND_LINE 0x0000000000000002ULL
  1613. #define CFIFO_ECC_1ST_LINE 0x0000000000000001ULL
  1614. #define ZCP_TRAINING_VECTOR (FZC_ZCP + 0x000c0UL)
  1615. #define ZCP_TRAINING_VECTOR_VECTOR 0x00000000ffffffffULL
  1616. #define ZCP_STATE_MACHINE (FZC_ZCP + 0x000c8UL)
  1617. #define ZCP_STATE_MACHINE_SM 0x00000000ffffffffULL
  1618. /* Same bits as ZCP_INT_STAT */
  1619. #define ZCP_INT_STAT_TEST (FZC_ZCP + 0x00108UL)
  1620. #define RXDMA_CFIG1(IDX) (DMC + 0x00000UL + (IDX) * 0x200UL)
  1621. #define RXDMA_CFIG1_EN 0x0000000080000000ULL
  1622. #define RXDMA_CFIG1_RST 0x0000000040000000ULL
  1623. #define RXDMA_CFIG1_QST 0x0000000020000000ULL
  1624. #define RXDMA_CFIG1_MBADDR_H 0x0000000000000fffULL /* mboxaddr 43:32 */
  1625. #define RXDMA_CFIG2(IDX) (DMC + 0x00008UL + (IDX) * 0x200UL)
  1626. #define RXDMA_CFIG2_MBADDR_L 0x00000000ffffffc0ULL /* mboxaddr 31:6 */
  1627. #define RXDMA_CFIG2_OFFSET 0x0000000000000006ULL
  1628. #define RXDMA_CFIG2_OFFSET_SHIFT 1
  1629. #define RXDMA_CFIG2_FULL_HDR 0x0000000000000001ULL
  1630. #define RBR_CFIG_A(IDX) (DMC + 0x00010UL + (IDX) * 0x200UL)
  1631. #define RBR_CFIG_A_LEN 0xffff000000000000ULL
  1632. #define RBR_CFIG_A_LEN_SHIFT 48
  1633. #define RBR_CFIG_A_STADDR_BASE 0x00000ffffffc0000ULL
  1634. #define RBR_CFIG_A_STADDR 0x000000000003ffc0ULL
  1635. #define RBR_CFIG_B(IDX) (DMC + 0x00018UL + (IDX) * 0x200UL)
  1636. #define RBR_CFIG_B_BLKSIZE 0x0000000003000000ULL
  1637. #define RBR_CFIG_B_BLKSIZE_SHIFT 24
  1638. #define RBR_CFIG_B_VLD2 0x0000000000800000ULL
  1639. #define RBR_CFIG_B_BUFSZ2 0x0000000000030000ULL
  1640. #define RBR_CFIG_B_BUFSZ2_SHIFT 16
  1641. #define RBR_CFIG_B_VLD1 0x0000000000008000ULL
  1642. #define RBR_CFIG_B_BUFSZ1 0x0000000000000300ULL
  1643. #define RBR_CFIG_B_BUFSZ1_SHIFT 8
  1644. #define RBR_CFIG_B_VLD0 0x0000000000000080ULL
  1645. #define RBR_CFIG_B_BUFSZ0 0x0000000000000003ULL
  1646. #define RBR_CFIG_B_BUFSZ0_SHIFT 0
  1647. #define RBR_BLKSIZE_4K 0x0
  1648. #define RBR_BLKSIZE_8K 0x1
  1649. #define RBR_BLKSIZE_16K 0x2
  1650. #define RBR_BLKSIZE_32K 0x3
  1651. #define RBR_BUFSZ2_2K 0x0
  1652. #define RBR_BUFSZ2_4K 0x1
  1653. #define RBR_BUFSZ2_8K 0x2
  1654. #define RBR_BUFSZ2_16K 0x3
  1655. #define RBR_BUFSZ1_1K 0x0
  1656. #define RBR_BUFSZ1_2K 0x1
  1657. #define RBR_BUFSZ1_4K 0x2
  1658. #define RBR_BUFSZ1_8K 0x3
  1659. #define RBR_BUFSZ0_256 0x0
  1660. #define RBR_BUFSZ0_512 0x1
  1661. #define RBR_BUFSZ0_1K 0x2
  1662. #define RBR_BUFSZ0_2K 0x3
  1663. #define RBR_KICK(IDX) (DMC + 0x00020UL + (IDX) * 0x200UL)
  1664. #define RBR_KICK_BKADD 0x000000000000ffffULL
  1665. #define RBR_STAT(IDX) (DMC + 0x00028UL + (IDX) * 0x200UL)
  1666. #define RBR_STAT_QLEN 0x000000000000ffffULL
  1667. #define RBR_HDH(IDX) (DMC + 0x00030UL + (IDX) * 0x200UL)
  1668. #define RBR_HDH_HEAD_H 0x0000000000000fffULL
  1669. #define RBR_HDL(IDX) (DMC + 0x00038UL + (IDX) * 0x200UL)
  1670. #define RBR_HDL_HEAD_L 0x00000000fffffffcULL
  1671. #define RCRCFIG_A(IDX) (DMC + 0x00040UL + (IDX) * 0x200UL)
  1672. #define RCRCFIG_A_LEN 0xffff000000000000ULL
  1673. #define RCRCFIG_A_LEN_SHIFT 48
  1674. #define RCRCFIG_A_STADDR_BASE 0x00000ffffff80000ULL
  1675. #define RCRCFIG_A_STADDR 0x000000000007ffc0ULL
  1676. #define RCRCFIG_B(IDX) (DMC + 0x00048UL + (IDX) * 0x200UL)
  1677. #define RCRCFIG_B_PTHRES 0x00000000ffff0000ULL
  1678. #define RCRCFIG_B_PTHRES_SHIFT 16
  1679. #define RCRCFIG_B_ENTOUT 0x0000000000008000ULL
  1680. #define RCRCFIG_B_TIMEOUT 0x000000000000003fULL
  1681. #define RCRCFIG_B_TIMEOUT_SHIFT 0
  1682. #define RCRSTAT_A(IDX) (DMC + 0x00050UL + (IDX) * 0x200UL)
  1683. #define RCRSTAT_A_QLEN 0x000000000000ffffULL
  1684. #define RCRSTAT_B(IDX) (DMC + 0x00058UL + (IDX) * 0x200UL)
  1685. #define RCRSTAT_B_TIPTR_H 0x0000000000000fffULL
  1686. #define RCRSTAT_C(IDX) (DMC + 0x00060UL + (IDX) * 0x200UL)
  1687. #define RCRSTAT_C_TIPTR_L 0x00000000fffffff8ULL
  1688. #define RX_DMA_CTL_STAT(IDX) (DMC + 0x00070UL + (IDX) * 0x200UL)
  1689. #define RX_DMA_CTL_STAT_RBR_TMOUT 0x0020000000000000ULL
  1690. #define RX_DMA_CTL_STAT_RSP_CNT_ERR 0x0010000000000000ULL
  1691. #define RX_DMA_CTL_STAT_BYTE_EN_BUS 0x0008000000000000ULL
  1692. #define RX_DMA_CTL_STAT_RSP_DAT_ERR 0x0004000000000000ULL
  1693. #define RX_DMA_CTL_STAT_RCR_ACK_ERR 0x0002000000000000ULL
  1694. #define RX_DMA_CTL_STAT_DC_FIFO_ERR 0x0001000000000000ULL
  1695. #define RX_DMA_CTL_STAT_MEX 0x0000800000000000ULL
  1696. #define RX_DMA_CTL_STAT_RCRTHRES 0x0000400000000000ULL
  1697. #define RX_DMA_CTL_STAT_RCRTO 0x0000200000000000ULL
  1698. #define RX_DMA_CTL_STAT_RCR_SHA_PAR 0x0000100000000000ULL
  1699. #define RX_DMA_CTL_STAT_RBR_PRE_PAR 0x0000080000000000ULL
  1700. #define RX_DMA_CTL_STAT_PORT_DROP_PKT 0x0000040000000000ULL
  1701. #define RX_DMA_CTL_STAT_WRED_DROP 0x0000020000000000ULL
  1702. #define RX_DMA_CTL_STAT_RBR_PRE_EMTY 0x0000010000000000ULL
  1703. #define RX_DMA_CTL_STAT_RCRSHADOW_FULL 0x0000008000000000ULL
  1704. #define RX_DMA_CTL_STAT_CONFIG_ERR 0x0000004000000000ULL
  1705. #define RX_DMA_CTL_STAT_RCRINCON 0x0000002000000000ULL
  1706. #define RX_DMA_CTL_STAT_RCRFULL 0x0000001000000000ULL
  1707. #define RX_DMA_CTL_STAT_RBR_EMPTY 0x0000000800000000ULL
  1708. #define RX_DMA_CTL_STAT_RBRFULL 0x0000000400000000ULL
  1709. #define RX_DMA_CTL_STAT_RBRLOGPAGE 0x0000000200000000ULL
  1710. #define RX_DMA_CTL_STAT_CFIGLOGPAGE 0x0000000100000000ULL
  1711. #define RX_DMA_CTL_STAT_PTRREAD 0x00000000ffff0000ULL
  1712. #define RX_DMA_CTL_STAT_PTRREAD_SHIFT 16
  1713. #define RX_DMA_CTL_STAT_PKTREAD 0x000000000000ffffULL
  1714. #define RX_DMA_CTL_STAT_PKTREAD_SHIFT 0
  1715. #define RX_DMA_CTL_STAT_CHAN_FATAL (RX_DMA_CTL_STAT_RBR_TMOUT | \
  1716. RX_DMA_CTL_STAT_RSP_CNT_ERR | \
  1717. RX_DMA_CTL_STAT_BYTE_EN_BUS | \
  1718. RX_DMA_CTL_STAT_RSP_DAT_ERR | \
  1719. RX_DMA_CTL_STAT_RCR_ACK_ERR | \
  1720. RX_DMA_CTL_STAT_RCR_SHA_PAR | \
  1721. RX_DMA_CTL_STAT_RBR_PRE_PAR | \
  1722. RX_DMA_CTL_STAT_CONFIG_ERR | \
  1723. RX_DMA_CTL_STAT_RCRINCON | \
  1724. RX_DMA_CTL_STAT_RCRFULL | \
  1725. RX_DMA_CTL_STAT_RBRFULL | \
  1726. RX_DMA_CTL_STAT_RBRLOGPAGE | \
  1727. RX_DMA_CTL_STAT_CFIGLOGPAGE)
  1728. #define RX_DMA_CTL_STAT_PORT_FATAL (RX_DMA_CTL_STAT_DC_FIFO_ERR)
  1729. #define RX_DMA_CTL_WRITE_CLEAR_ERRS (RX_DMA_CTL_STAT_RBR_EMPTY | \
  1730. RX_DMA_CTL_STAT_RCRSHADOW_FULL | \
  1731. RX_DMA_CTL_STAT_RBR_PRE_EMTY | \
  1732. RX_DMA_CTL_STAT_WRED_DROP | \
  1733. RX_DMA_CTL_STAT_PORT_DROP_PKT | \
  1734. RX_DMA_CTL_STAT_RCRTO | \
  1735. RX_DMA_CTL_STAT_RCRTHRES | \
  1736. RX_DMA_CTL_STAT_DC_FIFO_ERR)
  1737. #define RCR_FLSH(IDX) (DMC + 0x00078UL + (IDX) * 0x200UL)
  1738. #define RCR_FLSH_FLSH 0x0000000000000001ULL
  1739. #define RXMISC(IDX) (DMC + 0x00090UL + (IDX) * 0x200UL)
  1740. #define RXMISC_OFLOW 0x0000000000010000ULL
  1741. #define RXMISC_COUNT 0x000000000000ffffULL
  1742. #define RX_DMA_CTL_STAT_DBG(IDX) (DMC + 0x00098UL + (IDX) * 0x200UL)
  1743. #define RX_DMA_CTL_STAT_DBG_RBR_TMOUT 0x0020000000000000ULL
  1744. #define RX_DMA_CTL_STAT_DBG_RSP_CNT_ERR 0x0010000000000000ULL
  1745. #define RX_DMA_CTL_STAT_DBG_BYTE_EN_BUS 0x0008000000000000ULL
  1746. #define RX_DMA_CTL_STAT_DBG_RSP_DAT_ERR 0x0004000000000000ULL
  1747. #define RX_DMA_CTL_STAT_DBG_RCR_ACK_ERR 0x0002000000000000ULL
  1748. #define RX_DMA_CTL_STAT_DBG_DC_FIFO_ERR 0x0001000000000000ULL
  1749. #define RX_DMA_CTL_STAT_DBG_MEX 0x0000800000000000ULL
  1750. #define RX_DMA_CTL_STAT_DBG_RCRTHRES 0x0000400000000000ULL
  1751. #define RX_DMA_CTL_STAT_DBG_RCRTO 0x0000200000000000ULL
  1752. #define RX_DMA_CTL_STAT_DBG_RCR_SHA_PAR 0x0000100000000000ULL
  1753. #define RX_DMA_CTL_STAT_DBG_RBR_PRE_PAR 0x0000080000000000ULL
  1754. #define RX_DMA_CTL_STAT_DBG_PORT_DROP_PKT 0x0000040000000000ULL
  1755. #define RX_DMA_CTL_STAT_DBG_WRED_DROP 0x0000020000000000ULL
  1756. #define RX_DMA_CTL_STAT_DBG_RBR_PRE_EMTY 0x0000010000000000ULL
  1757. #define RX_DMA_CTL_STAT_DBG_RCRSHADOW_FULL 0x0000008000000000ULL
  1758. #define RX_DMA_CTL_STAT_DBG_CONFIG_ERR 0x0000004000000000ULL
  1759. #define RX_DMA_CTL_STAT_DBG_RCRINCON 0x0000002000000000ULL
  1760. #define RX_DMA_CTL_STAT_DBG_RCRFULL 0x0000001000000000ULL
  1761. #define RX_DMA_CTL_STAT_DBG_RBR_EMPTY 0x0000000800000000ULL
  1762. #define RX_DMA_CTL_STAT_DBG_RBRFULL 0x0000000400000000ULL
  1763. #define RX_DMA_CTL_STAT_DBG_RBRLOGPAGE 0x0000000200000000ULL
  1764. #define RX_DMA_CTL_STAT_DBG_CFIGLOGPAGE 0x0000000100000000ULL
  1765. #define RX_DMA_CTL_STAT_DBG_PTRREAD 0x00000000ffff0000ULL
  1766. #define RX_DMA_CTL_STAT_DBG_PKTREAD 0x000000000000ffffULL
  1767. #define RX_DMA_ENT_MSK(IDX) (DMC + 0x00068UL + (IDX) * 0x200UL)
  1768. #define RX_DMA_ENT_MSK_RBR_TMOUT 0x0000000000200000ULL
  1769. #define RX_DMA_ENT_MSK_RSP_CNT_ERR 0x0000000000100000ULL
  1770. #define RX_DMA_ENT_MSK_BYTE_EN_BUS 0x0000000000080000ULL
  1771. #define RX_DMA_ENT_MSK_RSP_DAT_ERR 0x0000000000040000ULL
  1772. #define RX_DMA_ENT_MSK_RCR_ACK_ERR 0x0000000000020000ULL
  1773. #define RX_DMA_ENT_MSK_DC_FIFO_ERR 0x0000000000010000ULL
  1774. #define RX_DMA_ENT_MSK_RCRTHRES 0x0000000000004000ULL
  1775. #define RX_DMA_ENT_MSK_RCRTO 0x0000000000002000ULL
  1776. #define RX_DMA_ENT_MSK_RCR_SHA_PAR 0x0000000000001000ULL
  1777. #define RX_DMA_ENT_MSK_RBR_PRE_PAR 0x0000000000000800ULL
  1778. #define RX_DMA_ENT_MSK_PORT_DROP_PKT 0x0000000000000400ULL
  1779. #define RX_DMA_ENT_MSK_WRED_DROP 0x0000000000000200ULL
  1780. #define RX_DMA_ENT_MSK_RBR_PRE_EMTY 0x0000000000000100ULL
  1781. #define RX_DMA_ENT_MSK_RCR_SHADOW_FULL 0x0000000000000080ULL
  1782. #define RX_DMA_ENT_MSK_CONFIG_ERR 0x0000000000000040ULL
  1783. #define RX_DMA_ENT_MSK_RCRINCON 0x0000000000000020ULL
  1784. #define RX_DMA_ENT_MSK_RCRFULL 0x0000000000000010ULL
  1785. #define RX_DMA_ENT_MSK_RBR_EMPTY 0x0000000000000008ULL
  1786. #define RX_DMA_ENT_MSK_RBRFULL 0x0000000000000004ULL
  1787. #define RX_DMA_ENT_MSK_RBRLOGPAGE 0x0000000000000002ULL
  1788. #define RX_DMA_ENT_MSK_CFIGLOGPAGE 0x0000000000000001ULL
  1789. #define RX_DMA_ENT_MSK_ALL 0x00000000003f7fffULL
  1790. #define TX_RNG_CFIG(IDX) (DMC + 0x40000UL + (IDX) * 0x200UL)
  1791. #define TX_RNG_CFIG_LEN 0x1fff000000000000ULL
  1792. #define TX_RNG_CFIG_LEN_SHIFT 48
  1793. #define TX_RNG_CFIG_STADDR_BASE 0x00000ffffff80000ULL
  1794. #define TX_RNG_CFIG_STADDR 0x000000000007ffc0ULL
  1795. #define TX_RING_HDL(IDX) (DMC + 0x40010UL + (IDX) * 0x200UL)
  1796. #define TX_RING_HDL_WRAP 0x0000000000080000ULL
  1797. #define TX_RING_HDL_HEAD 0x000000000007fff8ULL
  1798. #define TX_RING_HDL_HEAD_SHIFT 3
  1799. #define TX_RING_KICK(IDX) (DMC + 0x40018UL + (IDX) * 0x200UL)
  1800. #define TX_RING_KICK_WRAP 0x0000000000080000ULL
  1801. #define TX_RING_KICK_TAIL 0x000000000007fff8ULL
  1802. #define TX_ENT_MSK(IDX) (DMC + 0x40020UL + (IDX) * 0x200UL)
  1803. #define TX_ENT_MSK_MK 0x0000000000008000ULL
  1804. #define TX_ENT_MSK_MBOX_ERR 0x0000000000000080ULL
  1805. #define TX_ENT_MSK_PKT_SIZE_ERR 0x0000000000000040ULL
  1806. #define TX_ENT_MSK_TX_RING_OFLOW 0x0000000000000020ULL
  1807. #define TX_ENT_MSK_PREF_BUF_ECC_ERR 0x0000000000000010ULL
  1808. #define TX_ENT_MSK_NACK_PREF 0x0000000000000008ULL
  1809. #define TX_ENT_MSK_NACK_PKT_RD 0x0000000000000004ULL
  1810. #define TX_ENT_MSK_CONF_PART_ERR 0x0000000000000002ULL
  1811. #define TX_ENT_MSK_PKT_PRT_ERR 0x0000000000000001ULL
  1812. #define TX_CS(IDX) (DMC + 0x40028UL + (IDX)*0x200UL)
  1813. #define TX_CS_PKT_CNT 0x0fff000000000000ULL
  1814. #define TX_CS_PKT_CNT_SHIFT 48
  1815. #define TX_CS_LASTMARK 0x00000fff00000000ULL
  1816. #define TX_CS_LASTMARK_SHIFT 32
  1817. #define TX_CS_RST 0x0000000080000000ULL
  1818. #define TX_CS_RST_STATE 0x0000000040000000ULL
  1819. #define TX_CS_MB 0x0000000020000000ULL
  1820. #define TX_CS_STOP_N_GO 0x0000000010000000ULL
  1821. #define TX_CS_SNG_STATE 0x0000000008000000ULL
  1822. #define TX_CS_MK 0x0000000000008000ULL
  1823. #define TX_CS_MMK 0x0000000000004000ULL
  1824. #define TX_CS_MBOX_ERR 0x0000000000000080ULL
  1825. #define TX_CS_PKT_SIZE_ERR 0x0000000000000040ULL
  1826. #define TX_CS_TX_RING_OFLOW 0x0000000000000020ULL
  1827. #define TX_CS_PREF_BUF_PAR_ERR 0x0000000000000010ULL
  1828. #define TX_CS_NACK_PREF 0x0000000000000008ULL
  1829. #define TX_CS_NACK_PKT_RD 0x0000000000000004ULL
  1830. #define TX_CS_CONF_PART_ERR 0x0000000000000002ULL
  1831. #define TX_CS_PKT_PRT_ERR 0x0000000000000001ULL
  1832. #define TXDMA_MBH(IDX) (DMC + 0x40030UL + (IDX) * 0x200UL)
  1833. #define TXDMA_MBH_MBADDR 0x0000000000000fffULL
  1834. #define TXDMA_MBL(IDX) (DMC + 0x40038UL + (IDX) * 0x200UL)
  1835. #define TXDMA_MBL_MBADDR 0x00000000ffffffc0ULL
  1836. #define TX_DMA_PRE_ST(IDX) (DMC + 0x40040UL + (IDX) * 0x200UL)
  1837. #define TX_DMA_PRE_ST_SHADOW_HD 0x000000000007ffffULL
  1838. #define TX_RNG_ERR_LOGH(IDX) (DMC + 0x40048UL + (IDX) * 0x200UL)
  1839. #define TX_RNG_ERR_LOGH_ERR 0x0000000080000000ULL
  1840. #define TX_RNG_ERR_LOGH_MERR 0x0000000040000000ULL
  1841. #define TX_RNG_ERR_LOGH_ERRCODE 0x0000000038000000ULL
  1842. #define TX_RNG_ERR_LOGH_ERRADDR 0x0000000000000fffULL
  1843. #define TX_RNG_ERR_LOGL(IDX) (DMC + 0x40050UL + (IDX) * 0x200UL)
  1844. #define TX_RNG_ERR_LOGL_ERRADDR 0x00000000ffffffffULL
  1845. #define TDMC_INTR_DBG(IDX) (DMC + 0x40060UL + (IDX) * 0x200UL)
  1846. #define TDMC_INTR_DBG_MK 0x0000000000008000ULL
  1847. #define TDMC_INTR_DBG_MBOX_ERR 0x0000000000000080ULL
  1848. #define TDMC_INTR_DBG_PKT_SIZE_ERR 0x0000000000000040ULL
  1849. #define TDMC_INTR_DBG_TX_RING_OFLOW 0x0000000000000020ULL
  1850. #define TDMC_INTR_DBG_PREF_BUF_PAR_ERR 0x0000000000000010ULL
  1851. #define TDMC_INTR_DBG_NACK_PREF 0x0000000000000008ULL
  1852. #define TDMC_INTR_DBG_NACK_PKT_RD 0x0000000000000004ULL
  1853. #define TDMC_INTR_DBG_CONF_PART_ERR 0x0000000000000002ULL
  1854. #define TDMC_INTR_DBG_PKT_PART_ERR 0x0000000000000001ULL
  1855. #define TX_CS_DBG(IDX) (DMC + 0x40068UL + (IDX) * 0x200UL)
  1856. #define TX_CS_DBG_PKT_CNT 0x0fff000000000000ULL
  1857. #define TDMC_INJ_PAR_ERR(IDX) (DMC + 0x45040UL + (IDX) * 0x200UL)
  1858. #define TDMC_INJ_PAR_ERR_VAL 0x000000000000ffffULL
  1859. #define TDMC_DBG_SEL(IDX) (DMC + 0x45080UL + (IDX) * 0x200UL)
  1860. #define TDMC_DBG_SEL_DBG_SEL 0x000000000000003fULL
  1861. #define TDMC_TRAINING_VECTOR(IDX) (DMC + 0x45088UL + (IDX) * 0x200UL)
  1862. #define TDMC_TRAINING_VECTOR_VEC 0x00000000ffffffffULL
  1863. #define TXC_DMA_MAX(CHAN) (FZC_TXC + 0x00000UL + (CHAN)*0x1000UL)
  1864. #define TXC_DMA_MAX_LEN(CHAN) (FZC_TXC + 0x00008UL + (CHAN)*0x1000UL)
  1865. #define TXC_CONTROL (FZC_TXC + 0x20000UL)
  1866. #define TXC_CONTROL_ENABLE 0x0000000000000010ULL
  1867. #define TXC_CONTROL_PORT_ENABLE(X) (1 << (X))
  1868. #define TXC_TRAINING_VEC (FZC_TXC + 0x20008UL)
  1869. #define TXC_TRAINING_VEC_MASK 0x00000000ffffffffULL
  1870. #define TXC_DEBUG (FZC_TXC + 0x20010UL)
  1871. #define TXC_DEBUG_SELECT 0x000000000000003fULL
  1872. #define TXC_MAX_REORDER (FZC_TXC + 0x20018UL)
  1873. #define TXC_MAX_REORDER_PORT3 0x000000000f000000ULL
  1874. #define TXC_MAX_REORDER_PORT2 0x00000000000f0000ULL
  1875. #define TXC_MAX_REORDER_PORT1 0x0000000000000f00ULL
  1876. #define TXC_MAX_REORDER_PORT0 0x000000000000000fULL
  1877. #define TXC_PORT_CTL(PORT) (FZC_TXC + 0x20020UL + (PORT)*0x100UL)
  1878. #define TXC_PORT_CTL_CLR_ALL_STAT 0x0000000000000001ULL
  1879. #define TXC_PKT_STUFFED(PORT) (FZC_TXC + 0x20030UL + (PORT)*0x100UL)
  1880. #define TXC_PKT_STUFFED_PP_REORDER 0x00000000ffff0000ULL
  1881. #define TXC_PKT_STUFFED_PP_PACKETASSY 0x000000000000ffffULL
  1882. #define TXC_PKT_XMIT(PORT) (FZC_TXC + 0x20038UL + (PORT)*0x100UL)
  1883. #define TXC_PKT_XMIT_BYTES 0x00000000ffff0000ULL
  1884. #define TXC_PKT_XMIT_PKTS 0x000000000000ffffULL
  1885. #define TXC_ROECC_CTL(PORT) (FZC_TXC + 0x20040UL + (PORT)*0x100UL)
  1886. #define TXC_ROECC_CTL_DISABLE_UE 0x0000000080000000ULL
  1887. #define TXC_ROECC_CTL_DBL_BIT_ERR 0x0000000000020000ULL
  1888. #define TXC_ROECC_CTL_SNGL_BIT_ERR 0x0000000000010000ULL
  1889. #define TXC_ROECC_CTL_ALL_PKTS 0x0000000000000400ULL
  1890. #define TXC_ROECC_CTL_ALT_PKTS 0x0000000000000200ULL
  1891. #define TXC_ROECC_CTL_ONE_PKT_ONLY 0x0000000000000100ULL
  1892. #define TXC_ROECC_CTL_LST_PKT_LINE 0x0000000000000004ULL
  1893. #define TXC_ROECC_CTL_2ND_PKT_LINE 0x0000000000000002ULL
  1894. #define TXC_ROECC_CTL_1ST_PKT_LINE 0x0000000000000001ULL
  1895. #define TXC_ROECC_ST(PORT) (FZC_TXC + 0x20048UL + (PORT)*0x100UL)
  1896. #define TXC_ROECC_CLR_ST 0x0000000080000000ULL
  1897. #define TXC_ROECC_CE 0x0000000000020000ULL
  1898. #define TXC_ROECC_UE 0x0000000000010000ULL
  1899. #define TXC_ROECC_ST_ECC_ADDR 0x00000000000003ffULL
  1900. #define TXC_RO_DATA0(PORT) (FZC_TXC + 0x20050UL + (PORT)*0x100UL)
  1901. #define TXC_RO_DATA0_DATA0 0x00000000ffffffffULL /* bits 31:0 */
  1902. #define TXC_RO_DATA1(PORT) (FZC_TXC + 0x20058UL + (PORT)*0x100UL)
  1903. #define TXC_RO_DATA1_DATA1 0x00000000ffffffffULL /* bits 63:32 */
  1904. #define TXC_RO_DATA2(PORT) (FZC_TXC + 0x20060UL + (PORT)*0x100UL)
  1905. #define TXC_RO_DATA2_DATA2 0x00000000ffffffffULL /* bits 95:64 */
  1906. #define TXC_RO_DATA3(PORT) (FZC_TXC + 0x20068UL + (PORT)*0x100UL)
  1907. #define TXC_RO_DATA3_DATA3 0x00000000ffffffffULL /* bits 127:96 */
  1908. #define TXC_RO_DATA4(PORT) (FZC_TXC + 0x20070UL + (PORT)*0x100UL)
  1909. #define TXC_RO_DATA4_DATA4 0x0000000000ffffffULL /* bits 151:128 */
  1910. #define TXC_SFECC_CTL(PORT) (FZC_TXC + 0x20078UL + (PORT)*0x100UL)
  1911. #define TXC_SFECC_CTL_DISABLE_UE 0x0000000080000000ULL
  1912. #define TXC_SFECC_CTL_DBL_BIT_ERR 0x0000000000020000ULL
  1913. #define TXC_SFECC_CTL_SNGL_BIT_ERR 0x0000000000010000ULL
  1914. #define TXC_SFECC_CTL_ALL_PKTS 0x0000000000000400ULL
  1915. #define TXC_SFECC_CTL_ALT_PKTS 0x0000000000000200ULL
  1916. #define TXC_SFECC_CTL_ONE_PKT_ONLY 0x0000000000000100ULL
  1917. #define TXC_SFECC_CTL_LST_PKT_LINE 0x0000000000000004ULL
  1918. #define TXC_SFECC_CTL_2ND_PKT_LINE 0x0000000000000002ULL
  1919. #define TXC_SFECC_CTL_1ST_PKT_LINE 0x0000000000000001ULL
  1920. #define TXC_SFECC_ST(PORT) (FZC_TXC + 0x20080UL + (PORT)*0x100UL)
  1921. #define TXC_SFECC_ST_CLR_ST 0x0000000080000000ULL
  1922. #define TXC_SFECC_ST_CE 0x0000000000020000ULL
  1923. #define TXC_SFECC_ST_UE 0x0000000000010000ULL
  1924. #define TXC_SFECC_ST_ECC_ADDR 0x00000000000003ffULL
  1925. #define TXC_SF_DATA0(PORT) (FZC_TXC + 0x20088UL + (PORT)*0x100UL)
  1926. #define TXC_SF_DATA0_DATA0 0x00000000ffffffffULL /* bits 31:0 */
  1927. #define TXC_SF_DATA1(PORT) (FZC_TXC + 0x20090UL + (PORT)*0x100UL)
  1928. #define TXC_SF_DATA1_DATA1 0x00000000ffffffffULL /* bits 63:32 */
  1929. #define TXC_SF_DATA2(PORT) (FZC_TXC + 0x20098UL + (PORT)*0x100UL)
  1930. #define TXC_SF_DATA2_DATA2 0x00000000ffffffffULL /* bits 95:64 */
  1931. #define TXC_SF_DATA3(PORT) (FZC_TXC + 0x200a0UL + (PORT)*0x100UL)
  1932. #define TXC_SF_DATA3_DATA3 0x00000000ffffffffULL /* bits 127:96 */
  1933. #define TXC_SF_DATA4(PORT) (FZC_TXC + 0x200a8UL + (PORT)*0x100UL)
  1934. #define TXC_SF_DATA4_DATA4 0x0000000000ffffffULL /* bits 151:128 */
  1935. #define TXC_RO_TIDS(PORT) (FZC_TXC + 0x200b0UL + (PORT)*0x100UL)
  1936. #define TXC_RO_TIDS_IN_USE 0x00000000ffffffffULL
  1937. #define TXC_RO_STATE0(PORT) (FZC_TXC + 0x200b8UL + (PORT)*0x100UL)
  1938. #define TXC_RO_STATE0_DUPLICATE_TID 0x00000000ffffffffULL
  1939. #define TXC_RO_STATE1(PORT) (FZC_TXC + 0x200c0UL + (PORT)*0x100UL)
  1940. #define TXC_RO_STATE1_UNUSED_TID 0x00000000ffffffffULL
  1941. #define TXC_RO_STATE2(PORT) (FZC_TXC + 0x200c8UL + (PORT)*0x100UL)
  1942. #define TXC_RO_STATE2_TRANS_TIMEOUT 0x00000000ffffffffULL
  1943. #define TXC_RO_STATE3(PORT) (FZC_TXC + 0x200d0UL + (PORT)*0x100UL)
  1944. #define TXC_RO_STATE3_ENAB_SPC_WMARK 0x0000000080000000ULL
  1945. #define TXC_RO_STATE3_RO_SPC_WMARK 0x000000007fe00000ULL
  1946. #define TXC_RO_STATE3_ROFIFO_SPC_AVAIL 0x00000000001ff800ULL
  1947. #define TXC_RO_STATE3_ENAB_RO_WMARK 0x0000000000000100ULL
  1948. #define TXC_RO_STATE3_HIGH_RO_USED 0x00000000000000f0ULL
  1949. #define TXC_RO_STATE3_NUM_RO_USED 0x000000000000000fULL
  1950. #define TXC_RO_CTL(PORT) (FZC_TXC + 0x200d8UL + (PORT)*0x100UL)
  1951. #define TXC_RO_CTL_CLR_FAIL_STATE 0x0000000080000000ULL
  1952. #define TXC_RO_CTL_RO_ADDR 0x000000000f000000ULL
  1953. #define TXC_RO_CTL_ADDR_FAILED 0x0000000000400000ULL
  1954. #define TXC_RO_CTL_DMA_FAILED 0x0000000000200000ULL
  1955. #define TXC_RO_CTL_LEN_FAILED 0x0000000000100000ULL
  1956. #define TXC_RO_CTL_CAPT_ADDR_FAILED 0x0000000000040000ULL
  1957. #define TXC_RO_CTL_CAPT_DMA_FAILED 0x0000000000020000ULL
  1958. #define TXC_RO_CTL_CAPT_LEN_FAILED 0x0000000000010000ULL
  1959. #define TXC_RO_CTL_RO_STATE_RD_DONE 0x0000000000000080ULL
  1960. #define TXC_RO_CTL_RO_STATE_WR_DONE 0x0000000000000040ULL
  1961. #define TXC_RO_CTL_RO_STATE_RD 0x0000000000000020ULL
  1962. #define TXC_RO_CTL_RO_STATE_WR 0x0000000000000010ULL
  1963. #define TXC_RO_CTL_RO_STATE_ADDR 0x000000000000000fULL
  1964. #define TXC_RO_ST_DATA0(PORT) (FZC_TXC + 0x200e0UL + (PORT)*0x100UL)
  1965. #define TXC_RO_ST_DATA0_DATA0 0x00000000ffffffffULL
  1966. #define TXC_RO_ST_DATA1(PORT) (FZC_TXC + 0x200e8UL + (PORT)*0x100UL)
  1967. #define TXC_RO_ST_DATA1_DATA1 0x00000000ffffffffULL
  1968. #define TXC_RO_ST_DATA2(PORT) (FZC_TXC + 0x200f0UL + (PORT)*0x100UL)
  1969. #define TXC_RO_ST_DATA2_DATA2 0x00000000ffffffffULL
  1970. #define TXC_RO_ST_DATA3(PORT) (FZC_TXC + 0x200f8UL + (PORT)*0x100UL)
  1971. #define TXC_RO_ST_DATA3_DATA3 0x00000000ffffffffULL
  1972. #define TXC_PORT_PACKET_REQ(PORT) (FZC_TXC + 0x20100UL + (PORT)*0x100UL)
  1973. #define TXC_PORT_PACKET_REQ_GATHER_REQ 0x00000000f0000000ULL
  1974. #define TXC_PORT_PACKET_REQ_PKT_REQ 0x000000000fff0000ULL
  1975. #define TXC_PORT_PACKET_REQ_PERR_ABRT 0x000000000000ffffULL
  1976. /* bits are same as TXC_INT_STAT */
  1977. #define TXC_INT_STAT_DBG (FZC_TXC + 0x20420UL)
  1978. #define TXC_INT_STAT (FZC_TXC + 0x20428UL)
  1979. #define TXC_INT_STAT_VAL_SHIFT(PORT) ((PORT) * 8)
  1980. #define TXC_INT_STAT_VAL(PORT) (0x3f << TXC_INT_STAT_VAL_SHIFT(PORT))
  1981. #define TXC_INT_STAT_SF_CE(PORT) (0x01 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1982. #define TXC_INT_STAT_SF_UE(PORT) (0x02 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1983. #define TXC_INT_STAT_RO_CE(PORT) (0x04 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1984. #define TXC_INT_STAT_RO_UE(PORT) (0x08 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1985. #define TXC_INT_STAT_REORDER_ERR(PORT) (0x10 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1986. #define TXC_INT_STAT_PKTASM_DEAD(PORT) (0x20 << TXC_INT_STAT_VAL_SHIFT(PORT))
  1987. #define TXC_INT_MASK (FZC_TXC + 0x20430UL)
  1988. #define TXC_INT_MASK_VAL_SHIFT(PORT) ((PORT) * 8)
  1989. #define TXC_INT_MASK_VAL(PORT) (0x3f << TXC_INT_STAT_VAL_SHIFT(PORT))
  1990. #define TXC_INT_MASK_SF_CE 0x01
  1991. #define TXC_INT_MASK_SF_UE 0x02
  1992. #define TXC_INT_MASK_RO_CE 0x04
  1993. #define TXC_INT_MASK_RO_UE 0x08
  1994. #define TXC_INT_MASK_REORDER_ERR 0x10
  1995. #define TXC_INT_MASK_PKTASM_DEAD 0x20
  1996. #define TXC_INT_MASK_ALL 0x3f
  1997. #define TXC_PORT_DMA(IDX) (FZC_TXC + 0x20028UL + (IDX)*0x100UL)
  1998. #define ESPC_PIO_EN (FZC_PROM + 0x40000UL)
  1999. #define ESPC_PIO_EN_ENABLE 0x0000000000000001ULL
  2000. #define ESPC_PIO_STAT (FZC_PROM + 0x40008UL)
  2001. #define ESPC_PIO_STAT_READ_START 0x0000000080000000ULL
  2002. #define ESPC_PIO_STAT_READ_END 0x0000000040000000ULL
  2003. #define ESPC_PIO_STAT_WRITE_INIT 0x0000000020000000ULL
  2004. #define ESPC_PIO_STAT_WRITE_END 0x0000000010000000ULL
  2005. #define ESPC_PIO_STAT_ADDR 0x0000000003ffff00ULL
  2006. #define ESPC_PIO_STAT_ADDR_SHIFT 8
  2007. #define ESPC_PIO_STAT_DATA 0x00000000000000ffULL
  2008. #define ESPC_PIO_STAT_DATA_SHIFT 0
  2009. #define ESPC_NCR(IDX) (FZC_PROM + 0x40020UL + (IDX)*0x8UL)
  2010. #define ESPC_NCR_VAL 0x00000000ffffffffULL
  2011. #define ESPC_MAC_ADDR0 ESPC_NCR(0)
  2012. #define ESPC_MAC_ADDR1 ESPC_NCR(1)
  2013. #define ESPC_NUM_PORTS_MACS ESPC_NCR(2)
  2014. #define ESPC_NUM_PORTS_MACS_VAL 0x00000000000000ffULL
  2015. #define ESPC_MOD_STR_LEN ESPC_NCR(4)
  2016. #define ESPC_MOD_STR_1 ESPC_NCR(5)
  2017. #define ESPC_MOD_STR_2 ESPC_NCR(6)
  2018. #define ESPC_MOD_STR_3 ESPC_NCR(7)
  2019. #define ESPC_MOD_STR_4 ESPC_NCR(8)
  2020. #define ESPC_MOD_STR_5 ESPC_NCR(9)
  2021. #define ESPC_MOD_STR_6 ESPC_NCR(10)
  2022. #define ESPC_MOD_STR_7 ESPC_NCR(11)
  2023. #define ESPC_MOD_STR_8 ESPC_NCR(12)
  2024. #define ESPC_BD_MOD_STR_LEN ESPC_NCR(13)
  2025. #define ESPC_BD_MOD_STR_1 ESPC_NCR(14)
  2026. #define ESPC_BD_MOD_STR_2 ESPC_NCR(15)
  2027. #define ESPC_BD_MOD_STR_3 ESPC_NCR(16)
  2028. #define ESPC_BD_MOD_STR_4 ESPC_NCR(17)
  2029. #define ESPC_PHY_TYPE ESPC_NCR(18)
  2030. #define ESPC_PHY_TYPE_PORT0 0x00000000ff000000ULL
  2031. #define ESPC_PHY_TYPE_PORT0_SHIFT 24
  2032. #define ESPC_PHY_TYPE_PORT1 0x0000000000ff0000ULL
  2033. #define ESPC_PHY_TYPE_PORT1_SHIFT 16
  2034. #define ESPC_PHY_TYPE_PORT2 0x000000000000ff00ULL
  2035. #define ESPC_PHY_TYPE_PORT2_SHIFT 8
  2036. #define ESPC_PHY_TYPE_PORT3 0x00000000000000ffULL
  2037. #define ESPC_PHY_TYPE_PORT3_SHIFT 0
  2038. #define ESPC_PHY_TYPE_1G_COPPER 3
  2039. #define ESPC_PHY_TYPE_1G_FIBER 2
  2040. #define ESPC_PHY_TYPE_10G_COPPER 1
  2041. #define ESPC_PHY_TYPE_10G_FIBER 0
  2042. #define ESPC_MAX_FM_SZ ESPC_NCR(19)
  2043. #define ESPC_INTR_NUM ESPC_NCR(20)
  2044. #define ESPC_INTR_NUM_PORT0 0x00000000ff000000ULL
  2045. #define ESPC_INTR_NUM_PORT1 0x0000000000ff0000ULL
  2046. #define ESPC_INTR_NUM_PORT2 0x000000000000ff00ULL
  2047. #define ESPC_INTR_NUM_PORT3 0x00000000000000ffULL
  2048. #define ESPC_VER_IMGSZ ESPC_NCR(21)
  2049. #define ESPC_VER_IMGSZ_IMGSZ 0x00000000ffff0000ULL
  2050. #define ESPC_VER_IMGSZ_IMGSZ_SHIFT 16
  2051. #define ESPC_VER_IMGSZ_VER 0x000000000000ffffULL
  2052. #define ESPC_VER_IMGSZ_VER_SHIFT 0
  2053. #define ESPC_CHKSUM ESPC_NCR(22)
  2054. #define ESPC_CHKSUM_SUM 0x00000000000000ffULL
  2055. #define ESPC_EEPROM_SIZE 0x100000
  2056. #define CLASS_CODE_UNRECOG 0x00
  2057. #define CLASS_CODE_DUMMY1 0x01
  2058. #define CLASS_CODE_ETHERTYPE1 0x02
  2059. #define CLASS_CODE_ETHERTYPE2 0x03
  2060. #define CLASS_CODE_USER_PROG1 0x04
  2061. #define CLASS_CODE_USER_PROG2 0x05
  2062. #define CLASS_CODE_USER_PROG3 0x06
  2063. #define CLASS_CODE_USER_PROG4 0x07
  2064. #define CLASS_CODE_TCP_IPV4 0x08
  2065. #define CLASS_CODE_UDP_IPV4 0x09
  2066. #define CLASS_CODE_AH_ESP_IPV4 0x0a
  2067. #define CLASS_CODE_SCTP_IPV4 0x0b
  2068. #define CLASS_CODE_TCP_IPV6 0x0c
  2069. #define CLASS_CODE_UDP_IPV6 0x0d
  2070. #define CLASS_CODE_AH_ESP_IPV6 0x0e
  2071. #define CLASS_CODE_SCTP_IPV6 0x0f
  2072. #define CLASS_CODE_ARP 0x10
  2073. #define CLASS_CODE_RARP 0x11
  2074. #define CLASS_CODE_DUMMY2 0x12
  2075. #define CLASS_CODE_DUMMY3 0x13
  2076. #define CLASS_CODE_DUMMY4 0x14
  2077. #define CLASS_CODE_DUMMY5 0x15
  2078. #define CLASS_CODE_DUMMY6 0x16
  2079. #define CLASS_CODE_DUMMY7 0x17
  2080. #define CLASS_CODE_DUMMY8 0x18
  2081. #define CLASS_CODE_DUMMY9 0x19
  2082. #define CLASS_CODE_DUMMY10 0x1a
  2083. #define CLASS_CODE_DUMMY11 0x1b
  2084. #define CLASS_CODE_DUMMY12 0x1c
  2085. #define CLASS_CODE_DUMMY13 0x1d
  2086. #define CLASS_CODE_DUMMY14 0x1e
  2087. #define CLASS_CODE_DUMMY15 0x1f
  2088. /* Logical devices and device groups */
  2089. #define LDN_RXDMA(CHAN) (0 + (CHAN))
  2090. #define LDN_RESV1(OFF) (16 + (OFF))
  2091. #define LDN_TXDMA(CHAN) (32 + (CHAN))
  2092. #define LDN_RESV2(OFF) (56 + (OFF))
  2093. #define LDN_MIF 63
  2094. #define LDN_MAC(PORT) (64 + (PORT))
  2095. #define LDN_DEVICE_ERROR 68
  2096. #define LDN_MAX LDN_DEVICE_ERROR
  2097. #define NIU_LDG_MIN 0
  2098. #define NIU_LDG_MAX 63
  2099. #define NIU_NUM_LDG 64
  2100. #define LDG_INVALID 0xff
  2101. /* PHY stuff */
  2102. #define NIU_PMA_PMD_DEV_ADDR 1
  2103. #define NIU_PCS_DEV_ADDR 3
  2104. #define NIU_PHY_ID_MASK 0xfffff0f0
  2105. #define NIU_PHY_ID_BCM8704 0x00206030
  2106. #define NIU_PHY_ID_BCM8706 0x00206035
  2107. #define NIU_PHY_ID_BCM5464R 0x002060b0
  2108. #define NIU_PHY_ID_MRVL88X2011 0x01410020
  2109. /* MRVL88X2011 register addresses */
  2110. #define MRVL88X2011_USER_DEV1_ADDR 1
  2111. #define MRVL88X2011_USER_DEV2_ADDR 2
  2112. #define MRVL88X2011_USER_DEV3_ADDR 3
  2113. #define MRVL88X2011_USER_DEV4_ADDR 4
  2114. #define MRVL88X2011_PMA_PMD_CTL_1 0x0000
  2115. #define MRVL88X2011_PMA_PMD_STATUS_1 0x0001
  2116. #define MRVL88X2011_10G_PMD_STATUS_2 0x0008
  2117. #define MRVL88X2011_10G_PMD_TX_DIS 0x0009
  2118. #define MRVL88X2011_10G_XGXS_LANE_STAT 0x0018
  2119. #define MRVL88X2011_GENERAL_CTL 0x8300
  2120. #define MRVL88X2011_LED_BLINK_CTL 0x8303
  2121. #define MRVL88X2011_LED_8_TO_11_CTL 0x8306
  2122. /* MRVL88X2011 register control */
  2123. #define MRVL88X2011_ENA_XFPREFCLK 0x0001
  2124. #define MRVL88X2011_ENA_PMDTX 0x0000
  2125. #define MRVL88X2011_LOOPBACK 0x1
  2126. #define MRVL88X2011_LED_ACT 0x1
  2127. #define MRVL88X2011_LNK_STATUS_OK 0x4
  2128. #define MRVL88X2011_LED_BLKRATE_MASK 0x70
  2129. #define MRVL88X2011_LED_BLKRATE_034MS 0x0
  2130. #define MRVL88X2011_LED_BLKRATE_067MS 0x1
  2131. #define MRVL88X2011_LED_BLKRATE_134MS 0x2
  2132. #define MRVL88X2011_LED_BLKRATE_269MS 0x3
  2133. #define MRVL88X2011_LED_BLKRATE_538MS 0x4
  2134. #define MRVL88X2011_LED_CTL_OFF 0x0
  2135. #define MRVL88X2011_LED_CTL_PCS_ACT 0x5
  2136. #define MRVL88X2011_LED_CTL_MASK 0x7
  2137. #define MRVL88X2011_LED(n,v) ((v)<<((n)*4))
  2138. #define MRVL88X2011_LED_STAT(n,v) ((v)>>((n)*4))
  2139. #define BCM8704_PMA_PMD_DEV_ADDR 1
  2140. #define BCM8704_PCS_DEV_ADDR 2
  2141. #define BCM8704_USER_DEV3_ADDR 3
  2142. #define BCM8704_PHYXS_DEV_ADDR 4
  2143. #define BCM8704_USER_DEV4_ADDR 4
  2144. #define BCM8704_PMD_RCV_SIGDET 0x000a
  2145. #define PMD_RCV_SIGDET_LANE3 0x0010
  2146. #define PMD_RCV_SIGDET_LANE2 0x0008
  2147. #define PMD_RCV_SIGDET_LANE1 0x0004
  2148. #define PMD_RCV_SIGDET_LANE0 0x0002
  2149. #define PMD_RCV_SIGDET_GLOBAL 0x0001
  2150. #define BCM8704_PCS_10G_R_STATUS 0x0020
  2151. #define PCS_10G_R_STATUS_LINKSTAT 0x1000
  2152. #define PCS_10G_R_STATUS_PRBS31_ABLE 0x0004
  2153. #define PCS_10G_R_STATUS_HI_BER 0x0002
  2154. #define PCS_10G_R_STATUS_BLK_LOCK 0x0001
  2155. #define BCM8704_USER_CONTROL 0xc800
  2156. #define USER_CONTROL_OPTXENB_LVL 0x8000
  2157. #define USER_CONTROL_OPTXRST_LVL 0x4000
  2158. #define USER_CONTROL_OPBIASFLT_LVL 0x2000
  2159. #define USER_CONTROL_OBTMPFLT_LVL 0x1000
  2160. #define USER_CONTROL_OPPRFLT_LVL 0x0800
  2161. #define USER_CONTROL_OPTXFLT_LVL 0x0400
  2162. #define USER_CONTROL_OPRXLOS_LVL 0x0200
  2163. #define USER_CONTROL_OPRXFLT_LVL 0x0100
  2164. #define USER_CONTROL_OPTXON_LVL 0x0080
  2165. #define USER_CONTROL_RES1 0x007f
  2166. #define USER_CONTROL_RES1_SHIFT 0
  2167. #define BCM8704_USER_ANALOG_CLK 0xc801
  2168. #define BCM8704_USER_PMD_RX_CONTROL 0xc802
  2169. #define BCM8704_USER_PMD_TX_CONTROL 0xc803
  2170. #define USER_PMD_TX_CTL_RES1 0xfe00
  2171. #define USER_PMD_TX_CTL_XFP_CLKEN 0x0100
  2172. #define USER_PMD_TX_CTL_TX_DAC_TXD 0x00c0
  2173. #define USER_PMD_TX_CTL_TX_DAC_TXD_SH 6
  2174. #define USER_PMD_TX_CTL_TX_DAC_TXCK 0x0030
  2175. #define USER_PMD_TX_CTL_TX_DAC_TXCK_SH 4
  2176. #define USER_PMD_TX_CTL_TSD_LPWREN 0x0008
  2177. #define USER_PMD_TX_CTL_TSCK_LPWREN 0x0004
  2178. #define USER_PMD_TX_CTL_CMU_LPWREN 0x0002
  2179. #define USER_PMD_TX_CTL_SFIFORST 0x0001
  2180. #define BCM8704_USER_ANALOG_STATUS0 0xc804
  2181. #define BCM8704_USER_OPT_DIGITAL_CTRL 0xc808
  2182. #define BCM8704_USER_TX_ALARM_STATUS 0x9004
  2183. #define USER_ODIG_CTRL_FMODE 0x8000
  2184. #define USER_ODIG_CTRL_TX_PDOWN 0x4000
  2185. #define USER_ODIG_CTRL_RX_PDOWN 0x2000
  2186. #define USER_ODIG_CTRL_EFILT_EN 0x1000
  2187. #define USER_ODIG_CTRL_OPT_RST 0x0800
  2188. #define USER_ODIG_CTRL_PCS_TIB 0x0400
  2189. #define USER_ODIG_CTRL_PCS_RI 0x0200
  2190. #define USER_ODIG_CTRL_RESV1 0x0180
  2191. #define USER_ODIG_CTRL_GPIOS 0x0060
  2192. #define USER_ODIG_CTRL_GPIOS_SHIFT 5
  2193. #define USER_ODIG_CTRL_RESV2 0x0010
  2194. #define USER_ODIG_CTRL_LB_ERR_DIS 0x0008
  2195. #define USER_ODIG_CTRL_RESV3 0x0006
  2196. #define USER_ODIG_CTRL_TXONOFF_PD_DIS 0x0001
  2197. #define BCM8704_PHYXS_XGXS_LANE_STAT 0x0018
  2198. #define PHYXS_XGXS_LANE_STAT_ALINGED 0x1000
  2199. #define PHYXS_XGXS_LANE_STAT_PATTEST 0x0800
  2200. #define PHYXS_XGXS_LANE_STAT_MAGIC 0x0400
  2201. #define PHYXS_XGXS_LANE_STAT_LANE3 0x0008
  2202. #define PHYXS_XGXS_LANE_STAT_LANE2 0x0004
  2203. #define PHYXS_XGXS_LANE_STAT_LANE1 0x0002
  2204. #define PHYXS_XGXS_LANE_STAT_LANE0 0x0001
  2205. #define BCM5464R_AUX_CTL 24
  2206. #define BCM5464R_AUX_CTL_EXT_LB 0x8000
  2207. #define BCM5464R_AUX_CTL_EXT_PLEN 0x4000
  2208. #define BCM5464R_AUX_CTL_ER1000 0x3000
  2209. #define BCM5464R_AUX_CTL_ER1000_SHIFT 12
  2210. #define BCM5464R_AUX_CTL_RESV1 0x0800
  2211. #define BCM5464R_AUX_CTL_WRITE_1 0x0400
  2212. #define BCM5464R_AUX_CTL_RESV2 0x0300
  2213. #define BCM5464R_AUX_CTL_PRESP_DIS 0x0080
  2214. #define BCM5464R_AUX_CTL_RESV3 0x0040
  2215. #define BCM5464R_AUX_CTL_ER100 0x0030
  2216. #define BCM5464R_AUX_CTL_ER100_SHIFT 4
  2217. #define BCM5464R_AUX_CTL_DIAG_MODE 0x0008
  2218. #define BCM5464R_AUX_CTL_SR_SEL 0x0007
  2219. #define BCM5464R_AUX_CTL_SR_SEL_SHIFT 0
  2220. #define BCM5464R_CTRL1000_AS_MASTER 0x0800
  2221. #define BCM5464R_CTRL1000_ENABLE_AS_MASTER 0x1000
  2222. #define RCR_ENTRY_MULTI 0x8000000000000000ULL
  2223. #define RCR_ENTRY_PKT_TYPE 0x6000000000000000ULL
  2224. #define RCR_ENTRY_PKT_TYPE_SHIFT 61
  2225. #define RCR_ENTRY_ZERO_COPY 0x1000000000000000ULL
  2226. #define RCR_ENTRY_NOPORT 0x0800000000000000ULL
  2227. #define RCR_ENTRY_PROMISC 0x0400000000000000ULL
  2228. #define RCR_ENTRY_ERROR 0x0380000000000000ULL
  2229. #define RCR_ENTRY_DCF_ERR 0x0040000000000000ULL
  2230. #define RCR_ENTRY_L2_LEN 0x003fff0000000000ULL
  2231. #define RCR_ENTRY_L2_LEN_SHIFT 40
  2232. #define RCR_ENTRY_PKTBUFSZ 0x000000c000000000ULL
  2233. #define RCR_ENTRY_PKTBUFSZ_SHIFT 38
  2234. #define RCR_ENTRY_PKT_BUF_ADDR 0x0000003fffffffffULL /* bits 43:6 */
  2235. #define RCR_ENTRY_PKT_BUF_ADDR_SHIFT 6
  2236. #define RCR_PKT_TYPE_OTHER 0x0
  2237. #define RCR_PKT_TYPE_TCP 0x1
  2238. #define RCR_PKT_TYPE_UDP 0x2
  2239. #define RCR_PKT_TYPE_SCTP 0x3
  2240. #define NIU_RXPULL_MAX ETH_HLEN
  2241. struct rx_pkt_hdr0 {
  2242. #if defined(__LITTLE_ENDIAN_BITFIELD)
  2243. u8 inputport:2,
  2244. maccheck:1,
  2245. class:5;
  2246. u8 vlan:1,
  2247. llcsnap:1,
  2248. noport:1,
  2249. badip:1,
  2250. tcamhit:1,
  2251. tres:2,
  2252. tzfvld:1;
  2253. #elif defined(__BIG_ENDIAN_BITFIELD)
  2254. u8 class:5,
  2255. maccheck:1,
  2256. inputport:2;
  2257. u8 tzfvld:1,
  2258. tres:2,
  2259. tcamhit:1,
  2260. badip:1,
  2261. noport:1,
  2262. llcsnap:1,
  2263. vlan:1;
  2264. #endif
  2265. };
  2266. struct rx_pkt_hdr1 {
  2267. u8 hwrsvd1;
  2268. u8 tcammatch;
  2269. #if defined(__LITTLE_ENDIAN_BITFIELD)
  2270. u8 hwrsvd2:2,
  2271. hashit:1,
  2272. exact:1,
  2273. hzfvld:1,
  2274. hashsidx:3;
  2275. #elif defined(__BIG_ENDIAN_BITFIELD)
  2276. u8 hashsidx:3,
  2277. hzfvld:1,
  2278. exact:1,
  2279. hashit:1,
  2280. hwrsvd2:2;
  2281. #endif
  2282. u8 zcrsvd;
  2283. /* Bits 11:8 of zero copy flow ID. */
  2284. #if defined(__LITTLE_ENDIAN_BITFIELD)
  2285. u8 hwrsvd3:4, zflowid0:4;
  2286. #elif defined(__BIG_ENDIAN_BITFIELD)
  2287. u8 zflowid0:4, hwrsvd3:4;
  2288. #endif
  2289. /* Bits 7:0 of zero copy flow ID. */
  2290. u8 zflowid1;
  2291. /* Bits 15:8 of hash value, H2. */
  2292. u8 hashval2_0;
  2293. /* Bits 7:0 of hash value, H2. */
  2294. u8 hashval2_1;
  2295. /* Bits 19:16 of hash value, H1. */
  2296. #if defined(__LITTLE_ENDIAN_BITFIELD)
  2297. u8 hwrsvd4:4, hashval1_0:4;
  2298. #elif defined(__BIG_ENDIAN_BITFIELD)
  2299. u8 hashval1_0:4, hwrsvd4:4;
  2300. #endif
  2301. /* Bits 15:8 of hash value, H1. */
  2302. u8 hashval1_1;
  2303. /* Bits 7:0 of hash value, H1. */
  2304. u8 hashval1_2;
  2305. u8 hwrsvd5;
  2306. u8 hwrsvd6;
  2307. u8 usrdata_0; /* Bits 39:32 of user data. */
  2308. u8 usrdata_1; /* Bits 31:24 of user data. */
  2309. u8 usrdata_2; /* Bits 23:16 of user data. */
  2310. u8 usrdata_3; /* Bits 15:8 of user data. */
  2311. u8 usrdata_4; /* Bits 7:0 of user data. */
  2312. };
  2313. struct tx_dma_mbox {
  2314. u64 tx_dma_pre_st;
  2315. u64 tx_cs;
  2316. u64 tx_ring_kick;
  2317. u64 tx_ring_hdl;
  2318. u64 resv1;
  2319. u32 tx_rng_err_logl;
  2320. u32 tx_rng_err_logh;
  2321. u64 resv2;
  2322. u64 resv3;
  2323. };
  2324. struct tx_pkt_hdr {
  2325. __le64 flags;
  2326. #define TXHDR_PAD 0x0000000000000007ULL
  2327. #define TXHDR_PAD_SHIFT 0
  2328. #define TXHDR_LEN 0x000000003fff0000ULL
  2329. #define TXHDR_LEN_SHIFT 16
  2330. #define TXHDR_L4STUFF 0x0000003f00000000ULL
  2331. #define TXHDR_L4STUFF_SHIFT 32
  2332. #define TXHDR_L4START 0x00003f0000000000ULL
  2333. #define TXHDR_L4START_SHIFT 40
  2334. #define TXHDR_L3START 0x000f000000000000ULL
  2335. #define TXHDR_L3START_SHIFT 48
  2336. #define TXHDR_IHL 0x00f0000000000000ULL
  2337. #define TXHDR_IHL_SHIFT 52
  2338. #define TXHDR_VLAN 0x0100000000000000ULL
  2339. #define TXHDR_LLC 0x0200000000000000ULL
  2340. #define TXHDR_IP_VER 0x2000000000000000ULL
  2341. #define TXHDR_CSUM_NONE 0x0000000000000000ULL
  2342. #define TXHDR_CSUM_TCP 0x4000000000000000ULL
  2343. #define TXHDR_CSUM_UDP 0x8000000000000000ULL
  2344. #define TXHDR_CSUM_SCTP 0xc000000000000000ULL
  2345. __le64 resv;
  2346. };
  2347. #define TX_DESC_SOP 0x8000000000000000ULL
  2348. #define TX_DESC_MARK 0x4000000000000000ULL
  2349. #define TX_DESC_NUM_PTR 0x3c00000000000000ULL
  2350. #define TX_DESC_NUM_PTR_SHIFT 58
  2351. #define TX_DESC_TR_LEN 0x01fff00000000000ULL
  2352. #define TX_DESC_TR_LEN_SHIFT 44
  2353. #define TX_DESC_SAD 0x00000fffffffffffULL
  2354. #define TX_DESC_SAD_SHIFT 0
  2355. struct tx_buff_info {
  2356. struct sk_buff *skb;
  2357. u64 mapping;
  2358. };
  2359. struct txdma_mailbox {
  2360. __le64 tx_dma_pre_st;
  2361. __le64 tx_cs;
  2362. __le64 tx_ring_kick;
  2363. __le64 tx_ring_hdl;
  2364. __le64 resv1;
  2365. __le32 tx_rng_err_logl;
  2366. __le32 tx_rng_err_logh;
  2367. __le64 resv2[2];
  2368. } __attribute__((aligned(64)));
  2369. #define MAX_TX_RING_SIZE 256
  2370. #define MAX_TX_DESC_LEN 4076
  2371. struct tx_ring_info {
  2372. struct tx_buff_info tx_buffs[MAX_TX_RING_SIZE];
  2373. struct niu *np;
  2374. u64 tx_cs;
  2375. int pending;
  2376. int prod;
  2377. int cons;
  2378. int wrap_bit;
  2379. u16 last_pkt_cnt;
  2380. u16 tx_channel;
  2381. u16 mark_counter;
  2382. u16 mark_freq;
  2383. u16 mark_pending;
  2384. u16 __pad;
  2385. struct txdma_mailbox *mbox;
  2386. __le64 *descr;
  2387. u64 tx_packets;
  2388. u64 tx_bytes;
  2389. u64 tx_errors;
  2390. u64 mbox_dma;
  2391. u64 descr_dma;
  2392. int max_burst;
  2393. };
  2394. #define NEXT_TX(tp, index) \
  2395. (((index) + 1) < (tp)->pending ? ((index) + 1) : 0)
  2396. static inline u32 niu_tx_avail(struct tx_ring_info *tp)
  2397. {
  2398. return (tp->pending -
  2399. ((tp->prod - tp->cons) & (MAX_TX_RING_SIZE - 1)));
  2400. }
  2401. struct rxdma_mailbox {
  2402. __le64 rx_dma_ctl_stat;
  2403. __le64 rbr_stat;
  2404. __le32 rbr_hdl;
  2405. __le32 rbr_hdh;
  2406. __le64 resv1;
  2407. __le32 rcrstat_c;
  2408. __le32 rcrstat_b;
  2409. __le64 rcrstat_a;
  2410. __le64 resv2[2];
  2411. } __attribute__((aligned(64)));
  2412. #define MAX_RBR_RING_SIZE 128
  2413. #define MAX_RCR_RING_SIZE (MAX_RBR_RING_SIZE * 2)
  2414. #define RBR_REFILL_MIN 16
  2415. #define RX_SKB_ALLOC_SIZE 128 + NET_IP_ALIGN
  2416. struct rx_ring_info {
  2417. struct niu *np;
  2418. int rx_channel;
  2419. u16 rbr_block_size;
  2420. u16 rbr_blocks_per_page;
  2421. u16 rbr_sizes[4];
  2422. unsigned int rcr_index;
  2423. unsigned int rcr_table_size;
  2424. unsigned int rbr_index;
  2425. unsigned int rbr_pending;
  2426. unsigned int rbr_refill_pending;
  2427. unsigned int rbr_kick_thresh;
  2428. unsigned int rbr_table_size;
  2429. struct page **rxhash;
  2430. struct rxdma_mailbox *mbox;
  2431. __le64 *rcr;
  2432. __le32 *rbr;
  2433. #define RBR_DESCR_ADDR_SHIFT 12
  2434. u64 rx_packets;
  2435. u64 rx_bytes;
  2436. u64 rx_dropped;
  2437. u64 rx_errors;
  2438. u64 mbox_dma;
  2439. u64 rcr_dma;
  2440. u64 rbr_dma;
  2441. /* WRED */
  2442. int nonsyn_window;
  2443. int nonsyn_threshold;
  2444. int syn_window;
  2445. int syn_threshold;
  2446. /* interrupt mitigation */
  2447. int rcr_pkt_threshold;
  2448. int rcr_timeout;
  2449. };
  2450. #define NEXT_RCR(rp, index) \
  2451. (((index) + 1) < (rp)->rcr_table_size ? ((index) + 1) : 0)
  2452. #define NEXT_RBR(rp, index) \
  2453. (((index) + 1) < (rp)->rbr_table_size ? ((index) + 1) : 0)
  2454. #define NIU_MAX_PORTS 4
  2455. #define NIU_NUM_RXCHAN 16
  2456. #define NIU_NUM_TXCHAN 24
  2457. #define MAC_NUM_HASH 16
  2458. #define NIU_MAX_MTU 9216
  2459. /* VPD strings */
  2460. #define NIU_QGC_LP_BM_STR "501-7606"
  2461. #define NIU_2XGF_LP_BM_STR "501-7283"
  2462. #define NIU_QGC_PEM_BM_STR "501-7765"
  2463. #define NIU_2XGF_PEM_BM_STR "501-7626"
  2464. #define NIU_ALONSO_BM_STR "373-0202"
  2465. #define NIU_FOXXY_BM_STR "501-7961"
  2466. #define NIU_2XGF_MRVL_BM_STR "SK-6E82"
  2467. #define NIU_QGC_LP_MDL_STR "SUNW,pcie-qgc"
  2468. #define NIU_2XGF_LP_MDL_STR "SUNW,pcie-2xgf"
  2469. #define NIU_QGC_PEM_MDL_STR "SUNW,pcie-qgc-pem"
  2470. #define NIU_2XGF_PEM_MDL_STR "SUNW,pcie-2xgf-pem"
  2471. #define NIU_ALONSO_MDL_STR "SUNW,CP3220"
  2472. #define NIU_KIMI_MDL_STR "SUNW,CP3260"
  2473. #define NIU_MARAMBA_MDL_STR "SUNW,pcie-neptune"
  2474. #define NIU_FOXXY_MDL_STR "SUNW,pcie-rfem"
  2475. #define NIU_2XGF_MRVL_MDL_STR "SysKonnect,pcie-2xgf"
  2476. #define NIU_VPD_MIN_MAJOR 3
  2477. #define NIU_VPD_MIN_MINOR 4
  2478. #define NIU_VPD_MODEL_MAX 32
  2479. #define NIU_VPD_BD_MODEL_MAX 16
  2480. #define NIU_VPD_VERSION_MAX 64
  2481. #define NIU_VPD_PHY_TYPE_MAX 8
  2482. struct niu_vpd {
  2483. char model[NIU_VPD_MODEL_MAX];
  2484. char board_model[NIU_VPD_BD_MODEL_MAX];
  2485. char version[NIU_VPD_VERSION_MAX];
  2486. char phy_type[NIU_VPD_PHY_TYPE_MAX];
  2487. u8 mac_num;
  2488. u8 __pad;
  2489. u8 local_mac[6];
  2490. int fcode_major;
  2491. int fcode_minor;
  2492. };
  2493. struct niu_altmac_rdc {
  2494. u8 alt_mac_num;
  2495. u8 rdc_num;
  2496. u8 mac_pref;
  2497. };
  2498. struct niu_vlan_rdc {
  2499. u8 rdc_num;
  2500. u8 vlan_pref;
  2501. };
  2502. struct niu_classifier {
  2503. struct niu_altmac_rdc alt_mac_mappings[16];
  2504. struct niu_vlan_rdc vlan_mappings[ENET_VLAN_TBL_NUM_ENTRIES];
  2505. u16 tcam_top;
  2506. u16 tcam_sz;
  2507. u16 tcam_valid_entries;
  2508. u16 num_alt_mac_mappings;
  2509. u32 h1_init;
  2510. u16 h2_init;
  2511. };
  2512. #define NIU_NUM_RDC_TABLES 8
  2513. #define NIU_RDC_TABLE_SLOTS 16
  2514. struct rdc_table {
  2515. u8 rxdma_channel[NIU_RDC_TABLE_SLOTS];
  2516. };
  2517. struct niu_rdc_tables {
  2518. struct rdc_table tables[NIU_NUM_RDC_TABLES];
  2519. int first_table_num;
  2520. int num_tables;
  2521. };
  2522. #define PHY_TYPE_PMA_PMD 0
  2523. #define PHY_TYPE_PCS 1
  2524. #define PHY_TYPE_MII 2
  2525. #define PHY_TYPE_MAX 3
  2526. struct phy_probe_info {
  2527. u32 phy_id[PHY_TYPE_MAX][NIU_MAX_PORTS];
  2528. u8 phy_port[PHY_TYPE_MAX][NIU_MAX_PORTS];
  2529. u8 cur[PHY_TYPE_MAX];
  2530. struct device_attribute phy_port_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
  2531. struct device_attribute phy_type_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
  2532. struct device_attribute phy_id_attrs[PHY_TYPE_MAX * NIU_MAX_PORTS];
  2533. };
  2534. struct niu_tcam_entry {
  2535. u8 valid;
  2536. u64 key[4];
  2537. u64 key_mask[4];
  2538. u64 assoc_data;
  2539. };
  2540. struct device_node;
  2541. union niu_parent_id {
  2542. struct {
  2543. int domain;
  2544. int bus;
  2545. int device;
  2546. } pci;
  2547. struct device_node *of;
  2548. };
  2549. struct niu;
  2550. struct niu_parent {
  2551. struct platform_device *plat_dev;
  2552. int index;
  2553. union niu_parent_id id;
  2554. struct niu *ports[NIU_MAX_PORTS];
  2555. atomic_t refcnt;
  2556. struct list_head list;
  2557. spinlock_t lock;
  2558. u32 flags;
  2559. #define PARENT_FLGS_CLS_HWINIT 0x00000001
  2560. u32 port_phy;
  2561. #define PORT_PHY_UNKNOWN 0x00000000
  2562. #define PORT_PHY_INVALID 0xffffffff
  2563. #define PORT_TYPE_10G 0x01
  2564. #define PORT_TYPE_1G 0x02
  2565. #define PORT_TYPE_MASK 0x03
  2566. u8 rxchan_per_port[NIU_MAX_PORTS];
  2567. u8 txchan_per_port[NIU_MAX_PORTS];
  2568. struct niu_rdc_tables rdc_group_cfg[NIU_MAX_PORTS];
  2569. u8 rdc_default[NIU_MAX_PORTS];
  2570. u8 ldg_map[LDN_MAX + 1];
  2571. u8 plat_type;
  2572. #define PLAT_TYPE_INVALID 0x00
  2573. #define PLAT_TYPE_ATLAS 0x01
  2574. #define PLAT_TYPE_NIU 0x02
  2575. #define PLAT_TYPE_VF_P0 0x03
  2576. #define PLAT_TYPE_VF_P1 0x04
  2577. #define PLAT_TYPE_ATCA_CP3220 0x08
  2578. u8 num_ports;
  2579. u16 tcam_num_entries;
  2580. #define NIU_PCI_TCAM_ENTRIES 256
  2581. #define NIU_NONPCI_TCAM_ENTRIES 128
  2582. #define NIU_TCAM_ENTRIES_MAX 256
  2583. int rxdma_clock_divider;
  2584. struct phy_probe_info phy_probe_info;
  2585. struct niu_tcam_entry tcam[NIU_TCAM_ENTRIES_MAX];
  2586. #define NIU_L2_PROG_CLS 2
  2587. #define NIU_L3_PROG_CLS 4
  2588. u64 l2_cls[NIU_L2_PROG_CLS];
  2589. u64 l3_cls[NIU_L3_PROG_CLS];
  2590. u64 tcam_key[12];
  2591. u64 flow_key[12];
  2592. u16 l3_cls_refcnt[NIU_L3_PROG_CLS];
  2593. u8 l3_cls_pid[NIU_L3_PROG_CLS];
  2594. };
  2595. struct niu_ops {
  2596. void *(*alloc_coherent)(struct device *dev, size_t size,
  2597. u64 *handle, gfp_t flag);
  2598. void (*free_coherent)(struct device *dev, size_t size,
  2599. void *cpu_addr, u64 handle);
  2600. u64 (*map_page)(struct device *dev, struct page *page,
  2601. unsigned long offset, size_t size,
  2602. enum dma_data_direction direction);
  2603. void (*unmap_page)(struct device *dev, u64 dma_address,
  2604. size_t size, enum dma_data_direction direction);
  2605. u64 (*map_single)(struct device *dev, void *cpu_addr,
  2606. size_t size,
  2607. enum dma_data_direction direction);
  2608. void (*unmap_single)(struct device *dev, u64 dma_address,
  2609. size_t size, enum dma_data_direction direction);
  2610. };
  2611. struct niu_link_config {
  2612. u32 supported;
  2613. /* Describes what we're trying to get. */
  2614. u32 advertising;
  2615. u16 speed;
  2616. u8 duplex;
  2617. u8 autoneg;
  2618. /* Describes what we actually have. */
  2619. u32 active_advertising;
  2620. u16 active_speed;
  2621. u8 active_duplex;
  2622. u8 active_autoneg;
  2623. #define SPEED_INVALID 0xffff
  2624. #define DUPLEX_INVALID 0xff
  2625. #define AUTONEG_INVALID 0xff
  2626. u8 loopback_mode;
  2627. #define LOOPBACK_DISABLED 0x00
  2628. #define LOOPBACK_PHY 0x01
  2629. #define LOOPBACK_MAC 0x02
  2630. };
  2631. struct niu_ldg {
  2632. struct napi_struct napi;
  2633. struct niu *np;
  2634. u8 ldg_num;
  2635. u8 timer;
  2636. u64 v0, v1, v2;
  2637. unsigned int irq;
  2638. };
  2639. struct niu_xmac_stats {
  2640. u64 tx_frames;
  2641. u64 tx_bytes;
  2642. u64 tx_fifo_errors;
  2643. u64 tx_overflow_errors;
  2644. u64 tx_max_pkt_size_errors;
  2645. u64 tx_underflow_errors;
  2646. u64 rx_local_faults;
  2647. u64 rx_remote_faults;
  2648. u64 rx_link_faults;
  2649. u64 rx_align_errors;
  2650. u64 rx_frags;
  2651. u64 rx_mcasts;
  2652. u64 rx_bcasts;
  2653. u64 rx_hist_cnt1;
  2654. u64 rx_hist_cnt2;
  2655. u64 rx_hist_cnt3;
  2656. u64 rx_hist_cnt4;
  2657. u64 rx_hist_cnt5;
  2658. u64 rx_hist_cnt6;
  2659. u64 rx_hist_cnt7;
  2660. u64 rx_octets;
  2661. u64 rx_code_violations;
  2662. u64 rx_len_errors;
  2663. u64 rx_crc_errors;
  2664. u64 rx_underflows;
  2665. u64 rx_overflows;
  2666. u64 pause_off_state;
  2667. u64 pause_on_state;
  2668. u64 pause_received;
  2669. };
  2670. struct niu_bmac_stats {
  2671. u64 tx_underflow_errors;
  2672. u64 tx_max_pkt_size_errors;
  2673. u64 tx_bytes;
  2674. u64 tx_frames;
  2675. u64 rx_overflows;
  2676. u64 rx_frames;
  2677. u64 rx_align_errors;
  2678. u64 rx_crc_errors;
  2679. u64 rx_len_errors;
  2680. u64 pause_off_state;
  2681. u64 pause_on_state;
  2682. u64 pause_received;
  2683. };
  2684. union niu_mac_stats {
  2685. struct niu_xmac_stats xmac;
  2686. struct niu_bmac_stats bmac;
  2687. };
  2688. struct niu_phy_ops {
  2689. int (*serdes_init)(struct niu *np);
  2690. int (*xcvr_init)(struct niu *np);
  2691. int (*link_status)(struct niu *np, int *);
  2692. };
  2693. struct platform_device;
  2694. struct niu {
  2695. void __iomem *regs;
  2696. struct net_device *dev;
  2697. struct pci_dev *pdev;
  2698. struct device *device;
  2699. struct niu_parent *parent;
  2700. u32 flags;
  2701. #define NIU_FLAGS_HOTPLUG_PHY_PRESENT 0x02000000 /* Removeable PHY detected*/
  2702. #define NIU_FLAGS_HOTPLUG_PHY 0x01000000 /* Removeable PHY */
  2703. #define NIU_FLAGS_VPD_VALID 0x00800000 /* VPD has valid version */
  2704. #define NIU_FLAGS_MSIX 0x00400000 /* MSI-X in use */
  2705. #define NIU_FLAGS_MCAST 0x00200000 /* multicast filter enabled */
  2706. #define NIU_FLAGS_PROMISC 0x00100000 /* PROMISC enabled */
  2707. #define NIU_FLAGS_XCVR_SERDES 0x00080000 /* 0=PHY 1=SERDES */
  2708. #define NIU_FLAGS_10G 0x00040000 /* 0=1G 1=10G */
  2709. #define NIU_FLAGS_FIBER 0x00020000 /* 0=COPPER 1=FIBER */
  2710. #define NIU_FLAGS_XMAC 0x00010000 /* 0=BMAC 1=XMAC */
  2711. u32 msg_enable;
  2712. char irq_name[NIU_NUM_RXCHAN+NIU_NUM_TXCHAN+3][IFNAMSIZ + 6];
  2713. /* Protects hw programming, and ring state. */
  2714. spinlock_t lock;
  2715. const struct niu_ops *ops;
  2716. union niu_mac_stats mac_stats;
  2717. struct rx_ring_info *rx_rings;
  2718. struct tx_ring_info *tx_rings;
  2719. int num_rx_rings;
  2720. int num_tx_rings;
  2721. struct niu_ldg ldg[NIU_NUM_LDG];
  2722. int num_ldg;
  2723. void __iomem *mac_regs;
  2724. unsigned long ipp_off;
  2725. unsigned long pcs_off;
  2726. unsigned long xpcs_off;
  2727. struct timer_list timer;
  2728. u64 orig_led_state;
  2729. const struct niu_phy_ops *phy_ops;
  2730. int phy_addr;
  2731. struct niu_link_config link_config;
  2732. struct work_struct reset_task;
  2733. u8 port;
  2734. u8 mac_xcvr;
  2735. #define MAC_XCVR_MII 1
  2736. #define MAC_XCVR_PCS 2
  2737. #define MAC_XCVR_XPCS 3
  2738. struct niu_classifier clas;
  2739. struct niu_vpd vpd;
  2740. u32 eeprom_len;
  2741. struct platform_device *op;
  2742. void __iomem *vir_regs_1;
  2743. void __iomem *vir_regs_2;
  2744. };
  2745. #endif /* _NIU_H */