sh_eth.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  4. * Copyright (C) 2008-2012 Renesas Solutions Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * The full GNU General Public License is included in this distribution in
  16. * the file called "COPYING".
  17. */
  18. #ifndef __SH_ETH_H__
  19. #define __SH_ETH_H__
  20. #define CARDNAME "sh-eth"
  21. #define TX_TIMEOUT (5*HZ)
  22. #define TX_RING_SIZE 64 /* Tx ring size */
  23. #define RX_RING_SIZE 64 /* Rx ring size */
  24. #define TX_RING_MIN 64
  25. #define RX_RING_MIN 64
  26. #define TX_RING_MAX 1024
  27. #define RX_RING_MAX 1024
  28. #define PKT_BUF_SZ 1538
  29. #define SH_ETH_TSU_TIMEOUT_MS 500
  30. #define SH_ETH_TSU_CAM_ENTRIES 32
  31. enum {
  32. /* IMPORTANT: To keep ethtool register dump working, add new
  33. * register names immediately before SH_ETH_MAX_REGISTER_OFFSET.
  34. */
  35. /* E-DMAC registers */
  36. EDSR = 0,
  37. EDMR,
  38. EDTRR,
  39. EDRRR,
  40. EESR,
  41. EESIPR,
  42. TDLAR,
  43. TDFAR,
  44. TDFXR,
  45. TDFFR,
  46. RDLAR,
  47. RDFAR,
  48. RDFXR,
  49. RDFFR,
  50. TRSCER,
  51. RMFCR,
  52. TFTR,
  53. FDR,
  54. RMCR,
  55. EDOCR,
  56. TFUCR,
  57. RFOCR,
  58. RMIIMODE,
  59. FCFTR,
  60. RPADIR,
  61. TRIMD,
  62. RBWAR,
  63. TBRAR,
  64. /* Ether registers */
  65. ECMR,
  66. ECSR,
  67. ECSIPR,
  68. PIR,
  69. PSR,
  70. RDMLR,
  71. PIPR,
  72. RFLR,
  73. IPGR,
  74. APR,
  75. MPR,
  76. PFTCR,
  77. PFRCR,
  78. RFCR,
  79. RFCF,
  80. TPAUSER,
  81. TPAUSECR,
  82. BCFR,
  83. BCFRR,
  84. GECMR,
  85. BCULR,
  86. MAHR,
  87. MALR,
  88. TROCR,
  89. CDCR,
  90. LCCR,
  91. CNDCR,
  92. CEFCR,
  93. FRECR,
  94. TSFRCR,
  95. TLFRCR,
  96. CERCR,
  97. CEECR,
  98. MAFCR,
  99. RTRATE,
  100. CSMR,
  101. RMII_MII,
  102. /* TSU Absolute address */
  103. ARSTR,
  104. TSU_CTRST,
  105. TSU_FWEN0,
  106. TSU_FWEN1,
  107. TSU_FCM,
  108. TSU_BSYSL0,
  109. TSU_BSYSL1,
  110. TSU_PRISL0,
  111. TSU_PRISL1,
  112. TSU_FWSL0,
  113. TSU_FWSL1,
  114. TSU_FWSLC,
  115. TSU_QTAG0,
  116. TSU_QTAG1,
  117. TSU_QTAGM0,
  118. TSU_QTAGM1,
  119. TSU_FWSR,
  120. TSU_FWINMK,
  121. TSU_ADQT0,
  122. TSU_ADQT1,
  123. TSU_VTAG0,
  124. TSU_VTAG1,
  125. TSU_ADSBSY,
  126. TSU_TEN,
  127. TSU_POST1,
  128. TSU_POST2,
  129. TSU_POST3,
  130. TSU_POST4,
  131. TSU_ADRH0,
  132. /* TSU_ADR{H,L}{0..31} are assumed to be contiguous */
  133. TXNLCR0,
  134. TXALCR0,
  135. RXNLCR0,
  136. RXALCR0,
  137. FWNLCR0,
  138. FWALCR0,
  139. TXNLCR1,
  140. TXALCR1,
  141. RXNLCR1,
  142. RXALCR1,
  143. FWNLCR1,
  144. FWALCR1,
  145. /* This value must be written at last. */
  146. SH_ETH_MAX_REGISTER_OFFSET,
  147. };
  148. enum {
  149. SH_ETH_REG_GIGABIT,
  150. SH_ETH_REG_FAST_RZ,
  151. SH_ETH_REG_FAST_RCAR,
  152. SH_ETH_REG_FAST_SH4,
  153. SH_ETH_REG_FAST_SH3_SH2
  154. };
  155. /* Driver's parameters */
  156. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  157. #define SH_ETH_RX_ALIGN 32
  158. #else
  159. #define SH_ETH_RX_ALIGN 2
  160. #endif
  161. /* Register's bits
  162. */
  163. /* EDSR : sh7734, sh7757, sh7763, r8a7740, and r7s72100 only */
  164. enum EDSR_BIT {
  165. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  166. };
  167. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  168. /* GECMR : sh7734, sh7763 and r8a7740 only */
  169. enum GECMR_BIT {
  170. GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
  171. };
  172. /* EDMR */
  173. enum DMAC_M_BIT {
  174. EDMR_EL = 0x40, /* Litte endian */
  175. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  176. EDMR_SRST_GETHER = 0x03,
  177. EDMR_SRST_ETHER = 0x01,
  178. };
  179. /* EDTRR */
  180. enum DMAC_T_BIT {
  181. EDTRR_TRNS_GETHER = 0x03,
  182. EDTRR_TRNS_ETHER = 0x01,
  183. };
  184. /* EDRRR */
  185. enum EDRRR_R_BIT {
  186. EDRRR_R = 0x01,
  187. };
  188. /* TPAUSER */
  189. enum TPAUSER_BIT {
  190. TPAUSER_TPAUSE = 0x0000ffff,
  191. TPAUSER_UNLIMITED = 0,
  192. };
  193. /* BCFR */
  194. enum BCFR_BIT {
  195. BCFR_RPAUSE = 0x0000ffff,
  196. BCFR_UNLIMITED = 0,
  197. };
  198. /* PIR */
  199. enum PIR_BIT {
  200. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  201. };
  202. /* PSR */
  203. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  204. /* EESR */
  205. enum EESR_BIT {
  206. EESR_TWB1 = 0x80000000,
  207. EESR_TWB = 0x40000000, /* same as TWB0 */
  208. EESR_TC1 = 0x20000000,
  209. EESR_TUC = 0x10000000,
  210. EESR_ROC = 0x08000000,
  211. EESR_TABT = 0x04000000,
  212. EESR_RABT = 0x02000000,
  213. EESR_RFRMER = 0x01000000, /* same as RFCOF */
  214. EESR_ADE = 0x00800000,
  215. EESR_ECI = 0x00400000,
  216. EESR_FTC = 0x00200000, /* same as TC or TC0 */
  217. EESR_TDE = 0x00100000,
  218. EESR_TFE = 0x00080000, /* same as TFUF */
  219. EESR_FRC = 0x00040000, /* same as FR */
  220. EESR_RDE = 0x00020000,
  221. EESR_RFE = 0x00010000,
  222. EESR_CND = 0x00000800,
  223. EESR_DLC = 0x00000400,
  224. EESR_CD = 0x00000200,
  225. EESR_RTO = 0x00000100,
  226. EESR_RMAF = 0x00000080,
  227. EESR_CEEF = 0x00000040,
  228. EESR_CELF = 0x00000020,
  229. EESR_RRF = 0x00000010,
  230. EESR_RTLF = 0x00000008,
  231. EESR_RTSF = 0x00000004,
  232. EESR_PRE = 0x00000002,
  233. EESR_CERF = 0x00000001,
  234. };
  235. #define EESR_RX_CHECK (EESR_FRC | /* Frame recv */ \
  236. EESR_RMAF | /* Multicast address recv */ \
  237. EESR_RRF | /* Bit frame recv */ \
  238. EESR_RTLF | /* Long frame recv */ \
  239. EESR_RTSF | /* Short frame recv */ \
  240. EESR_PRE | /* PHY-LSI recv error */ \
  241. EESR_CERF) /* Recv frame CRC error */
  242. #define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
  243. EESR_RTO)
  244. #define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE | \
  245. EESR_RDE | EESR_RFRMER | EESR_ADE | \
  246. EESR_TFE | EESR_TDE | EESR_ECI)
  247. /* EESIPR */
  248. enum DMAC_IM_BIT {
  249. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  250. DMAC_M_RABT = 0x02000000,
  251. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  252. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  253. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  254. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  255. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  256. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  257. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  258. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  259. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  260. DMAC_M_RINT1 = 0x00000001,
  261. };
  262. /* Receive descriptor bit */
  263. enum RD_STS_BIT {
  264. RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
  265. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  266. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  267. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  268. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  269. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  270. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  271. RD_RFS1 = 0x00000001,
  272. };
  273. #define RDF1ST RD_RFP1
  274. #define RDFEND RD_RFP0
  275. #define RD_RFP (RD_RFP1|RD_RFP0)
  276. /* FCFTR */
  277. enum FCFTR_BIT {
  278. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  279. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  280. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  281. };
  282. #define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
  283. #define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
  284. /* Transmit descriptor bit */
  285. enum TD_STS_BIT {
  286. TD_TACT = 0x80000000, TD_TDLE = 0x40000000,
  287. TD_TFP1 = 0x20000000, TD_TFP0 = 0x10000000,
  288. TD_TFE = 0x08000000, TD_TWBI = 0x04000000,
  289. };
  290. #define TDF1ST TD_TFP1
  291. #define TDFEND TD_TFP0
  292. #define TD_TFP (TD_TFP1|TD_TFP0)
  293. /* RMCR */
  294. enum RMCR_BIT {
  295. RMCR_RNC = 0x00000001,
  296. };
  297. /* ECMR */
  298. enum FELIC_MODE_BIT {
  299. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  300. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  301. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  302. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  303. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  304. ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
  305. ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
  306. };
  307. /* ECSR */
  308. enum ECSR_STATUS_BIT {
  309. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  310. ECSR_LCHNG = 0x04,
  311. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  312. };
  313. #define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
  314. ECSR_ICD | ECSIPR_MPDIP)
  315. /* ECSIPR */
  316. enum ECSIPR_STATUS_MASK_BIT {
  317. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  318. ECSIPR_LCHNGIP = 0x04,
  319. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  320. };
  321. #define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
  322. ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  323. /* APR */
  324. enum APR_BIT {
  325. APR_AP = 0x00000001,
  326. };
  327. /* MPR */
  328. enum MPR_BIT {
  329. MPR_MP = 0x00000001,
  330. };
  331. /* TRSCER */
  332. enum DESC_I_BIT {
  333. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  334. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  335. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  336. DESC_I_RINT1 = 0x0001,
  337. };
  338. #define DEFAULT_TRSCER_ERR_MASK (DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2)
  339. /* RPADIR */
  340. enum RPADIR_BIT {
  341. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  342. RPADIR_PADR = 0x0003f,
  343. };
  344. /* FDR */
  345. #define DEFAULT_FDR_INIT 0x00000707
  346. /* ARSTR */
  347. enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
  348. /* TSU_FWEN0 */
  349. enum TSU_FWEN0_BIT {
  350. TSU_FWEN0_0 = 0x00000001,
  351. };
  352. /* TSU_ADSBSY */
  353. enum TSU_ADSBSY_BIT {
  354. TSU_ADSBSY_0 = 0x00000001,
  355. };
  356. /* TSU_TEN */
  357. enum TSU_TEN_BIT {
  358. TSU_TEN_0 = 0x80000000,
  359. };
  360. /* TSU_FWSL0 */
  361. enum TSU_FWSL0_BIT {
  362. TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
  363. TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
  364. TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
  365. };
  366. /* TSU_FWSLC */
  367. enum TSU_FWSLC_BIT {
  368. TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
  369. TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
  370. TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
  371. TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
  372. TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
  373. };
  374. /* TSU_VTAGn */
  375. #define TSU_VTAG_ENABLE 0x80000000
  376. #define TSU_VTAG_VID_MASK 0x00000fff
  377. /* The sh ether Tx buffer descriptors.
  378. * This structure should be 20 bytes.
  379. */
  380. struct sh_eth_txdesc {
  381. u32 status; /* TD0 */
  382. #if defined(__LITTLE_ENDIAN)
  383. u16 pad0; /* TD1 */
  384. u16 buffer_length; /* TD1 */
  385. #else
  386. u16 buffer_length; /* TD1 */
  387. u16 pad0; /* TD1 */
  388. #endif
  389. u32 addr; /* TD2 */
  390. u32 pad1; /* padding data */
  391. } __aligned(2) __packed;
  392. /* The sh ether Rx buffer descriptors.
  393. * This structure should be 20 bytes.
  394. */
  395. struct sh_eth_rxdesc {
  396. u32 status; /* RD0 */
  397. #if defined(__LITTLE_ENDIAN)
  398. u16 frame_length; /* RD1 */
  399. u16 buffer_length; /* RD1 */
  400. #else
  401. u16 buffer_length; /* RD1 */
  402. u16 frame_length; /* RD1 */
  403. #endif
  404. u32 addr; /* RD2 */
  405. u32 pad0; /* padding data */
  406. } __aligned(2) __packed;
  407. /* This structure is used by each CPU dependency handling. */
  408. struct sh_eth_cpu_data {
  409. /* optional functions */
  410. void (*chip_reset)(struct net_device *ndev);
  411. void (*set_duplex)(struct net_device *ndev);
  412. void (*set_rate)(struct net_device *ndev);
  413. /* mandatory initialize value */
  414. int register_type;
  415. u32 eesipr_value;
  416. /* optional initialize value */
  417. u32 ecsr_value;
  418. u32 ecsipr_value;
  419. u32 fdr_value;
  420. u32 fcftr_value;
  421. u32 rpadir_value;
  422. /* interrupt checking mask */
  423. u32 tx_check;
  424. u32 eesr_err_check;
  425. /* Error mask */
  426. u32 trscer_err_mask;
  427. /* hardware features */
  428. unsigned long irq_flags; /* IRQ configuration flags */
  429. unsigned no_psr:1; /* EtherC DO NOT have PSR */
  430. unsigned apr:1; /* EtherC have APR */
  431. unsigned mpr:1; /* EtherC have MPR */
  432. unsigned tpauser:1; /* EtherC have TPAUSER */
  433. unsigned bculr:1; /* EtherC have BCULR */
  434. unsigned tsu:1; /* EtherC have TSU */
  435. unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
  436. unsigned rpadir:1; /* E-DMAC have RPADIR */
  437. unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
  438. unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
  439. unsigned hw_crc:1; /* E-DMAC have CSMR */
  440. unsigned select_mii:1; /* EtherC have RMII_MII (MII select register) */
  441. unsigned shift_rd0:1; /* shift Rx descriptor word 0 right by 16 */
  442. unsigned rmiimode:1; /* EtherC has RMIIMODE register */
  443. unsigned rtrate:1; /* EtherC has RTRATE register */
  444. };
  445. struct sh_eth_private {
  446. struct platform_device *pdev;
  447. struct sh_eth_cpu_data *cd;
  448. const u16 *reg_offset;
  449. void __iomem *addr;
  450. void __iomem *tsu_addr;
  451. u32 num_rx_ring;
  452. u32 num_tx_ring;
  453. dma_addr_t rx_desc_dma;
  454. dma_addr_t tx_desc_dma;
  455. struct sh_eth_rxdesc *rx_ring;
  456. struct sh_eth_txdesc *tx_ring;
  457. struct sk_buff **rx_skbuff;
  458. struct sk_buff **tx_skbuff;
  459. spinlock_t lock; /* Register access lock */
  460. u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
  461. u32 cur_tx, dirty_tx;
  462. u32 rx_buf_sz; /* Based on MTU+slack. */
  463. int edmac_endian;
  464. struct napi_struct napi;
  465. bool irq_enabled;
  466. /* MII transceiver section. */
  467. u32 phy_id; /* PHY ID */
  468. struct mii_bus *mii_bus; /* MDIO bus control */
  469. struct phy_device *phydev; /* PHY device control */
  470. int link;
  471. phy_interface_t phy_interface;
  472. int msg_enable;
  473. int speed;
  474. int duplex;
  475. int port; /* for TSU */
  476. int vlan_num_ids; /* for VLAN tag filter */
  477. unsigned no_ether_link:1;
  478. unsigned ether_link_active_low:1;
  479. unsigned is_opened:1;
  480. };
  481. static inline void sh_eth_soft_swap(char *src, int len)
  482. {
  483. #ifdef __LITTLE_ENDIAN__
  484. u32 *p = (u32 *)src;
  485. u32 *maxp;
  486. maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
  487. for (; p < maxp; p++)
  488. *p = swab32(*p);
  489. #endif
  490. }
  491. #define SH_ETH_OFFSET_INVALID ((u16) ~0)
  492. static inline void sh_eth_write(struct net_device *ndev, u32 data,
  493. int enum_index)
  494. {
  495. struct sh_eth_private *mdp = netdev_priv(ndev);
  496. u16 offset = mdp->reg_offset[enum_index];
  497. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  498. return;
  499. iowrite32(data, mdp->addr + offset);
  500. }
  501. static inline u32 sh_eth_read(struct net_device *ndev, int enum_index)
  502. {
  503. struct sh_eth_private *mdp = netdev_priv(ndev);
  504. u16 offset = mdp->reg_offset[enum_index];
  505. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  506. return ~0U;
  507. return ioread32(mdp->addr + offset);
  508. }
  509. static inline void *sh_eth_tsu_get_offset(struct sh_eth_private *mdp,
  510. int enum_index)
  511. {
  512. return mdp->tsu_addr + mdp->reg_offset[enum_index];
  513. }
  514. static inline void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
  515. int enum_index)
  516. {
  517. iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
  518. }
  519. static inline u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
  520. {
  521. return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
  522. }
  523. #endif /* #ifndef __SH_ETH_H__ */