sh_eth.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2014 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_DEFAULTS \
  52. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  53. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  54. SH_ETH_OFFSET_DEFAULTS,
  55. [EDSR] = 0x0000,
  56. [EDMR] = 0x0400,
  57. [EDTRR] = 0x0408,
  58. [EDRRR] = 0x0410,
  59. [EESR] = 0x0428,
  60. [EESIPR] = 0x0430,
  61. [TDLAR] = 0x0010,
  62. [TDFAR] = 0x0014,
  63. [TDFXR] = 0x0018,
  64. [TDFFR] = 0x001c,
  65. [RDLAR] = 0x0030,
  66. [RDFAR] = 0x0034,
  67. [RDFXR] = 0x0038,
  68. [RDFFR] = 0x003c,
  69. [TRSCER] = 0x0438,
  70. [RMFCR] = 0x0440,
  71. [TFTR] = 0x0448,
  72. [FDR] = 0x0450,
  73. [RMCR] = 0x0458,
  74. [RPADIR] = 0x0460,
  75. [FCFTR] = 0x0468,
  76. [CSMR] = 0x04E4,
  77. [ECMR] = 0x0500,
  78. [ECSR] = 0x0510,
  79. [ECSIPR] = 0x0518,
  80. [PIR] = 0x0520,
  81. [PSR] = 0x0528,
  82. [PIPR] = 0x052c,
  83. [RFLR] = 0x0508,
  84. [APR] = 0x0554,
  85. [MPR] = 0x0558,
  86. [PFTCR] = 0x055c,
  87. [PFRCR] = 0x0560,
  88. [TPAUSER] = 0x0564,
  89. [GECMR] = 0x05b0,
  90. [BCULR] = 0x05b4,
  91. [MAHR] = 0x05c0,
  92. [MALR] = 0x05c8,
  93. [TROCR] = 0x0700,
  94. [CDCR] = 0x0708,
  95. [LCCR] = 0x0710,
  96. [CEFCR] = 0x0740,
  97. [FRECR] = 0x0748,
  98. [TSFRCR] = 0x0750,
  99. [TLFRCR] = 0x0758,
  100. [RFCR] = 0x0760,
  101. [CERCR] = 0x0768,
  102. [CEECR] = 0x0770,
  103. [MAFCR] = 0x0778,
  104. [RMII_MII] = 0x0790,
  105. [ARSTR] = 0x0000,
  106. [TSU_CTRST] = 0x0004,
  107. [TSU_FWEN0] = 0x0010,
  108. [TSU_FWEN1] = 0x0014,
  109. [TSU_FCM] = 0x0018,
  110. [TSU_BSYSL0] = 0x0020,
  111. [TSU_BSYSL1] = 0x0024,
  112. [TSU_PRISL0] = 0x0028,
  113. [TSU_PRISL1] = 0x002c,
  114. [TSU_FWSL0] = 0x0030,
  115. [TSU_FWSL1] = 0x0034,
  116. [TSU_FWSLC] = 0x0038,
  117. [TSU_QTAG0] = 0x0040,
  118. [TSU_QTAG1] = 0x0044,
  119. [TSU_FWSR] = 0x0050,
  120. [TSU_FWINMK] = 0x0054,
  121. [TSU_ADQT0] = 0x0048,
  122. [TSU_ADQT1] = 0x004c,
  123. [TSU_VTAG0] = 0x0058,
  124. [TSU_VTAG1] = 0x005c,
  125. [TSU_ADSBSY] = 0x0060,
  126. [TSU_TEN] = 0x0064,
  127. [TSU_POST1] = 0x0070,
  128. [TSU_POST2] = 0x0074,
  129. [TSU_POST3] = 0x0078,
  130. [TSU_POST4] = 0x007c,
  131. [TSU_ADRH0] = 0x0100,
  132. [TXNLCR0] = 0x0080,
  133. [TXALCR0] = 0x0084,
  134. [RXNLCR0] = 0x0088,
  135. [RXALCR0] = 0x008c,
  136. [FWNLCR0] = 0x0090,
  137. [FWALCR0] = 0x0094,
  138. [TXNLCR1] = 0x00a0,
  139. [TXALCR1] = 0x00a0,
  140. [RXNLCR1] = 0x00a8,
  141. [RXALCR1] = 0x00ac,
  142. [FWNLCR1] = 0x00b0,
  143. [FWALCR1] = 0x00b4,
  144. };
  145. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  146. SH_ETH_OFFSET_DEFAULTS,
  147. [EDSR] = 0x0000,
  148. [EDMR] = 0x0400,
  149. [EDTRR] = 0x0408,
  150. [EDRRR] = 0x0410,
  151. [EESR] = 0x0428,
  152. [EESIPR] = 0x0430,
  153. [TDLAR] = 0x0010,
  154. [TDFAR] = 0x0014,
  155. [TDFXR] = 0x0018,
  156. [TDFFR] = 0x001c,
  157. [RDLAR] = 0x0030,
  158. [RDFAR] = 0x0034,
  159. [RDFXR] = 0x0038,
  160. [RDFFR] = 0x003c,
  161. [TRSCER] = 0x0438,
  162. [RMFCR] = 0x0440,
  163. [TFTR] = 0x0448,
  164. [FDR] = 0x0450,
  165. [RMCR] = 0x0458,
  166. [RPADIR] = 0x0460,
  167. [FCFTR] = 0x0468,
  168. [CSMR] = 0x04E4,
  169. [ECMR] = 0x0500,
  170. [RFLR] = 0x0508,
  171. [ECSR] = 0x0510,
  172. [ECSIPR] = 0x0518,
  173. [PIR] = 0x0520,
  174. [APR] = 0x0554,
  175. [MPR] = 0x0558,
  176. [PFTCR] = 0x055c,
  177. [PFRCR] = 0x0560,
  178. [TPAUSER] = 0x0564,
  179. [MAHR] = 0x05c0,
  180. [MALR] = 0x05c8,
  181. [CEFCR] = 0x0740,
  182. [FRECR] = 0x0748,
  183. [TSFRCR] = 0x0750,
  184. [TLFRCR] = 0x0758,
  185. [RFCR] = 0x0760,
  186. [MAFCR] = 0x0778,
  187. [ARSTR] = 0x0000,
  188. [TSU_CTRST] = 0x0004,
  189. [TSU_VTAG0] = 0x0058,
  190. [TSU_ADSBSY] = 0x0060,
  191. [TSU_TEN] = 0x0064,
  192. [TSU_ADRH0] = 0x0100,
  193. [TXNLCR0] = 0x0080,
  194. [TXALCR0] = 0x0084,
  195. [RXNLCR0] = 0x0088,
  196. [RXALCR0] = 0x008C,
  197. };
  198. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  199. SH_ETH_OFFSET_DEFAULTS,
  200. [ECMR] = 0x0300,
  201. [RFLR] = 0x0308,
  202. [ECSR] = 0x0310,
  203. [ECSIPR] = 0x0318,
  204. [PIR] = 0x0320,
  205. [PSR] = 0x0328,
  206. [RDMLR] = 0x0340,
  207. [IPGR] = 0x0350,
  208. [APR] = 0x0354,
  209. [MPR] = 0x0358,
  210. [RFCF] = 0x0360,
  211. [TPAUSER] = 0x0364,
  212. [TPAUSECR] = 0x0368,
  213. [MAHR] = 0x03c0,
  214. [MALR] = 0x03c8,
  215. [TROCR] = 0x03d0,
  216. [CDCR] = 0x03d4,
  217. [LCCR] = 0x03d8,
  218. [CNDCR] = 0x03dc,
  219. [CEFCR] = 0x03e4,
  220. [FRECR] = 0x03e8,
  221. [TSFRCR] = 0x03ec,
  222. [TLFRCR] = 0x03f0,
  223. [RFCR] = 0x03f4,
  224. [MAFCR] = 0x03f8,
  225. [EDMR] = 0x0200,
  226. [EDTRR] = 0x0208,
  227. [EDRRR] = 0x0210,
  228. [TDLAR] = 0x0218,
  229. [RDLAR] = 0x0220,
  230. [EESR] = 0x0228,
  231. [EESIPR] = 0x0230,
  232. [TRSCER] = 0x0238,
  233. [RMFCR] = 0x0240,
  234. [TFTR] = 0x0248,
  235. [FDR] = 0x0250,
  236. [RMCR] = 0x0258,
  237. [TFUCR] = 0x0264,
  238. [RFOCR] = 0x0268,
  239. [RMIIMODE] = 0x026c,
  240. [FCFTR] = 0x0270,
  241. [TRIMD] = 0x027c,
  242. };
  243. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  244. SH_ETH_OFFSET_DEFAULTS,
  245. [ECMR] = 0x0100,
  246. [RFLR] = 0x0108,
  247. [ECSR] = 0x0110,
  248. [ECSIPR] = 0x0118,
  249. [PIR] = 0x0120,
  250. [PSR] = 0x0128,
  251. [RDMLR] = 0x0140,
  252. [IPGR] = 0x0150,
  253. [APR] = 0x0154,
  254. [MPR] = 0x0158,
  255. [TPAUSER] = 0x0164,
  256. [RFCF] = 0x0160,
  257. [TPAUSECR] = 0x0168,
  258. [BCFRR] = 0x016c,
  259. [MAHR] = 0x01c0,
  260. [MALR] = 0x01c8,
  261. [TROCR] = 0x01d0,
  262. [CDCR] = 0x01d4,
  263. [LCCR] = 0x01d8,
  264. [CNDCR] = 0x01dc,
  265. [CEFCR] = 0x01e4,
  266. [FRECR] = 0x01e8,
  267. [TSFRCR] = 0x01ec,
  268. [TLFRCR] = 0x01f0,
  269. [RFCR] = 0x01f4,
  270. [MAFCR] = 0x01f8,
  271. [RTRATE] = 0x01fc,
  272. [EDMR] = 0x0000,
  273. [EDTRR] = 0x0008,
  274. [EDRRR] = 0x0010,
  275. [TDLAR] = 0x0018,
  276. [RDLAR] = 0x0020,
  277. [EESR] = 0x0028,
  278. [EESIPR] = 0x0030,
  279. [TRSCER] = 0x0038,
  280. [RMFCR] = 0x0040,
  281. [TFTR] = 0x0048,
  282. [FDR] = 0x0050,
  283. [RMCR] = 0x0058,
  284. [TFUCR] = 0x0064,
  285. [RFOCR] = 0x0068,
  286. [FCFTR] = 0x0070,
  287. [RPADIR] = 0x0078,
  288. [TRIMD] = 0x007c,
  289. [RBWAR] = 0x00c8,
  290. [RDFAR] = 0x00cc,
  291. [TBRAR] = 0x00d4,
  292. [TDFAR] = 0x00d8,
  293. };
  294. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  295. SH_ETH_OFFSET_DEFAULTS,
  296. [EDMR] = 0x0000,
  297. [EDTRR] = 0x0004,
  298. [EDRRR] = 0x0008,
  299. [TDLAR] = 0x000c,
  300. [RDLAR] = 0x0010,
  301. [EESR] = 0x0014,
  302. [EESIPR] = 0x0018,
  303. [TRSCER] = 0x001c,
  304. [RMFCR] = 0x0020,
  305. [TFTR] = 0x0024,
  306. [FDR] = 0x0028,
  307. [RMCR] = 0x002c,
  308. [EDOCR] = 0x0030,
  309. [FCFTR] = 0x0034,
  310. [RPADIR] = 0x0038,
  311. [TRIMD] = 0x003c,
  312. [RBWAR] = 0x0040,
  313. [RDFAR] = 0x0044,
  314. [TBRAR] = 0x004c,
  315. [TDFAR] = 0x0050,
  316. [ECMR] = 0x0160,
  317. [ECSR] = 0x0164,
  318. [ECSIPR] = 0x0168,
  319. [PIR] = 0x016c,
  320. [MAHR] = 0x0170,
  321. [MALR] = 0x0174,
  322. [RFLR] = 0x0178,
  323. [PSR] = 0x017c,
  324. [TROCR] = 0x0180,
  325. [CDCR] = 0x0184,
  326. [LCCR] = 0x0188,
  327. [CNDCR] = 0x018c,
  328. [CEFCR] = 0x0194,
  329. [FRECR] = 0x0198,
  330. [TSFRCR] = 0x019c,
  331. [TLFRCR] = 0x01a0,
  332. [RFCR] = 0x01a4,
  333. [MAFCR] = 0x01a8,
  334. [IPGR] = 0x01b4,
  335. [APR] = 0x01b8,
  336. [MPR] = 0x01bc,
  337. [TPAUSER] = 0x01c4,
  338. [BCFR] = 0x01cc,
  339. [ARSTR] = 0x0000,
  340. [TSU_CTRST] = 0x0004,
  341. [TSU_FWEN0] = 0x0010,
  342. [TSU_FWEN1] = 0x0014,
  343. [TSU_FCM] = 0x0018,
  344. [TSU_BSYSL0] = 0x0020,
  345. [TSU_BSYSL1] = 0x0024,
  346. [TSU_PRISL0] = 0x0028,
  347. [TSU_PRISL1] = 0x002c,
  348. [TSU_FWSL0] = 0x0030,
  349. [TSU_FWSL1] = 0x0034,
  350. [TSU_FWSLC] = 0x0038,
  351. [TSU_QTAGM0] = 0x0040,
  352. [TSU_QTAGM1] = 0x0044,
  353. [TSU_ADQT0] = 0x0048,
  354. [TSU_ADQT1] = 0x004c,
  355. [TSU_FWSR] = 0x0050,
  356. [TSU_FWINMK] = 0x0054,
  357. [TSU_ADSBSY] = 0x0060,
  358. [TSU_TEN] = 0x0064,
  359. [TSU_POST1] = 0x0070,
  360. [TSU_POST2] = 0x0074,
  361. [TSU_POST3] = 0x0078,
  362. [TSU_POST4] = 0x007c,
  363. [TXNLCR0] = 0x0080,
  364. [TXALCR0] = 0x0084,
  365. [RXNLCR0] = 0x0088,
  366. [RXALCR0] = 0x008c,
  367. [FWNLCR0] = 0x0090,
  368. [FWALCR0] = 0x0094,
  369. [TXNLCR1] = 0x00a0,
  370. [TXALCR1] = 0x00a0,
  371. [RXNLCR1] = 0x00a8,
  372. [RXALCR1] = 0x00ac,
  373. [FWNLCR1] = 0x00b0,
  374. [FWALCR1] = 0x00b4,
  375. [TSU_ADRH0] = 0x0100,
  376. };
  377. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  378. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  379. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  380. {
  381. return mdp->reg_offset == sh_eth_offset_gigabit;
  382. }
  383. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  384. {
  385. return mdp->reg_offset == sh_eth_offset_fast_rz;
  386. }
  387. static void sh_eth_select_mii(struct net_device *ndev)
  388. {
  389. u32 value = 0x0;
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. switch (mdp->phy_interface) {
  392. case PHY_INTERFACE_MODE_GMII:
  393. value = 0x2;
  394. break;
  395. case PHY_INTERFACE_MODE_MII:
  396. value = 0x1;
  397. break;
  398. case PHY_INTERFACE_MODE_RMII:
  399. value = 0x0;
  400. break;
  401. default:
  402. netdev_warn(ndev,
  403. "PHY interface mode was not setup. Set to MII.\n");
  404. value = 0x1;
  405. break;
  406. }
  407. sh_eth_write(ndev, value, RMII_MII);
  408. }
  409. static void sh_eth_set_duplex(struct net_device *ndev)
  410. {
  411. struct sh_eth_private *mdp = netdev_priv(ndev);
  412. if (mdp->duplex) /* Full */
  413. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  414. else /* Half */
  415. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  416. }
  417. /* There is CPU dependent code */
  418. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  419. {
  420. struct sh_eth_private *mdp = netdev_priv(ndev);
  421. switch (mdp->speed) {
  422. case 10: /* 10BASE */
  423. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  424. break;
  425. case 100:/* 100BASE */
  426. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  427. break;
  428. default:
  429. break;
  430. }
  431. }
  432. /* R8A7778/9 */
  433. static struct sh_eth_cpu_data r8a777x_data = {
  434. .set_duplex = sh_eth_set_duplex,
  435. .set_rate = sh_eth_set_rate_r8a777x,
  436. .register_type = SH_ETH_REG_FAST_RCAR,
  437. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  438. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  439. .eesipr_value = 0x01ff009f,
  440. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  441. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  442. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  443. EESR_ECI,
  444. .fdr_value = 0x00000f0f,
  445. .apr = 1,
  446. .mpr = 1,
  447. .tpauser = 1,
  448. .hw_swap = 1,
  449. };
  450. /* R8A7790/1 */
  451. static struct sh_eth_cpu_data r8a779x_data = {
  452. .set_duplex = sh_eth_set_duplex,
  453. .set_rate = sh_eth_set_rate_r8a777x,
  454. .register_type = SH_ETH_REG_FAST_RCAR,
  455. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  456. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  457. .eesipr_value = 0x01ff009f,
  458. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  459. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  460. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  461. EESR_ECI,
  462. .fdr_value = 0x00000f0f,
  463. .trscer_err_mask = DESC_I_RINT8,
  464. .apr = 1,
  465. .mpr = 1,
  466. .tpauser = 1,
  467. .hw_swap = 1,
  468. .rmiimode = 1,
  469. };
  470. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  471. {
  472. struct sh_eth_private *mdp = netdev_priv(ndev);
  473. switch (mdp->speed) {
  474. case 10: /* 10BASE */
  475. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  476. break;
  477. case 100:/* 100BASE */
  478. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  479. break;
  480. default:
  481. break;
  482. }
  483. }
  484. /* SH7724 */
  485. static struct sh_eth_cpu_data sh7724_data = {
  486. .set_duplex = sh_eth_set_duplex,
  487. .set_rate = sh_eth_set_rate_sh7724,
  488. .register_type = SH_ETH_REG_FAST_SH4,
  489. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  490. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  491. .eesipr_value = 0x01ff009f,
  492. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  493. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  494. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  495. EESR_ECI,
  496. .apr = 1,
  497. .mpr = 1,
  498. .tpauser = 1,
  499. .hw_swap = 1,
  500. .rpadir = 1,
  501. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  502. };
  503. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  504. {
  505. struct sh_eth_private *mdp = netdev_priv(ndev);
  506. switch (mdp->speed) {
  507. case 10: /* 10BASE */
  508. sh_eth_write(ndev, 0, RTRATE);
  509. break;
  510. case 100:/* 100BASE */
  511. sh_eth_write(ndev, 1, RTRATE);
  512. break;
  513. default:
  514. break;
  515. }
  516. }
  517. /* SH7757 */
  518. static struct sh_eth_cpu_data sh7757_data = {
  519. .set_duplex = sh_eth_set_duplex,
  520. .set_rate = sh_eth_set_rate_sh7757,
  521. .register_type = SH_ETH_REG_FAST_SH4,
  522. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  523. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  524. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  525. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  526. EESR_ECI,
  527. .irq_flags = IRQF_SHARED,
  528. .apr = 1,
  529. .mpr = 1,
  530. .tpauser = 1,
  531. .hw_swap = 1,
  532. .no_ade = 1,
  533. .rpadir = 1,
  534. .rpadir_value = 2 << 16,
  535. .rtrate = 1,
  536. };
  537. #define SH_GIGA_ETH_BASE 0xfee00000UL
  538. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  539. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  540. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  541. {
  542. int i;
  543. u32 mahr[2], malr[2];
  544. /* save MAHR and MALR */
  545. for (i = 0; i < 2; i++) {
  546. malr[i] = ioread32((void *)GIGA_MALR(i));
  547. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  548. }
  549. /* reset device */
  550. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  551. mdelay(1);
  552. /* restore MAHR and MALR */
  553. for (i = 0; i < 2; i++) {
  554. iowrite32(malr[i], (void *)GIGA_MALR(i));
  555. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  556. }
  557. }
  558. static void sh_eth_set_rate_giga(struct net_device *ndev)
  559. {
  560. struct sh_eth_private *mdp = netdev_priv(ndev);
  561. switch (mdp->speed) {
  562. case 10: /* 10BASE */
  563. sh_eth_write(ndev, 0x00000000, GECMR);
  564. break;
  565. case 100:/* 100BASE */
  566. sh_eth_write(ndev, 0x00000010, GECMR);
  567. break;
  568. case 1000: /* 1000BASE */
  569. sh_eth_write(ndev, 0x00000020, GECMR);
  570. break;
  571. default:
  572. break;
  573. }
  574. }
  575. /* SH7757(GETHERC) */
  576. static struct sh_eth_cpu_data sh7757_data_giga = {
  577. .chip_reset = sh_eth_chip_reset_giga,
  578. .set_duplex = sh_eth_set_duplex,
  579. .set_rate = sh_eth_set_rate_giga,
  580. .register_type = SH_ETH_REG_GIGABIT,
  581. .ecsr_value = ECSR_ICD | ECSR_MPD,
  582. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  583. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  584. .tx_check = EESR_TC1 | EESR_FTC,
  585. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  586. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  587. EESR_TDE | EESR_ECI,
  588. .fdr_value = 0x0000072f,
  589. .irq_flags = IRQF_SHARED,
  590. .apr = 1,
  591. .mpr = 1,
  592. .tpauser = 1,
  593. .bculr = 1,
  594. .hw_swap = 1,
  595. .rpadir = 1,
  596. .rpadir_value = 2 << 16,
  597. .no_trimd = 1,
  598. .no_ade = 1,
  599. .tsu = 1,
  600. };
  601. static void sh_eth_chip_reset(struct net_device *ndev)
  602. {
  603. struct sh_eth_private *mdp = netdev_priv(ndev);
  604. /* reset device */
  605. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  606. mdelay(1);
  607. }
  608. static void sh_eth_set_rate_gether(struct net_device *ndev)
  609. {
  610. struct sh_eth_private *mdp = netdev_priv(ndev);
  611. switch (mdp->speed) {
  612. case 10: /* 10BASE */
  613. sh_eth_write(ndev, GECMR_10, GECMR);
  614. break;
  615. case 100:/* 100BASE */
  616. sh_eth_write(ndev, GECMR_100, GECMR);
  617. break;
  618. case 1000: /* 1000BASE */
  619. sh_eth_write(ndev, GECMR_1000, GECMR);
  620. break;
  621. default:
  622. break;
  623. }
  624. }
  625. /* SH7734 */
  626. static struct sh_eth_cpu_data sh7734_data = {
  627. .chip_reset = sh_eth_chip_reset,
  628. .set_duplex = sh_eth_set_duplex,
  629. .set_rate = sh_eth_set_rate_gether,
  630. .register_type = SH_ETH_REG_GIGABIT,
  631. .ecsr_value = ECSR_ICD | ECSR_MPD,
  632. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  633. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  634. .tx_check = EESR_TC1 | EESR_FTC,
  635. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  636. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  637. EESR_TDE | EESR_ECI,
  638. .apr = 1,
  639. .mpr = 1,
  640. .tpauser = 1,
  641. .bculr = 1,
  642. .hw_swap = 1,
  643. .no_trimd = 1,
  644. .no_ade = 1,
  645. .tsu = 1,
  646. .hw_crc = 1,
  647. .select_mii = 1,
  648. };
  649. /* SH7763 */
  650. static struct sh_eth_cpu_data sh7763_data = {
  651. .chip_reset = sh_eth_chip_reset,
  652. .set_duplex = sh_eth_set_duplex,
  653. .set_rate = sh_eth_set_rate_gether,
  654. .register_type = SH_ETH_REG_GIGABIT,
  655. .ecsr_value = ECSR_ICD | ECSR_MPD,
  656. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  657. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  658. .tx_check = EESR_TC1 | EESR_FTC,
  659. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  660. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  661. EESR_ECI,
  662. .apr = 1,
  663. .mpr = 1,
  664. .tpauser = 1,
  665. .bculr = 1,
  666. .hw_swap = 1,
  667. .no_trimd = 1,
  668. .no_ade = 1,
  669. .tsu = 1,
  670. .irq_flags = IRQF_SHARED,
  671. };
  672. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  673. {
  674. struct sh_eth_private *mdp = netdev_priv(ndev);
  675. /* reset device */
  676. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  677. mdelay(1);
  678. sh_eth_select_mii(ndev);
  679. }
  680. /* R8A7740 */
  681. static struct sh_eth_cpu_data r8a7740_data = {
  682. .chip_reset = sh_eth_chip_reset_r8a7740,
  683. .set_duplex = sh_eth_set_duplex,
  684. .set_rate = sh_eth_set_rate_gether,
  685. .register_type = SH_ETH_REG_GIGABIT,
  686. .ecsr_value = ECSR_ICD | ECSR_MPD,
  687. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  688. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  689. .tx_check = EESR_TC1 | EESR_FTC,
  690. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  691. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  692. EESR_TDE | EESR_ECI,
  693. .fdr_value = 0x0000070f,
  694. .apr = 1,
  695. .mpr = 1,
  696. .tpauser = 1,
  697. .bculr = 1,
  698. .hw_swap = 1,
  699. .rpadir = 1,
  700. .rpadir_value = 2 << 16,
  701. .no_trimd = 1,
  702. .no_ade = 1,
  703. .tsu = 1,
  704. .select_mii = 1,
  705. .shift_rd0 = 1,
  706. };
  707. /* R7S72100 */
  708. static struct sh_eth_cpu_data r7s72100_data = {
  709. .chip_reset = sh_eth_chip_reset,
  710. .set_duplex = sh_eth_set_duplex,
  711. .register_type = SH_ETH_REG_FAST_RZ,
  712. .ecsr_value = ECSR_ICD,
  713. .ecsipr_value = ECSIPR_ICDIP,
  714. .eesipr_value = 0xff7f009f,
  715. .tx_check = EESR_TC1 | EESR_FTC,
  716. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  717. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  718. EESR_TDE | EESR_ECI,
  719. .fdr_value = 0x0000070f,
  720. .no_psr = 1,
  721. .apr = 1,
  722. .mpr = 1,
  723. .tpauser = 1,
  724. .hw_swap = 1,
  725. .rpadir = 1,
  726. .rpadir_value = 2 << 16,
  727. .no_trimd = 1,
  728. .no_ade = 1,
  729. .hw_crc = 1,
  730. .tsu = 1,
  731. .shift_rd0 = 1,
  732. };
  733. static struct sh_eth_cpu_data sh7619_data = {
  734. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  735. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  736. .apr = 1,
  737. .mpr = 1,
  738. .tpauser = 1,
  739. .hw_swap = 1,
  740. };
  741. static struct sh_eth_cpu_data sh771x_data = {
  742. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  743. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  744. .tsu = 1,
  745. };
  746. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  747. {
  748. if (!cd->ecsr_value)
  749. cd->ecsr_value = DEFAULT_ECSR_INIT;
  750. if (!cd->ecsipr_value)
  751. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  752. if (!cd->fcftr_value)
  753. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  754. DEFAULT_FIFO_F_D_RFD;
  755. if (!cd->fdr_value)
  756. cd->fdr_value = DEFAULT_FDR_INIT;
  757. if (!cd->tx_check)
  758. cd->tx_check = DEFAULT_TX_CHECK;
  759. if (!cd->eesr_err_check)
  760. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  761. if (!cd->trscer_err_mask)
  762. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  763. }
  764. static int sh_eth_check_reset(struct net_device *ndev)
  765. {
  766. int ret = 0;
  767. int cnt = 100;
  768. while (cnt > 0) {
  769. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  770. break;
  771. mdelay(1);
  772. cnt--;
  773. }
  774. if (cnt <= 0) {
  775. netdev_err(ndev, "Device reset failed\n");
  776. ret = -ETIMEDOUT;
  777. }
  778. return ret;
  779. }
  780. static int sh_eth_reset(struct net_device *ndev)
  781. {
  782. struct sh_eth_private *mdp = netdev_priv(ndev);
  783. int ret = 0;
  784. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  785. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  786. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  787. EDMR);
  788. ret = sh_eth_check_reset(ndev);
  789. if (ret)
  790. return ret;
  791. /* Table Init */
  792. sh_eth_write(ndev, 0x0, TDLAR);
  793. sh_eth_write(ndev, 0x0, TDFAR);
  794. sh_eth_write(ndev, 0x0, TDFXR);
  795. sh_eth_write(ndev, 0x0, TDFFR);
  796. sh_eth_write(ndev, 0x0, RDLAR);
  797. sh_eth_write(ndev, 0x0, RDFAR);
  798. sh_eth_write(ndev, 0x0, RDFXR);
  799. sh_eth_write(ndev, 0x0, RDFFR);
  800. /* Reset HW CRC register */
  801. if (mdp->cd->hw_crc)
  802. sh_eth_write(ndev, 0x0, CSMR);
  803. /* Select MII mode */
  804. if (mdp->cd->select_mii)
  805. sh_eth_select_mii(ndev);
  806. } else {
  807. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  808. EDMR);
  809. mdelay(3);
  810. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  811. EDMR);
  812. }
  813. return ret;
  814. }
  815. static void sh_eth_set_receive_align(struct sk_buff *skb)
  816. {
  817. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  818. if (reserve)
  819. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  820. }
  821. /* CPU <-> EDMAC endian convert */
  822. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  823. {
  824. switch (mdp->edmac_endian) {
  825. case EDMAC_LITTLE_ENDIAN:
  826. return cpu_to_le32(x);
  827. case EDMAC_BIG_ENDIAN:
  828. return cpu_to_be32(x);
  829. }
  830. return x;
  831. }
  832. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  833. {
  834. switch (mdp->edmac_endian) {
  835. case EDMAC_LITTLE_ENDIAN:
  836. return le32_to_cpu(x);
  837. case EDMAC_BIG_ENDIAN:
  838. return be32_to_cpu(x);
  839. }
  840. return x;
  841. }
  842. /* Program the hardware MAC address from dev->dev_addr. */
  843. static void update_mac_address(struct net_device *ndev)
  844. {
  845. sh_eth_write(ndev,
  846. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  847. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  848. sh_eth_write(ndev,
  849. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  850. }
  851. /* Get MAC address from SuperH MAC address register
  852. *
  853. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  854. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  855. * When you want use this device, you must set MAC address in bootloader.
  856. *
  857. */
  858. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  859. {
  860. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  861. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  862. } else {
  863. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  864. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  865. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  866. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  867. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  868. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  869. }
  870. }
  871. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  872. {
  873. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  874. return EDTRR_TRNS_GETHER;
  875. else
  876. return EDTRR_TRNS_ETHER;
  877. }
  878. struct bb_info {
  879. void (*set_gate)(void *addr);
  880. struct mdiobb_ctrl ctrl;
  881. void *addr;
  882. u32 mmd_msk;/* MMD */
  883. u32 mdo_msk;
  884. u32 mdi_msk;
  885. u32 mdc_msk;
  886. };
  887. /* PHY bit set */
  888. static void bb_set(void *addr, u32 msk)
  889. {
  890. iowrite32(ioread32(addr) | msk, addr);
  891. }
  892. /* PHY bit clear */
  893. static void bb_clr(void *addr, u32 msk)
  894. {
  895. iowrite32((ioread32(addr) & ~msk), addr);
  896. }
  897. /* PHY bit read */
  898. static int bb_read(void *addr, u32 msk)
  899. {
  900. return (ioread32(addr) & msk) != 0;
  901. }
  902. /* Data I/O pin control */
  903. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  904. {
  905. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  906. if (bitbang->set_gate)
  907. bitbang->set_gate(bitbang->addr);
  908. if (bit)
  909. bb_set(bitbang->addr, bitbang->mmd_msk);
  910. else
  911. bb_clr(bitbang->addr, bitbang->mmd_msk);
  912. }
  913. /* Set bit data*/
  914. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  915. {
  916. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  917. if (bitbang->set_gate)
  918. bitbang->set_gate(bitbang->addr);
  919. if (bit)
  920. bb_set(bitbang->addr, bitbang->mdo_msk);
  921. else
  922. bb_clr(bitbang->addr, bitbang->mdo_msk);
  923. }
  924. /* Get bit data*/
  925. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  926. {
  927. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  928. if (bitbang->set_gate)
  929. bitbang->set_gate(bitbang->addr);
  930. return bb_read(bitbang->addr, bitbang->mdi_msk);
  931. }
  932. /* MDC pin control */
  933. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  934. {
  935. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  936. if (bitbang->set_gate)
  937. bitbang->set_gate(bitbang->addr);
  938. if (bit)
  939. bb_set(bitbang->addr, bitbang->mdc_msk);
  940. else
  941. bb_clr(bitbang->addr, bitbang->mdc_msk);
  942. }
  943. /* mdio bus control struct */
  944. static struct mdiobb_ops bb_ops = {
  945. .owner = THIS_MODULE,
  946. .set_mdc = sh_mdc_ctrl,
  947. .set_mdio_dir = sh_mmd_ctrl,
  948. .set_mdio_data = sh_set_mdio,
  949. .get_mdio_data = sh_get_mdio,
  950. };
  951. /* free skb and descriptor buffer */
  952. static void sh_eth_ring_free(struct net_device *ndev)
  953. {
  954. struct sh_eth_private *mdp = netdev_priv(ndev);
  955. int i;
  956. /* Free Rx skb ringbuffer */
  957. if (mdp->rx_skbuff) {
  958. for (i = 0; i < mdp->num_rx_ring; i++)
  959. dev_kfree_skb(mdp->rx_skbuff[i]);
  960. }
  961. kfree(mdp->rx_skbuff);
  962. mdp->rx_skbuff = NULL;
  963. /* Free Tx skb ringbuffer */
  964. if (mdp->tx_skbuff) {
  965. for (i = 0; i < mdp->num_tx_ring; i++)
  966. dev_kfree_skb(mdp->tx_skbuff[i]);
  967. }
  968. kfree(mdp->tx_skbuff);
  969. mdp->tx_skbuff = NULL;
  970. }
  971. /* format skb and descriptor buffer */
  972. static void sh_eth_ring_format(struct net_device *ndev)
  973. {
  974. struct sh_eth_private *mdp = netdev_priv(ndev);
  975. int i;
  976. struct sk_buff *skb;
  977. struct sh_eth_rxdesc *rxdesc = NULL;
  978. struct sh_eth_txdesc *txdesc = NULL;
  979. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  980. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  981. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
  982. dma_addr_t dma_addr;
  983. mdp->cur_rx = 0;
  984. mdp->cur_tx = 0;
  985. mdp->dirty_rx = 0;
  986. mdp->dirty_tx = 0;
  987. memset(mdp->rx_ring, 0, rx_ringsize);
  988. /* build Rx ring buffer */
  989. for (i = 0; i < mdp->num_rx_ring; i++) {
  990. /* skb */
  991. mdp->rx_skbuff[i] = NULL;
  992. skb = netdev_alloc_skb(ndev, skbuff_size);
  993. if (skb == NULL)
  994. break;
  995. sh_eth_set_receive_align(skb);
  996. /* RX descriptor */
  997. rxdesc = &mdp->rx_ring[i];
  998. /* The size of the buffer is a multiple of 16 bytes. */
  999. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1000. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1001. rxdesc->buffer_length,
  1002. DMA_FROM_DEVICE);
  1003. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1004. kfree_skb(skb);
  1005. break;
  1006. }
  1007. mdp->rx_skbuff[i] = skb;
  1008. rxdesc->addr = dma_addr;
  1009. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1010. /* Rx descriptor address set */
  1011. if (i == 0) {
  1012. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1013. if (sh_eth_is_gether(mdp) ||
  1014. sh_eth_is_rz_fast_ether(mdp))
  1015. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1016. }
  1017. }
  1018. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1019. /* Mark the last entry as wrapping the ring. */
  1020. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  1021. memset(mdp->tx_ring, 0, tx_ringsize);
  1022. /* build Tx ring buffer */
  1023. for (i = 0; i < mdp->num_tx_ring; i++) {
  1024. mdp->tx_skbuff[i] = NULL;
  1025. txdesc = &mdp->tx_ring[i];
  1026. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1027. txdesc->buffer_length = 0;
  1028. if (i == 0) {
  1029. /* Tx descriptor address set */
  1030. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1031. if (sh_eth_is_gether(mdp) ||
  1032. sh_eth_is_rz_fast_ether(mdp))
  1033. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1034. }
  1035. }
  1036. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1037. }
  1038. /* Get skb and descriptor buffer */
  1039. static int sh_eth_ring_init(struct net_device *ndev)
  1040. {
  1041. struct sh_eth_private *mdp = netdev_priv(ndev);
  1042. int rx_ringsize, tx_ringsize, ret = 0;
  1043. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1044. * card needs room to do 8 byte alignment, +2 so we can reserve
  1045. * the first 2 bytes, and +16 gets room for the status word from the
  1046. * card.
  1047. */
  1048. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1049. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1050. if (mdp->cd->rpadir)
  1051. mdp->rx_buf_sz += NET_IP_ALIGN;
  1052. /* Allocate RX and TX skb rings */
  1053. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1054. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1055. if (!mdp->rx_skbuff) {
  1056. ret = -ENOMEM;
  1057. return ret;
  1058. }
  1059. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1060. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1061. if (!mdp->tx_skbuff) {
  1062. ret = -ENOMEM;
  1063. goto skb_ring_free;
  1064. }
  1065. /* Allocate all Rx descriptors. */
  1066. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1067. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1068. GFP_KERNEL);
  1069. if (!mdp->rx_ring) {
  1070. ret = -ENOMEM;
  1071. goto desc_ring_free;
  1072. }
  1073. mdp->dirty_rx = 0;
  1074. /* Allocate all Tx descriptors. */
  1075. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1076. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1077. GFP_KERNEL);
  1078. if (!mdp->tx_ring) {
  1079. ret = -ENOMEM;
  1080. goto desc_ring_free;
  1081. }
  1082. return ret;
  1083. desc_ring_free:
  1084. /* free DMA buffer */
  1085. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1086. skb_ring_free:
  1087. /* Free Rx and Tx skb ring buffer */
  1088. sh_eth_ring_free(ndev);
  1089. mdp->tx_ring = NULL;
  1090. mdp->rx_ring = NULL;
  1091. return ret;
  1092. }
  1093. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1094. {
  1095. int ringsize;
  1096. if (mdp->rx_ring) {
  1097. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1098. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1099. mdp->rx_desc_dma);
  1100. mdp->rx_ring = NULL;
  1101. }
  1102. if (mdp->tx_ring) {
  1103. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1104. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1105. mdp->tx_desc_dma);
  1106. mdp->tx_ring = NULL;
  1107. }
  1108. }
  1109. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1110. {
  1111. int ret = 0;
  1112. struct sh_eth_private *mdp = netdev_priv(ndev);
  1113. u32 val;
  1114. /* Soft Reset */
  1115. ret = sh_eth_reset(ndev);
  1116. if (ret)
  1117. return ret;
  1118. if (mdp->cd->rmiimode)
  1119. sh_eth_write(ndev, 0x1, RMIIMODE);
  1120. /* Descriptor format */
  1121. sh_eth_ring_format(ndev);
  1122. if (mdp->cd->rpadir)
  1123. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1124. /* all sh_eth int mask */
  1125. sh_eth_write(ndev, 0, EESIPR);
  1126. #if defined(__LITTLE_ENDIAN)
  1127. if (mdp->cd->hw_swap)
  1128. sh_eth_write(ndev, EDMR_EL, EDMR);
  1129. else
  1130. #endif
  1131. sh_eth_write(ndev, 0, EDMR);
  1132. /* FIFO size set */
  1133. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1134. sh_eth_write(ndev, 0, TFTR);
  1135. /* Frame recv control (enable multiple-packets per rx irq) */
  1136. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1137. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1138. if (mdp->cd->bculr)
  1139. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1140. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1141. if (!mdp->cd->no_trimd)
  1142. sh_eth_write(ndev, 0, TRIMD);
  1143. /* Recv frame limit set register */
  1144. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1145. RFLR);
  1146. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1147. if (start) {
  1148. mdp->irq_enabled = true;
  1149. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1150. }
  1151. /* PAUSE Prohibition */
  1152. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1153. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1154. sh_eth_write(ndev, val, ECMR);
  1155. if (mdp->cd->set_rate)
  1156. mdp->cd->set_rate(ndev);
  1157. /* E-MAC Status Register clear */
  1158. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1159. /* E-MAC Interrupt Enable register */
  1160. if (start)
  1161. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1162. /* Set MAC address */
  1163. update_mac_address(ndev);
  1164. /* mask reset */
  1165. if (mdp->cd->apr)
  1166. sh_eth_write(ndev, APR_AP, APR);
  1167. if (mdp->cd->mpr)
  1168. sh_eth_write(ndev, MPR_MP, MPR);
  1169. if (mdp->cd->tpauser)
  1170. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1171. if (start) {
  1172. /* Setting the Rx mode will start the Rx process. */
  1173. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1174. netif_start_queue(ndev);
  1175. }
  1176. return ret;
  1177. }
  1178. static void sh_eth_dev_exit(struct net_device *ndev)
  1179. {
  1180. struct sh_eth_private *mdp = netdev_priv(ndev);
  1181. int i;
  1182. /* Deactivate all TX descriptors, so DMA should stop at next
  1183. * packet boundary if it's currently running
  1184. */
  1185. for (i = 0; i < mdp->num_tx_ring; i++)
  1186. mdp->tx_ring[i].status &= ~cpu_to_edmac(mdp, TD_TACT);
  1187. /* Disable TX FIFO egress to MAC */
  1188. sh_eth_rcv_snd_disable(ndev);
  1189. /* Stop RX DMA at next packet boundary */
  1190. sh_eth_write(ndev, 0, EDRRR);
  1191. /* Aside from TX DMA, we can't tell when the hardware is
  1192. * really stopped, so we need to reset to make sure.
  1193. * Before doing that, wait for long enough to *probably*
  1194. * finish transmitting the last packet and poll stats.
  1195. */
  1196. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1197. sh_eth_get_stats(ndev);
  1198. sh_eth_reset(ndev);
  1199. /* Set MAC address again */
  1200. update_mac_address(ndev);
  1201. }
  1202. /* free Tx skb function */
  1203. static int sh_eth_txfree(struct net_device *ndev)
  1204. {
  1205. struct sh_eth_private *mdp = netdev_priv(ndev);
  1206. struct sh_eth_txdesc *txdesc;
  1207. int free_num = 0;
  1208. int entry = 0;
  1209. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1210. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1211. txdesc = &mdp->tx_ring[entry];
  1212. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1213. break;
  1214. /* TACT bit must be checked before all the following reads */
  1215. rmb();
  1216. netif_info(mdp, tx_done, ndev,
  1217. "tx entry %d status 0x%08x\n",
  1218. entry, edmac_to_cpu(mdp, txdesc->status));
  1219. /* Free the original skb. */
  1220. if (mdp->tx_skbuff[entry]) {
  1221. dma_unmap_single(&ndev->dev, txdesc->addr,
  1222. txdesc->buffer_length, DMA_TO_DEVICE);
  1223. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1224. mdp->tx_skbuff[entry] = NULL;
  1225. free_num++;
  1226. }
  1227. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1228. if (entry >= mdp->num_tx_ring - 1)
  1229. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1230. ndev->stats.tx_packets++;
  1231. ndev->stats.tx_bytes += txdesc->buffer_length;
  1232. }
  1233. return free_num;
  1234. }
  1235. /* Packet receive function */
  1236. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1237. {
  1238. struct sh_eth_private *mdp = netdev_priv(ndev);
  1239. struct sh_eth_rxdesc *rxdesc;
  1240. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1241. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1242. int limit;
  1243. struct sk_buff *skb;
  1244. u16 pkt_len = 0;
  1245. u32 desc_status;
  1246. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
  1247. dma_addr_t dma_addr;
  1248. boguscnt = min(boguscnt, *quota);
  1249. limit = boguscnt;
  1250. rxdesc = &mdp->rx_ring[entry];
  1251. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1252. /* RACT bit must be checked before all the following reads */
  1253. rmb();
  1254. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1255. pkt_len = rxdesc->frame_length;
  1256. if (--boguscnt < 0)
  1257. break;
  1258. netif_info(mdp, rx_status, ndev,
  1259. "rx entry %d status 0x%08x len %d\n",
  1260. entry, desc_status, pkt_len);
  1261. if (!(desc_status & RDFEND))
  1262. ndev->stats.rx_length_errors++;
  1263. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1264. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1265. * bit 0. However, in case of the R8A7740 and R7S72100
  1266. * the RFS bits are from bit 25 to bit 16. So, the
  1267. * driver needs right shifting by 16.
  1268. */
  1269. if (mdp->cd->shift_rd0)
  1270. desc_status >>= 16;
  1271. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1272. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1273. ndev->stats.rx_errors++;
  1274. if (desc_status & RD_RFS1)
  1275. ndev->stats.rx_crc_errors++;
  1276. if (desc_status & RD_RFS2)
  1277. ndev->stats.rx_frame_errors++;
  1278. if (desc_status & RD_RFS3)
  1279. ndev->stats.rx_length_errors++;
  1280. if (desc_status & RD_RFS4)
  1281. ndev->stats.rx_length_errors++;
  1282. if (desc_status & RD_RFS6)
  1283. ndev->stats.rx_missed_errors++;
  1284. if (desc_status & RD_RFS10)
  1285. ndev->stats.rx_over_errors++;
  1286. } else {
  1287. if (!mdp->cd->hw_swap)
  1288. sh_eth_soft_swap(
  1289. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1290. pkt_len + 2);
  1291. skb = mdp->rx_skbuff[entry];
  1292. mdp->rx_skbuff[entry] = NULL;
  1293. if (mdp->cd->rpadir)
  1294. skb_reserve(skb, NET_IP_ALIGN);
  1295. dma_unmap_single(&ndev->dev, rxdesc->addr,
  1296. ALIGN(mdp->rx_buf_sz, 16),
  1297. DMA_FROM_DEVICE);
  1298. skb_put(skb, pkt_len);
  1299. skb->protocol = eth_type_trans(skb, ndev);
  1300. netif_receive_skb(skb);
  1301. ndev->stats.rx_packets++;
  1302. ndev->stats.rx_bytes += pkt_len;
  1303. if (desc_status & RD_RFS8)
  1304. ndev->stats.multicast++;
  1305. }
  1306. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1307. rxdesc = &mdp->rx_ring[entry];
  1308. }
  1309. /* Refill the Rx ring buffers. */
  1310. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1311. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1312. rxdesc = &mdp->rx_ring[entry];
  1313. /* The size of the buffer is 16 byte boundary. */
  1314. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1315. if (mdp->rx_skbuff[entry] == NULL) {
  1316. skb = netdev_alloc_skb(ndev, skbuff_size);
  1317. if (skb == NULL)
  1318. break; /* Better luck next round. */
  1319. sh_eth_set_receive_align(skb);
  1320. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1321. rxdesc->buffer_length,
  1322. DMA_FROM_DEVICE);
  1323. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1324. kfree_skb(skb);
  1325. break;
  1326. }
  1327. mdp->rx_skbuff[entry] = skb;
  1328. skb_checksum_none_assert(skb);
  1329. rxdesc->addr = dma_addr;
  1330. }
  1331. wmb(); /* RACT bit must be set after all the above writes */
  1332. if (entry >= mdp->num_rx_ring - 1)
  1333. rxdesc->status |=
  1334. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1335. else
  1336. rxdesc->status |=
  1337. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1338. }
  1339. /* Restart Rx engine if stopped. */
  1340. /* If we don't need to check status, don't. -KDU */
  1341. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1342. /* fix the values for the next receiving if RDE is set */
  1343. if (intr_status & EESR_RDE &&
  1344. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1345. u32 count = (sh_eth_read(ndev, RDFAR) -
  1346. sh_eth_read(ndev, RDLAR)) >> 4;
  1347. mdp->cur_rx = count;
  1348. mdp->dirty_rx = count;
  1349. }
  1350. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1351. }
  1352. *quota -= limit - boguscnt - 1;
  1353. return *quota <= 0;
  1354. }
  1355. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1356. {
  1357. /* disable tx and rx */
  1358. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1359. ~(ECMR_RE | ECMR_TE), ECMR);
  1360. }
  1361. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1362. {
  1363. /* enable tx and rx */
  1364. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1365. (ECMR_RE | ECMR_TE), ECMR);
  1366. }
  1367. /* error control function */
  1368. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1369. {
  1370. struct sh_eth_private *mdp = netdev_priv(ndev);
  1371. u32 felic_stat;
  1372. u32 link_stat;
  1373. u32 mask;
  1374. if (intr_status & EESR_ECI) {
  1375. felic_stat = sh_eth_read(ndev, ECSR);
  1376. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1377. if (felic_stat & ECSR_ICD)
  1378. ndev->stats.tx_carrier_errors++;
  1379. if (felic_stat & ECSR_LCHNG) {
  1380. /* Link Changed */
  1381. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1382. goto ignore_link;
  1383. } else {
  1384. link_stat = (sh_eth_read(ndev, PSR));
  1385. if (mdp->ether_link_active_low)
  1386. link_stat = ~link_stat;
  1387. }
  1388. if (!(link_stat & PHY_ST_LINK)) {
  1389. sh_eth_rcv_snd_disable(ndev);
  1390. } else {
  1391. /* Link Up */
  1392. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1393. ~DMAC_M_ECI, EESIPR);
  1394. /* clear int */
  1395. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1396. ECSR);
  1397. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1398. DMAC_M_ECI, EESIPR);
  1399. /* enable tx and rx */
  1400. sh_eth_rcv_snd_enable(ndev);
  1401. }
  1402. }
  1403. }
  1404. ignore_link:
  1405. if (intr_status & EESR_TWB) {
  1406. /* Unused write back interrupt */
  1407. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1408. ndev->stats.tx_aborted_errors++;
  1409. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1410. }
  1411. }
  1412. if (intr_status & EESR_RABT) {
  1413. /* Receive Abort int */
  1414. if (intr_status & EESR_RFRMER) {
  1415. /* Receive Frame Overflow int */
  1416. ndev->stats.rx_frame_errors++;
  1417. }
  1418. }
  1419. if (intr_status & EESR_TDE) {
  1420. /* Transmit Descriptor Empty int */
  1421. ndev->stats.tx_fifo_errors++;
  1422. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1423. }
  1424. if (intr_status & EESR_TFE) {
  1425. /* FIFO under flow */
  1426. ndev->stats.tx_fifo_errors++;
  1427. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1428. }
  1429. if (intr_status & EESR_RDE) {
  1430. /* Receive Descriptor Empty int */
  1431. ndev->stats.rx_over_errors++;
  1432. }
  1433. if (intr_status & EESR_RFE) {
  1434. /* Receive FIFO Overflow int */
  1435. ndev->stats.rx_fifo_errors++;
  1436. }
  1437. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1438. /* Address Error */
  1439. ndev->stats.tx_fifo_errors++;
  1440. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1441. }
  1442. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1443. if (mdp->cd->no_ade)
  1444. mask &= ~EESR_ADE;
  1445. if (intr_status & mask) {
  1446. /* Tx error */
  1447. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1448. /* dmesg */
  1449. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1450. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1451. (u32)ndev->state, edtrr);
  1452. /* dirty buffer free */
  1453. sh_eth_txfree(ndev);
  1454. /* SH7712 BUG */
  1455. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1456. /* tx dma start */
  1457. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1458. }
  1459. /* wakeup */
  1460. netif_wake_queue(ndev);
  1461. }
  1462. }
  1463. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1464. {
  1465. struct net_device *ndev = netdev;
  1466. struct sh_eth_private *mdp = netdev_priv(ndev);
  1467. struct sh_eth_cpu_data *cd = mdp->cd;
  1468. irqreturn_t ret = IRQ_NONE;
  1469. u32 intr_status, intr_enable;
  1470. spin_lock(&mdp->lock);
  1471. /* Get interrupt status */
  1472. intr_status = sh_eth_read(ndev, EESR);
  1473. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1474. * enabled since it's the one that comes thru regardless of the mask,
  1475. * and we need to fully handle it in sh_eth_error() in order to quench
  1476. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1477. */
  1478. intr_enable = sh_eth_read(ndev, EESIPR);
  1479. intr_status &= intr_enable | DMAC_M_ECI;
  1480. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1481. ret = IRQ_HANDLED;
  1482. else
  1483. goto out;
  1484. if (!likely(mdp->irq_enabled)) {
  1485. sh_eth_write(ndev, 0, EESIPR);
  1486. goto out;
  1487. }
  1488. if (intr_status & EESR_RX_CHECK) {
  1489. if (napi_schedule_prep(&mdp->napi)) {
  1490. /* Mask Rx interrupts */
  1491. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1492. EESIPR);
  1493. __napi_schedule(&mdp->napi);
  1494. } else {
  1495. netdev_warn(ndev,
  1496. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1497. intr_status, intr_enable);
  1498. }
  1499. }
  1500. /* Tx Check */
  1501. if (intr_status & cd->tx_check) {
  1502. /* Clear Tx interrupts */
  1503. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1504. sh_eth_txfree(ndev);
  1505. netif_wake_queue(ndev);
  1506. }
  1507. if (intr_status & cd->eesr_err_check) {
  1508. /* Clear error interrupts */
  1509. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1510. sh_eth_error(ndev, intr_status);
  1511. }
  1512. out:
  1513. spin_unlock(&mdp->lock);
  1514. return ret;
  1515. }
  1516. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1517. {
  1518. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1519. napi);
  1520. struct net_device *ndev = napi->dev;
  1521. int quota = budget;
  1522. u32 intr_status;
  1523. for (;;) {
  1524. intr_status = sh_eth_read(ndev, EESR);
  1525. if (!(intr_status & EESR_RX_CHECK))
  1526. break;
  1527. /* Clear Rx interrupts */
  1528. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1529. if (sh_eth_rx(ndev, intr_status, &quota))
  1530. goto out;
  1531. }
  1532. napi_complete(napi);
  1533. /* Reenable Rx interrupts */
  1534. if (mdp->irq_enabled)
  1535. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1536. out:
  1537. return budget - quota;
  1538. }
  1539. /* PHY state control function */
  1540. static void sh_eth_adjust_link(struct net_device *ndev)
  1541. {
  1542. struct sh_eth_private *mdp = netdev_priv(ndev);
  1543. struct phy_device *phydev = mdp->phydev;
  1544. int new_state = 0;
  1545. if (phydev->link) {
  1546. if (phydev->duplex != mdp->duplex) {
  1547. new_state = 1;
  1548. mdp->duplex = phydev->duplex;
  1549. if (mdp->cd->set_duplex)
  1550. mdp->cd->set_duplex(ndev);
  1551. }
  1552. if (phydev->speed != mdp->speed) {
  1553. new_state = 1;
  1554. mdp->speed = phydev->speed;
  1555. if (mdp->cd->set_rate)
  1556. mdp->cd->set_rate(ndev);
  1557. }
  1558. if (!mdp->link) {
  1559. sh_eth_write(ndev,
  1560. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1561. ECMR);
  1562. new_state = 1;
  1563. mdp->link = phydev->link;
  1564. if (mdp->cd->no_psr || mdp->no_ether_link)
  1565. sh_eth_rcv_snd_enable(ndev);
  1566. }
  1567. } else if (mdp->link) {
  1568. new_state = 1;
  1569. mdp->link = 0;
  1570. mdp->speed = 0;
  1571. mdp->duplex = -1;
  1572. if (mdp->cd->no_psr || mdp->no_ether_link)
  1573. sh_eth_rcv_snd_disable(ndev);
  1574. }
  1575. if (new_state && netif_msg_link(mdp))
  1576. phy_print_status(phydev);
  1577. }
  1578. /* PHY init function */
  1579. static int sh_eth_phy_init(struct net_device *ndev)
  1580. {
  1581. struct device_node *np = ndev->dev.parent->of_node;
  1582. struct sh_eth_private *mdp = netdev_priv(ndev);
  1583. struct phy_device *phydev = NULL;
  1584. mdp->link = 0;
  1585. mdp->speed = 0;
  1586. mdp->duplex = -1;
  1587. /* Try connect to PHY */
  1588. if (np) {
  1589. struct device_node *pn;
  1590. pn = of_parse_phandle(np, "phy-handle", 0);
  1591. phydev = of_phy_connect(ndev, pn,
  1592. sh_eth_adjust_link, 0,
  1593. mdp->phy_interface);
  1594. if (!phydev)
  1595. phydev = ERR_PTR(-ENOENT);
  1596. } else {
  1597. char phy_id[MII_BUS_ID_SIZE + 3];
  1598. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1599. mdp->mii_bus->id, mdp->phy_id);
  1600. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1601. mdp->phy_interface);
  1602. }
  1603. if (IS_ERR(phydev)) {
  1604. netdev_err(ndev, "failed to connect PHY\n");
  1605. return PTR_ERR(phydev);
  1606. }
  1607. netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
  1608. phydev->addr, phydev->irq, phydev->drv->name);
  1609. mdp->phydev = phydev;
  1610. return 0;
  1611. }
  1612. /* PHY control start function */
  1613. static int sh_eth_phy_start(struct net_device *ndev)
  1614. {
  1615. struct sh_eth_private *mdp = netdev_priv(ndev);
  1616. int ret;
  1617. ret = sh_eth_phy_init(ndev);
  1618. if (ret)
  1619. return ret;
  1620. phy_start(mdp->phydev);
  1621. return 0;
  1622. }
  1623. static int sh_eth_get_settings(struct net_device *ndev,
  1624. struct ethtool_cmd *ecmd)
  1625. {
  1626. struct sh_eth_private *mdp = netdev_priv(ndev);
  1627. unsigned long flags;
  1628. int ret;
  1629. if (!mdp->phydev)
  1630. return -ENODEV;
  1631. spin_lock_irqsave(&mdp->lock, flags);
  1632. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1633. spin_unlock_irqrestore(&mdp->lock, flags);
  1634. return ret;
  1635. }
  1636. static int sh_eth_set_settings(struct net_device *ndev,
  1637. struct ethtool_cmd *ecmd)
  1638. {
  1639. struct sh_eth_private *mdp = netdev_priv(ndev);
  1640. unsigned long flags;
  1641. int ret;
  1642. if (!mdp->phydev)
  1643. return -ENODEV;
  1644. spin_lock_irqsave(&mdp->lock, flags);
  1645. /* disable tx and rx */
  1646. sh_eth_rcv_snd_disable(ndev);
  1647. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1648. if (ret)
  1649. goto error_exit;
  1650. if (ecmd->duplex == DUPLEX_FULL)
  1651. mdp->duplex = 1;
  1652. else
  1653. mdp->duplex = 0;
  1654. if (mdp->cd->set_duplex)
  1655. mdp->cd->set_duplex(ndev);
  1656. error_exit:
  1657. mdelay(1);
  1658. /* enable tx and rx */
  1659. sh_eth_rcv_snd_enable(ndev);
  1660. spin_unlock_irqrestore(&mdp->lock, flags);
  1661. return ret;
  1662. }
  1663. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1664. * version must be bumped as well. Just adding registers up to that
  1665. * limit is fine, as long as the existing register indices don't
  1666. * change.
  1667. */
  1668. #define SH_ETH_REG_DUMP_VERSION 1
  1669. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1670. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1671. {
  1672. struct sh_eth_private *mdp = netdev_priv(ndev);
  1673. struct sh_eth_cpu_data *cd = mdp->cd;
  1674. u32 *valid_map;
  1675. size_t len;
  1676. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1677. /* Dump starts with a bitmap that tells ethtool which
  1678. * registers are defined for this chip.
  1679. */
  1680. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1681. if (buf) {
  1682. valid_map = buf;
  1683. buf += len;
  1684. } else {
  1685. valid_map = NULL;
  1686. }
  1687. /* Add a register to the dump, if it has a defined offset.
  1688. * This automatically skips most undefined registers, but for
  1689. * some it is also necessary to check a capability flag in
  1690. * struct sh_eth_cpu_data.
  1691. */
  1692. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1693. #define add_reg_from(reg, read_expr) do { \
  1694. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1695. if (buf) { \
  1696. mark_reg_valid(reg); \
  1697. *buf++ = read_expr; \
  1698. } \
  1699. ++len; \
  1700. } \
  1701. } while (0)
  1702. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1703. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1704. add_reg(EDSR);
  1705. add_reg(EDMR);
  1706. add_reg(EDTRR);
  1707. add_reg(EDRRR);
  1708. add_reg(EESR);
  1709. add_reg(EESIPR);
  1710. add_reg(TDLAR);
  1711. add_reg(TDFAR);
  1712. add_reg(TDFXR);
  1713. add_reg(TDFFR);
  1714. add_reg(RDLAR);
  1715. add_reg(RDFAR);
  1716. add_reg(RDFXR);
  1717. add_reg(RDFFR);
  1718. add_reg(TRSCER);
  1719. add_reg(RMFCR);
  1720. add_reg(TFTR);
  1721. add_reg(FDR);
  1722. add_reg(RMCR);
  1723. add_reg(TFUCR);
  1724. add_reg(RFOCR);
  1725. if (cd->rmiimode)
  1726. add_reg(RMIIMODE);
  1727. add_reg(FCFTR);
  1728. if (cd->rpadir)
  1729. add_reg(RPADIR);
  1730. if (!cd->no_trimd)
  1731. add_reg(TRIMD);
  1732. add_reg(ECMR);
  1733. add_reg(ECSR);
  1734. add_reg(ECSIPR);
  1735. add_reg(PIR);
  1736. if (!cd->no_psr)
  1737. add_reg(PSR);
  1738. add_reg(RDMLR);
  1739. add_reg(RFLR);
  1740. add_reg(IPGR);
  1741. if (cd->apr)
  1742. add_reg(APR);
  1743. if (cd->mpr)
  1744. add_reg(MPR);
  1745. add_reg(RFCR);
  1746. add_reg(RFCF);
  1747. if (cd->tpauser)
  1748. add_reg(TPAUSER);
  1749. add_reg(TPAUSECR);
  1750. add_reg(GECMR);
  1751. if (cd->bculr)
  1752. add_reg(BCULR);
  1753. add_reg(MAHR);
  1754. add_reg(MALR);
  1755. add_reg(TROCR);
  1756. add_reg(CDCR);
  1757. add_reg(LCCR);
  1758. add_reg(CNDCR);
  1759. add_reg(CEFCR);
  1760. add_reg(FRECR);
  1761. add_reg(TSFRCR);
  1762. add_reg(TLFRCR);
  1763. add_reg(CERCR);
  1764. add_reg(CEECR);
  1765. add_reg(MAFCR);
  1766. if (cd->rtrate)
  1767. add_reg(RTRATE);
  1768. if (cd->hw_crc)
  1769. add_reg(CSMR);
  1770. if (cd->select_mii)
  1771. add_reg(RMII_MII);
  1772. add_reg(ARSTR);
  1773. if (cd->tsu) {
  1774. add_tsu_reg(TSU_CTRST);
  1775. add_tsu_reg(TSU_FWEN0);
  1776. add_tsu_reg(TSU_FWEN1);
  1777. add_tsu_reg(TSU_FCM);
  1778. add_tsu_reg(TSU_BSYSL0);
  1779. add_tsu_reg(TSU_BSYSL1);
  1780. add_tsu_reg(TSU_PRISL0);
  1781. add_tsu_reg(TSU_PRISL1);
  1782. add_tsu_reg(TSU_FWSL0);
  1783. add_tsu_reg(TSU_FWSL1);
  1784. add_tsu_reg(TSU_FWSLC);
  1785. add_tsu_reg(TSU_QTAG0);
  1786. add_tsu_reg(TSU_QTAG1);
  1787. add_tsu_reg(TSU_QTAGM0);
  1788. add_tsu_reg(TSU_QTAGM1);
  1789. add_tsu_reg(TSU_FWSR);
  1790. add_tsu_reg(TSU_FWINMK);
  1791. add_tsu_reg(TSU_ADQT0);
  1792. add_tsu_reg(TSU_ADQT1);
  1793. add_tsu_reg(TSU_VTAG0);
  1794. add_tsu_reg(TSU_VTAG1);
  1795. add_tsu_reg(TSU_ADSBSY);
  1796. add_tsu_reg(TSU_TEN);
  1797. add_tsu_reg(TSU_POST1);
  1798. add_tsu_reg(TSU_POST2);
  1799. add_tsu_reg(TSU_POST3);
  1800. add_tsu_reg(TSU_POST4);
  1801. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1802. /* This is the start of a table, not just a single
  1803. * register.
  1804. */
  1805. if (buf) {
  1806. unsigned int i;
  1807. mark_reg_valid(TSU_ADRH0);
  1808. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1809. *buf++ = ioread32(
  1810. mdp->tsu_addr +
  1811. mdp->reg_offset[TSU_ADRH0] +
  1812. i * 4);
  1813. }
  1814. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1815. }
  1816. }
  1817. #undef mark_reg_valid
  1818. #undef add_reg_from
  1819. #undef add_reg
  1820. #undef add_tsu_reg
  1821. return len * 4;
  1822. }
  1823. static int sh_eth_get_regs_len(struct net_device *ndev)
  1824. {
  1825. return __sh_eth_get_regs(ndev, NULL);
  1826. }
  1827. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1828. void *buf)
  1829. {
  1830. struct sh_eth_private *mdp = netdev_priv(ndev);
  1831. regs->version = SH_ETH_REG_DUMP_VERSION;
  1832. pm_runtime_get_sync(&mdp->pdev->dev);
  1833. __sh_eth_get_regs(ndev, buf);
  1834. pm_runtime_put_sync(&mdp->pdev->dev);
  1835. }
  1836. static int sh_eth_nway_reset(struct net_device *ndev)
  1837. {
  1838. struct sh_eth_private *mdp = netdev_priv(ndev);
  1839. unsigned long flags;
  1840. int ret;
  1841. if (!mdp->phydev)
  1842. return -ENODEV;
  1843. spin_lock_irqsave(&mdp->lock, flags);
  1844. ret = phy_start_aneg(mdp->phydev);
  1845. spin_unlock_irqrestore(&mdp->lock, flags);
  1846. return ret;
  1847. }
  1848. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1849. {
  1850. struct sh_eth_private *mdp = netdev_priv(ndev);
  1851. return mdp->msg_enable;
  1852. }
  1853. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1854. {
  1855. struct sh_eth_private *mdp = netdev_priv(ndev);
  1856. mdp->msg_enable = value;
  1857. }
  1858. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1859. "rx_current", "tx_current",
  1860. "rx_dirty", "tx_dirty",
  1861. };
  1862. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1863. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1864. {
  1865. switch (sset) {
  1866. case ETH_SS_STATS:
  1867. return SH_ETH_STATS_LEN;
  1868. default:
  1869. return -EOPNOTSUPP;
  1870. }
  1871. }
  1872. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1873. struct ethtool_stats *stats, u64 *data)
  1874. {
  1875. struct sh_eth_private *mdp = netdev_priv(ndev);
  1876. int i = 0;
  1877. /* device-specific stats */
  1878. data[i++] = mdp->cur_rx;
  1879. data[i++] = mdp->cur_tx;
  1880. data[i++] = mdp->dirty_rx;
  1881. data[i++] = mdp->dirty_tx;
  1882. }
  1883. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1884. {
  1885. switch (stringset) {
  1886. case ETH_SS_STATS:
  1887. memcpy(data, *sh_eth_gstrings_stats,
  1888. sizeof(sh_eth_gstrings_stats));
  1889. break;
  1890. }
  1891. }
  1892. static void sh_eth_get_ringparam(struct net_device *ndev,
  1893. struct ethtool_ringparam *ring)
  1894. {
  1895. struct sh_eth_private *mdp = netdev_priv(ndev);
  1896. ring->rx_max_pending = RX_RING_MAX;
  1897. ring->tx_max_pending = TX_RING_MAX;
  1898. ring->rx_pending = mdp->num_rx_ring;
  1899. ring->tx_pending = mdp->num_tx_ring;
  1900. }
  1901. static int sh_eth_set_ringparam(struct net_device *ndev,
  1902. struct ethtool_ringparam *ring)
  1903. {
  1904. struct sh_eth_private *mdp = netdev_priv(ndev);
  1905. int ret;
  1906. if (ring->tx_pending > TX_RING_MAX ||
  1907. ring->rx_pending > RX_RING_MAX ||
  1908. ring->tx_pending < TX_RING_MIN ||
  1909. ring->rx_pending < RX_RING_MIN)
  1910. return -EINVAL;
  1911. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1912. return -EINVAL;
  1913. if (netif_running(ndev)) {
  1914. netif_device_detach(ndev);
  1915. netif_tx_disable(ndev);
  1916. /* Serialise with the interrupt handler and NAPI, then
  1917. * disable interrupts. We have to clear the
  1918. * irq_enabled flag first to ensure that interrupts
  1919. * won't be re-enabled.
  1920. */
  1921. mdp->irq_enabled = false;
  1922. synchronize_irq(ndev->irq);
  1923. napi_synchronize(&mdp->napi);
  1924. sh_eth_write(ndev, 0x0000, EESIPR);
  1925. sh_eth_dev_exit(ndev);
  1926. /* Free all the skbuffs in the Rx queue. */
  1927. sh_eth_ring_free(ndev);
  1928. /* Free DMA buffer */
  1929. sh_eth_free_dma_buffer(mdp);
  1930. }
  1931. /* Set new parameters */
  1932. mdp->num_rx_ring = ring->rx_pending;
  1933. mdp->num_tx_ring = ring->tx_pending;
  1934. if (netif_running(ndev)) {
  1935. ret = sh_eth_ring_init(ndev);
  1936. if (ret < 0) {
  1937. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1938. __func__);
  1939. return ret;
  1940. }
  1941. ret = sh_eth_dev_init(ndev, false);
  1942. if (ret < 0) {
  1943. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1944. __func__);
  1945. return ret;
  1946. }
  1947. mdp->irq_enabled = true;
  1948. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1949. /* Setting the Rx mode will start the Rx process. */
  1950. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1951. netif_device_attach(ndev);
  1952. }
  1953. return 0;
  1954. }
  1955. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1956. .get_settings = sh_eth_get_settings,
  1957. .set_settings = sh_eth_set_settings,
  1958. .get_regs_len = sh_eth_get_regs_len,
  1959. .get_regs = sh_eth_get_regs,
  1960. .nway_reset = sh_eth_nway_reset,
  1961. .get_msglevel = sh_eth_get_msglevel,
  1962. .set_msglevel = sh_eth_set_msglevel,
  1963. .get_link = ethtool_op_get_link,
  1964. .get_strings = sh_eth_get_strings,
  1965. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1966. .get_sset_count = sh_eth_get_sset_count,
  1967. .get_ringparam = sh_eth_get_ringparam,
  1968. .set_ringparam = sh_eth_set_ringparam,
  1969. };
  1970. /* network device open function */
  1971. static int sh_eth_open(struct net_device *ndev)
  1972. {
  1973. int ret = 0;
  1974. struct sh_eth_private *mdp = netdev_priv(ndev);
  1975. pm_runtime_get_sync(&mdp->pdev->dev);
  1976. napi_enable(&mdp->napi);
  1977. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1978. mdp->cd->irq_flags, ndev->name, ndev);
  1979. if (ret) {
  1980. netdev_err(ndev, "Can not assign IRQ number\n");
  1981. goto out_napi_off;
  1982. }
  1983. /* Descriptor set */
  1984. ret = sh_eth_ring_init(ndev);
  1985. if (ret)
  1986. goto out_free_irq;
  1987. /* device init */
  1988. ret = sh_eth_dev_init(ndev, true);
  1989. if (ret)
  1990. goto out_free_irq;
  1991. /* PHY control start*/
  1992. ret = sh_eth_phy_start(ndev);
  1993. if (ret)
  1994. goto out_free_irq;
  1995. mdp->is_opened = 1;
  1996. return ret;
  1997. out_free_irq:
  1998. free_irq(ndev->irq, ndev);
  1999. out_napi_off:
  2000. napi_disable(&mdp->napi);
  2001. pm_runtime_put_sync(&mdp->pdev->dev);
  2002. return ret;
  2003. }
  2004. /* Timeout function */
  2005. static void sh_eth_tx_timeout(struct net_device *ndev)
  2006. {
  2007. struct sh_eth_private *mdp = netdev_priv(ndev);
  2008. struct sh_eth_rxdesc *rxdesc;
  2009. int i;
  2010. netif_stop_queue(ndev);
  2011. netif_err(mdp, timer, ndev,
  2012. "transmit timed out, status %8.8x, resetting...\n",
  2013. sh_eth_read(ndev, EESR));
  2014. /* tx_errors count up */
  2015. ndev->stats.tx_errors++;
  2016. /* Free all the skbuffs in the Rx queue. */
  2017. for (i = 0; i < mdp->num_rx_ring; i++) {
  2018. rxdesc = &mdp->rx_ring[i];
  2019. rxdesc->status = 0;
  2020. rxdesc->addr = 0xBADF00D0;
  2021. dev_kfree_skb(mdp->rx_skbuff[i]);
  2022. mdp->rx_skbuff[i] = NULL;
  2023. }
  2024. for (i = 0; i < mdp->num_tx_ring; i++) {
  2025. dev_kfree_skb(mdp->tx_skbuff[i]);
  2026. mdp->tx_skbuff[i] = NULL;
  2027. }
  2028. /* device init */
  2029. sh_eth_dev_init(ndev, true);
  2030. }
  2031. /* Packet transmit function */
  2032. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2033. {
  2034. struct sh_eth_private *mdp = netdev_priv(ndev);
  2035. struct sh_eth_txdesc *txdesc;
  2036. u32 entry;
  2037. unsigned long flags;
  2038. spin_lock_irqsave(&mdp->lock, flags);
  2039. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2040. if (!sh_eth_txfree(ndev)) {
  2041. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2042. netif_stop_queue(ndev);
  2043. spin_unlock_irqrestore(&mdp->lock, flags);
  2044. return NETDEV_TX_BUSY;
  2045. }
  2046. }
  2047. spin_unlock_irqrestore(&mdp->lock, flags);
  2048. if (skb_put_padto(skb, ETH_ZLEN))
  2049. return NETDEV_TX_OK;
  2050. entry = mdp->cur_tx % mdp->num_tx_ring;
  2051. mdp->tx_skbuff[entry] = skb;
  2052. txdesc = &mdp->tx_ring[entry];
  2053. /* soft swap. */
  2054. if (!mdp->cd->hw_swap)
  2055. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  2056. skb->len + 2);
  2057. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2058. DMA_TO_DEVICE);
  2059. if (dma_mapping_error(&ndev->dev, txdesc->addr)) {
  2060. kfree_skb(skb);
  2061. return NETDEV_TX_OK;
  2062. }
  2063. txdesc->buffer_length = skb->len;
  2064. wmb(); /* TACT bit must be set after all the above writes */
  2065. if (entry >= mdp->num_tx_ring - 1)
  2066. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  2067. else
  2068. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  2069. mdp->cur_tx++;
  2070. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2071. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2072. return NETDEV_TX_OK;
  2073. }
  2074. /* The statistics registers have write-clear behaviour, which means we
  2075. * will lose any increment between the read and write. We mitigate
  2076. * this by only clearing when we read a non-zero value, so we will
  2077. * never falsely report a total of zero.
  2078. */
  2079. static void
  2080. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2081. {
  2082. u32 delta = sh_eth_read(ndev, reg);
  2083. if (delta) {
  2084. *stat += delta;
  2085. sh_eth_write(ndev, 0, reg);
  2086. }
  2087. }
  2088. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2089. {
  2090. struct sh_eth_private *mdp = netdev_priv(ndev);
  2091. if (sh_eth_is_rz_fast_ether(mdp))
  2092. return &ndev->stats;
  2093. if (!mdp->is_opened)
  2094. return &ndev->stats;
  2095. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2096. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2097. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2098. if (sh_eth_is_gether(mdp)) {
  2099. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2100. CERCR);
  2101. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2102. CEECR);
  2103. } else {
  2104. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2105. CNDCR);
  2106. }
  2107. return &ndev->stats;
  2108. }
  2109. /* device close function */
  2110. static int sh_eth_close(struct net_device *ndev)
  2111. {
  2112. struct sh_eth_private *mdp = netdev_priv(ndev);
  2113. netif_stop_queue(ndev);
  2114. /* Serialise with the interrupt handler and NAPI, then disable
  2115. * interrupts. We have to clear the irq_enabled flag first to
  2116. * ensure that interrupts won't be re-enabled.
  2117. */
  2118. mdp->irq_enabled = false;
  2119. synchronize_irq(ndev->irq);
  2120. napi_disable(&mdp->napi);
  2121. sh_eth_write(ndev, 0x0000, EESIPR);
  2122. sh_eth_dev_exit(ndev);
  2123. /* PHY Disconnect */
  2124. if (mdp->phydev) {
  2125. phy_stop(mdp->phydev);
  2126. phy_disconnect(mdp->phydev);
  2127. mdp->phydev = NULL;
  2128. }
  2129. free_irq(ndev->irq, ndev);
  2130. /* Free all the skbuffs in the Rx queue. */
  2131. sh_eth_ring_free(ndev);
  2132. /* free DMA buffer */
  2133. sh_eth_free_dma_buffer(mdp);
  2134. pm_runtime_put_sync(&mdp->pdev->dev);
  2135. mdp->is_opened = 0;
  2136. return 0;
  2137. }
  2138. /* ioctl to device function */
  2139. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2140. {
  2141. struct sh_eth_private *mdp = netdev_priv(ndev);
  2142. struct phy_device *phydev = mdp->phydev;
  2143. if (!netif_running(ndev))
  2144. return -EINVAL;
  2145. if (!phydev)
  2146. return -ENODEV;
  2147. return phy_mii_ioctl(phydev, rq, cmd);
  2148. }
  2149. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2150. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2151. int entry)
  2152. {
  2153. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2154. }
  2155. static u32 sh_eth_tsu_get_post_mask(int entry)
  2156. {
  2157. return 0x0f << (28 - ((entry % 8) * 4));
  2158. }
  2159. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2160. {
  2161. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2162. }
  2163. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2164. int entry)
  2165. {
  2166. struct sh_eth_private *mdp = netdev_priv(ndev);
  2167. u32 tmp;
  2168. void *reg_offset;
  2169. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2170. tmp = ioread32(reg_offset);
  2171. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2172. }
  2173. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2174. int entry)
  2175. {
  2176. struct sh_eth_private *mdp = netdev_priv(ndev);
  2177. u32 post_mask, ref_mask, tmp;
  2178. void *reg_offset;
  2179. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2180. post_mask = sh_eth_tsu_get_post_mask(entry);
  2181. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2182. tmp = ioread32(reg_offset);
  2183. iowrite32(tmp & ~post_mask, reg_offset);
  2184. /* If other port enables, the function returns "true" */
  2185. return tmp & ref_mask;
  2186. }
  2187. static int sh_eth_tsu_busy(struct net_device *ndev)
  2188. {
  2189. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2190. struct sh_eth_private *mdp = netdev_priv(ndev);
  2191. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2192. udelay(10);
  2193. timeout--;
  2194. if (timeout <= 0) {
  2195. netdev_err(ndev, "%s: timeout\n", __func__);
  2196. return -ETIMEDOUT;
  2197. }
  2198. }
  2199. return 0;
  2200. }
  2201. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2202. const u8 *addr)
  2203. {
  2204. u32 val;
  2205. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2206. iowrite32(val, reg);
  2207. if (sh_eth_tsu_busy(ndev) < 0)
  2208. return -EBUSY;
  2209. val = addr[4] << 8 | addr[5];
  2210. iowrite32(val, reg + 4);
  2211. if (sh_eth_tsu_busy(ndev) < 0)
  2212. return -EBUSY;
  2213. return 0;
  2214. }
  2215. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2216. {
  2217. u32 val;
  2218. val = ioread32(reg);
  2219. addr[0] = (val >> 24) & 0xff;
  2220. addr[1] = (val >> 16) & 0xff;
  2221. addr[2] = (val >> 8) & 0xff;
  2222. addr[3] = val & 0xff;
  2223. val = ioread32(reg + 4);
  2224. addr[4] = (val >> 8) & 0xff;
  2225. addr[5] = val & 0xff;
  2226. }
  2227. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2228. {
  2229. struct sh_eth_private *mdp = netdev_priv(ndev);
  2230. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2231. int i;
  2232. u8 c_addr[ETH_ALEN];
  2233. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2234. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2235. if (ether_addr_equal(addr, c_addr))
  2236. return i;
  2237. }
  2238. return -ENOENT;
  2239. }
  2240. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2241. {
  2242. u8 blank[ETH_ALEN];
  2243. int entry;
  2244. memset(blank, 0, sizeof(blank));
  2245. entry = sh_eth_tsu_find_entry(ndev, blank);
  2246. return (entry < 0) ? -ENOMEM : entry;
  2247. }
  2248. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2249. int entry)
  2250. {
  2251. struct sh_eth_private *mdp = netdev_priv(ndev);
  2252. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2253. int ret;
  2254. u8 blank[ETH_ALEN];
  2255. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2256. ~(1 << (31 - entry)), TSU_TEN);
  2257. memset(blank, 0, sizeof(blank));
  2258. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2259. if (ret < 0)
  2260. return ret;
  2261. return 0;
  2262. }
  2263. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2264. {
  2265. struct sh_eth_private *mdp = netdev_priv(ndev);
  2266. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2267. int i, ret;
  2268. if (!mdp->cd->tsu)
  2269. return 0;
  2270. i = sh_eth_tsu_find_entry(ndev, addr);
  2271. if (i < 0) {
  2272. /* No entry found, create one */
  2273. i = sh_eth_tsu_find_empty(ndev);
  2274. if (i < 0)
  2275. return -ENOMEM;
  2276. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2277. if (ret < 0)
  2278. return ret;
  2279. /* Enable the entry */
  2280. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2281. (1 << (31 - i)), TSU_TEN);
  2282. }
  2283. /* Entry found or created, enable POST */
  2284. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2285. return 0;
  2286. }
  2287. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2288. {
  2289. struct sh_eth_private *mdp = netdev_priv(ndev);
  2290. int i, ret;
  2291. if (!mdp->cd->tsu)
  2292. return 0;
  2293. i = sh_eth_tsu_find_entry(ndev, addr);
  2294. if (i) {
  2295. /* Entry found */
  2296. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2297. goto done;
  2298. /* Disable the entry if both ports was disabled */
  2299. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2300. if (ret < 0)
  2301. return ret;
  2302. }
  2303. done:
  2304. return 0;
  2305. }
  2306. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2307. {
  2308. struct sh_eth_private *mdp = netdev_priv(ndev);
  2309. int i, ret;
  2310. if (!mdp->cd->tsu)
  2311. return 0;
  2312. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2313. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2314. continue;
  2315. /* Disable the entry if both ports was disabled */
  2316. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2317. if (ret < 0)
  2318. return ret;
  2319. }
  2320. return 0;
  2321. }
  2322. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2323. {
  2324. struct sh_eth_private *mdp = netdev_priv(ndev);
  2325. u8 addr[ETH_ALEN];
  2326. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2327. int i;
  2328. if (!mdp->cd->tsu)
  2329. return;
  2330. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2331. sh_eth_tsu_read_entry(reg_offset, addr);
  2332. if (is_multicast_ether_addr(addr))
  2333. sh_eth_tsu_del_entry(ndev, addr);
  2334. }
  2335. }
  2336. /* Update promiscuous flag and multicast filter */
  2337. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2338. {
  2339. struct sh_eth_private *mdp = netdev_priv(ndev);
  2340. u32 ecmr_bits;
  2341. int mcast_all = 0;
  2342. unsigned long flags;
  2343. spin_lock_irqsave(&mdp->lock, flags);
  2344. /* Initial condition is MCT = 1, PRM = 0.
  2345. * Depending on ndev->flags, set PRM or clear MCT
  2346. */
  2347. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2348. if (mdp->cd->tsu)
  2349. ecmr_bits |= ECMR_MCT;
  2350. if (!(ndev->flags & IFF_MULTICAST)) {
  2351. sh_eth_tsu_purge_mcast(ndev);
  2352. mcast_all = 1;
  2353. }
  2354. if (ndev->flags & IFF_ALLMULTI) {
  2355. sh_eth_tsu_purge_mcast(ndev);
  2356. ecmr_bits &= ~ECMR_MCT;
  2357. mcast_all = 1;
  2358. }
  2359. if (ndev->flags & IFF_PROMISC) {
  2360. sh_eth_tsu_purge_all(ndev);
  2361. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2362. } else if (mdp->cd->tsu) {
  2363. struct netdev_hw_addr *ha;
  2364. netdev_for_each_mc_addr(ha, ndev) {
  2365. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2366. continue;
  2367. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2368. if (!mcast_all) {
  2369. sh_eth_tsu_purge_mcast(ndev);
  2370. ecmr_bits &= ~ECMR_MCT;
  2371. mcast_all = 1;
  2372. }
  2373. }
  2374. }
  2375. }
  2376. /* update the ethernet mode */
  2377. sh_eth_write(ndev, ecmr_bits, ECMR);
  2378. spin_unlock_irqrestore(&mdp->lock, flags);
  2379. }
  2380. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2381. {
  2382. if (!mdp->port)
  2383. return TSU_VTAG0;
  2384. else
  2385. return TSU_VTAG1;
  2386. }
  2387. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2388. __be16 proto, u16 vid)
  2389. {
  2390. struct sh_eth_private *mdp = netdev_priv(ndev);
  2391. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2392. if (unlikely(!mdp->cd->tsu))
  2393. return -EPERM;
  2394. /* No filtering if vid = 0 */
  2395. if (!vid)
  2396. return 0;
  2397. mdp->vlan_num_ids++;
  2398. /* The controller has one VLAN tag HW filter. So, if the filter is
  2399. * already enabled, the driver disables it and the filte
  2400. */
  2401. if (mdp->vlan_num_ids > 1) {
  2402. /* disable VLAN filter */
  2403. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2404. return 0;
  2405. }
  2406. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2407. vtag_reg_index);
  2408. return 0;
  2409. }
  2410. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2411. __be16 proto, u16 vid)
  2412. {
  2413. struct sh_eth_private *mdp = netdev_priv(ndev);
  2414. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2415. if (unlikely(!mdp->cd->tsu))
  2416. return -EPERM;
  2417. /* No filtering if vid = 0 */
  2418. if (!vid)
  2419. return 0;
  2420. mdp->vlan_num_ids--;
  2421. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2422. return 0;
  2423. }
  2424. /* SuperH's TSU register init function */
  2425. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2426. {
  2427. if (sh_eth_is_rz_fast_ether(mdp)) {
  2428. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2429. return;
  2430. }
  2431. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2432. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2433. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2434. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2435. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2436. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2437. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2438. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2439. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2440. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2441. if (sh_eth_is_gether(mdp)) {
  2442. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2443. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2444. } else {
  2445. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2446. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2447. }
  2448. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2449. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2450. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2451. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2452. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2453. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2454. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2455. }
  2456. /* MDIO bus release function */
  2457. static int sh_mdio_release(struct sh_eth_private *mdp)
  2458. {
  2459. /* unregister mdio bus */
  2460. mdiobus_unregister(mdp->mii_bus);
  2461. /* free bitbang info */
  2462. free_mdio_bitbang(mdp->mii_bus);
  2463. return 0;
  2464. }
  2465. /* MDIO bus init function */
  2466. static int sh_mdio_init(struct sh_eth_private *mdp,
  2467. struct sh_eth_plat_data *pd)
  2468. {
  2469. int ret, i;
  2470. struct bb_info *bitbang;
  2471. struct platform_device *pdev = mdp->pdev;
  2472. struct device *dev = &mdp->pdev->dev;
  2473. /* create bit control struct for PHY */
  2474. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2475. if (!bitbang)
  2476. return -ENOMEM;
  2477. /* bitbang init */
  2478. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2479. bitbang->set_gate = pd->set_mdio_gate;
  2480. bitbang->mdi_msk = PIR_MDI;
  2481. bitbang->mdo_msk = PIR_MDO;
  2482. bitbang->mmd_msk = PIR_MMD;
  2483. bitbang->mdc_msk = PIR_MDC;
  2484. bitbang->ctrl.ops = &bb_ops;
  2485. /* MII controller setting */
  2486. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2487. if (!mdp->mii_bus)
  2488. return -ENOMEM;
  2489. /* Hook up MII support for ethtool */
  2490. mdp->mii_bus->name = "sh_mii";
  2491. mdp->mii_bus->parent = dev;
  2492. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2493. pdev->name, pdev->id);
  2494. /* PHY IRQ */
  2495. mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
  2496. GFP_KERNEL);
  2497. if (!mdp->mii_bus->irq) {
  2498. ret = -ENOMEM;
  2499. goto out_free_bus;
  2500. }
  2501. /* register MDIO bus */
  2502. if (dev->of_node) {
  2503. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2504. } else {
  2505. for (i = 0; i < PHY_MAX_ADDR; i++)
  2506. mdp->mii_bus->irq[i] = PHY_POLL;
  2507. if (pd->phy_irq > 0)
  2508. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2509. ret = mdiobus_register(mdp->mii_bus);
  2510. }
  2511. if (ret)
  2512. goto out_free_bus;
  2513. return 0;
  2514. out_free_bus:
  2515. free_mdio_bitbang(mdp->mii_bus);
  2516. return ret;
  2517. }
  2518. static const u16 *sh_eth_get_register_offset(int register_type)
  2519. {
  2520. const u16 *reg_offset = NULL;
  2521. switch (register_type) {
  2522. case SH_ETH_REG_GIGABIT:
  2523. reg_offset = sh_eth_offset_gigabit;
  2524. break;
  2525. case SH_ETH_REG_FAST_RZ:
  2526. reg_offset = sh_eth_offset_fast_rz;
  2527. break;
  2528. case SH_ETH_REG_FAST_RCAR:
  2529. reg_offset = sh_eth_offset_fast_rcar;
  2530. break;
  2531. case SH_ETH_REG_FAST_SH4:
  2532. reg_offset = sh_eth_offset_fast_sh4;
  2533. break;
  2534. case SH_ETH_REG_FAST_SH3_SH2:
  2535. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2536. break;
  2537. default:
  2538. break;
  2539. }
  2540. return reg_offset;
  2541. }
  2542. static const struct net_device_ops sh_eth_netdev_ops = {
  2543. .ndo_open = sh_eth_open,
  2544. .ndo_stop = sh_eth_close,
  2545. .ndo_start_xmit = sh_eth_start_xmit,
  2546. .ndo_get_stats = sh_eth_get_stats,
  2547. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2548. .ndo_tx_timeout = sh_eth_tx_timeout,
  2549. .ndo_do_ioctl = sh_eth_do_ioctl,
  2550. .ndo_validate_addr = eth_validate_addr,
  2551. .ndo_set_mac_address = eth_mac_addr,
  2552. .ndo_change_mtu = eth_change_mtu,
  2553. };
  2554. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2555. .ndo_open = sh_eth_open,
  2556. .ndo_stop = sh_eth_close,
  2557. .ndo_start_xmit = sh_eth_start_xmit,
  2558. .ndo_get_stats = sh_eth_get_stats,
  2559. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2560. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2561. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2562. .ndo_tx_timeout = sh_eth_tx_timeout,
  2563. .ndo_do_ioctl = sh_eth_do_ioctl,
  2564. .ndo_validate_addr = eth_validate_addr,
  2565. .ndo_set_mac_address = eth_mac_addr,
  2566. .ndo_change_mtu = eth_change_mtu,
  2567. };
  2568. #ifdef CONFIG_OF
  2569. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2570. {
  2571. struct device_node *np = dev->of_node;
  2572. struct sh_eth_plat_data *pdata;
  2573. const char *mac_addr;
  2574. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2575. if (!pdata)
  2576. return NULL;
  2577. pdata->phy_interface = of_get_phy_mode(np);
  2578. mac_addr = of_get_mac_address(np);
  2579. if (mac_addr)
  2580. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2581. pdata->no_ether_link =
  2582. of_property_read_bool(np, "renesas,no-ether-link");
  2583. pdata->ether_link_active_low =
  2584. of_property_read_bool(np, "renesas,ether-link-active-low");
  2585. return pdata;
  2586. }
  2587. static const struct of_device_id sh_eth_match_table[] = {
  2588. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2589. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2590. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2591. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2592. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2593. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2594. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2595. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2596. { }
  2597. };
  2598. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2599. #else
  2600. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2601. {
  2602. return NULL;
  2603. }
  2604. #endif
  2605. static int sh_eth_drv_probe(struct platform_device *pdev)
  2606. {
  2607. int ret, devno = 0;
  2608. struct resource *res;
  2609. struct net_device *ndev = NULL;
  2610. struct sh_eth_private *mdp = NULL;
  2611. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2612. const struct platform_device_id *id = platform_get_device_id(pdev);
  2613. /* get base addr */
  2614. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2615. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2616. if (!ndev)
  2617. return -ENOMEM;
  2618. pm_runtime_enable(&pdev->dev);
  2619. pm_runtime_get_sync(&pdev->dev);
  2620. devno = pdev->id;
  2621. if (devno < 0)
  2622. devno = 0;
  2623. ndev->dma = -1;
  2624. ret = platform_get_irq(pdev, 0);
  2625. if (ret < 0) {
  2626. ret = -ENODEV;
  2627. goto out_release;
  2628. }
  2629. ndev->irq = ret;
  2630. SET_NETDEV_DEV(ndev, &pdev->dev);
  2631. mdp = netdev_priv(ndev);
  2632. mdp->num_tx_ring = TX_RING_SIZE;
  2633. mdp->num_rx_ring = RX_RING_SIZE;
  2634. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2635. if (IS_ERR(mdp->addr)) {
  2636. ret = PTR_ERR(mdp->addr);
  2637. goto out_release;
  2638. }
  2639. ndev->base_addr = res->start;
  2640. spin_lock_init(&mdp->lock);
  2641. mdp->pdev = pdev;
  2642. if (pdev->dev.of_node)
  2643. pd = sh_eth_parse_dt(&pdev->dev);
  2644. if (!pd) {
  2645. dev_err(&pdev->dev, "no platform data\n");
  2646. ret = -EINVAL;
  2647. goto out_release;
  2648. }
  2649. /* get PHY ID */
  2650. mdp->phy_id = pd->phy;
  2651. mdp->phy_interface = pd->phy_interface;
  2652. /* EDMAC endian */
  2653. mdp->edmac_endian = pd->edmac_endian;
  2654. mdp->no_ether_link = pd->no_ether_link;
  2655. mdp->ether_link_active_low = pd->ether_link_active_low;
  2656. /* set cpu data */
  2657. if (id) {
  2658. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2659. } else {
  2660. const struct of_device_id *match;
  2661. match = of_match_device(of_match_ptr(sh_eth_match_table),
  2662. &pdev->dev);
  2663. mdp->cd = (struct sh_eth_cpu_data *)match->data;
  2664. }
  2665. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2666. if (!mdp->reg_offset) {
  2667. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2668. mdp->cd->register_type);
  2669. ret = -EINVAL;
  2670. goto out_release;
  2671. }
  2672. sh_eth_set_default_cpu_data(mdp->cd);
  2673. /* set function */
  2674. if (mdp->cd->tsu)
  2675. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2676. else
  2677. ndev->netdev_ops = &sh_eth_netdev_ops;
  2678. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2679. ndev->watchdog_timeo = TX_TIMEOUT;
  2680. /* debug message level */
  2681. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2682. /* read and set MAC address */
  2683. read_mac_address(ndev, pd->mac_addr);
  2684. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2685. dev_warn(&pdev->dev,
  2686. "no valid MAC address supplied, using a random one.\n");
  2687. eth_hw_addr_random(ndev);
  2688. }
  2689. /* ioremap the TSU registers */
  2690. if (mdp->cd->tsu) {
  2691. struct resource *rtsu;
  2692. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2693. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2694. if (IS_ERR(mdp->tsu_addr)) {
  2695. ret = PTR_ERR(mdp->tsu_addr);
  2696. goto out_release;
  2697. }
  2698. mdp->port = devno % 2;
  2699. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2700. }
  2701. /* initialize first or needed device */
  2702. if (!devno || pd->needs_init) {
  2703. if (mdp->cd->chip_reset)
  2704. mdp->cd->chip_reset(ndev);
  2705. if (mdp->cd->tsu) {
  2706. /* TSU init (Init only)*/
  2707. sh_eth_tsu_init(mdp);
  2708. }
  2709. }
  2710. if (mdp->cd->rmiimode)
  2711. sh_eth_write(ndev, 0x1, RMIIMODE);
  2712. /* MDIO bus init */
  2713. ret = sh_mdio_init(mdp, pd);
  2714. if (ret) {
  2715. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2716. goto out_release;
  2717. }
  2718. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2719. /* network device register */
  2720. ret = register_netdev(ndev);
  2721. if (ret)
  2722. goto out_napi_del;
  2723. /* print device information */
  2724. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2725. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2726. pm_runtime_put(&pdev->dev);
  2727. platform_set_drvdata(pdev, ndev);
  2728. return ret;
  2729. out_napi_del:
  2730. netif_napi_del(&mdp->napi);
  2731. sh_mdio_release(mdp);
  2732. out_release:
  2733. /* net_dev free */
  2734. if (ndev)
  2735. free_netdev(ndev);
  2736. pm_runtime_put(&pdev->dev);
  2737. pm_runtime_disable(&pdev->dev);
  2738. return ret;
  2739. }
  2740. static int sh_eth_drv_remove(struct platform_device *pdev)
  2741. {
  2742. struct net_device *ndev = platform_get_drvdata(pdev);
  2743. struct sh_eth_private *mdp = netdev_priv(ndev);
  2744. unregister_netdev(ndev);
  2745. netif_napi_del(&mdp->napi);
  2746. sh_mdio_release(mdp);
  2747. pm_runtime_disable(&pdev->dev);
  2748. free_netdev(ndev);
  2749. return 0;
  2750. }
  2751. #ifdef CONFIG_PM
  2752. #ifdef CONFIG_PM_SLEEP
  2753. static int sh_eth_suspend(struct device *dev)
  2754. {
  2755. struct net_device *ndev = dev_get_drvdata(dev);
  2756. int ret = 0;
  2757. if (netif_running(ndev)) {
  2758. netif_device_detach(ndev);
  2759. ret = sh_eth_close(ndev);
  2760. }
  2761. return ret;
  2762. }
  2763. static int sh_eth_resume(struct device *dev)
  2764. {
  2765. struct net_device *ndev = dev_get_drvdata(dev);
  2766. int ret = 0;
  2767. if (netif_running(ndev)) {
  2768. ret = sh_eth_open(ndev);
  2769. if (ret < 0)
  2770. return ret;
  2771. netif_device_attach(ndev);
  2772. }
  2773. return ret;
  2774. }
  2775. #endif
  2776. static int sh_eth_runtime_nop(struct device *dev)
  2777. {
  2778. /* Runtime PM callback shared between ->runtime_suspend()
  2779. * and ->runtime_resume(). Simply returns success.
  2780. *
  2781. * This driver re-initializes all registers after
  2782. * pm_runtime_get_sync() anyway so there is no need
  2783. * to save and restore registers here.
  2784. */
  2785. return 0;
  2786. }
  2787. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2788. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2789. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2790. };
  2791. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2792. #else
  2793. #define SH_ETH_PM_OPS NULL
  2794. #endif
  2795. static struct platform_device_id sh_eth_id_table[] = {
  2796. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2797. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2798. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2799. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2800. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2801. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2802. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2803. { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
  2804. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2805. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2806. { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
  2807. { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
  2808. { "r8a7793-ether", (kernel_ulong_t)&r8a779x_data },
  2809. { "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
  2810. { }
  2811. };
  2812. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2813. static struct platform_driver sh_eth_driver = {
  2814. .probe = sh_eth_drv_probe,
  2815. .remove = sh_eth_drv_remove,
  2816. .id_table = sh_eth_id_table,
  2817. .driver = {
  2818. .name = CARDNAME,
  2819. .pm = SH_ETH_PM_OPS,
  2820. .of_match_table = of_match_ptr(sh_eth_match_table),
  2821. },
  2822. };
  2823. module_platform_driver(sh_eth_driver);
  2824. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2825. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2826. MODULE_LICENSE("GPL v2");