eq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/interrupt.h>
  33. #include <linux/module.h>
  34. #include <linux/mlx5/driver.h>
  35. #include <linux/mlx5/cmd.h>
  36. #include "mlx5_core.h"
  37. enum {
  38. MLX5_EQE_SIZE = sizeof(struct mlx5_eqe),
  39. MLX5_EQE_OWNER_INIT_VAL = 0x1,
  40. };
  41. enum {
  42. MLX5_EQ_STATE_ARMED = 0x9,
  43. MLX5_EQ_STATE_FIRED = 0xa,
  44. MLX5_EQ_STATE_ALWAYS_ARMED = 0xb,
  45. };
  46. enum {
  47. MLX5_NUM_SPARE_EQE = 0x80,
  48. MLX5_NUM_ASYNC_EQE = 0x100,
  49. MLX5_NUM_CMD_EQE = 32,
  50. };
  51. enum {
  52. MLX5_EQ_DOORBEL_OFFSET = 0x40,
  53. };
  54. #define MLX5_ASYNC_EVENT_MASK ((1ull << MLX5_EVENT_TYPE_PATH_MIG) | \
  55. (1ull << MLX5_EVENT_TYPE_COMM_EST) | \
  56. (1ull << MLX5_EVENT_TYPE_SQ_DRAINED) | \
  57. (1ull << MLX5_EVENT_TYPE_CQ_ERROR) | \
  58. (1ull << MLX5_EVENT_TYPE_WQ_CATAS_ERROR) | \
  59. (1ull << MLX5_EVENT_TYPE_PATH_MIG_FAILED) | \
  60. (1ull << MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  61. (1ull << MLX5_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  62. (1ull << MLX5_EVENT_TYPE_PORT_CHANGE) | \
  63. (1ull << MLX5_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  64. (1ull << MLX5_EVENT_TYPE_SRQ_LAST_WQE) | \
  65. (1ull << MLX5_EVENT_TYPE_SRQ_RQ_LIMIT))
  66. struct map_eq_in {
  67. u64 mask;
  68. u32 reserved;
  69. u32 unmap_eqn;
  70. };
  71. struct cre_des_eq {
  72. u8 reserved[15];
  73. u8 eqn;
  74. };
  75. static int mlx5_cmd_destroy_eq(struct mlx5_core_dev *dev, u8 eqn)
  76. {
  77. struct mlx5_destroy_eq_mbox_in in;
  78. struct mlx5_destroy_eq_mbox_out out;
  79. int err;
  80. memset(&in, 0, sizeof(in));
  81. memset(&out, 0, sizeof(out));
  82. in.hdr.opcode = cpu_to_be16(MLX5_CMD_OP_DESTROY_EQ);
  83. in.eqn = eqn;
  84. err = mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
  85. if (!err)
  86. goto ex;
  87. if (out.hdr.status)
  88. err = mlx5_cmd_status_to_err(&out.hdr);
  89. ex:
  90. return err;
  91. }
  92. static struct mlx5_eqe *get_eqe(struct mlx5_eq *eq, u32 entry)
  93. {
  94. return mlx5_buf_offset(&eq->buf, entry * MLX5_EQE_SIZE);
  95. }
  96. static struct mlx5_eqe *next_eqe_sw(struct mlx5_eq *eq)
  97. {
  98. struct mlx5_eqe *eqe = get_eqe(eq, eq->cons_index & (eq->nent - 1));
  99. return ((eqe->owner & 1) ^ !!(eq->cons_index & eq->nent)) ? NULL : eqe;
  100. }
  101. static const char *eqe_type_str(u8 type)
  102. {
  103. switch (type) {
  104. case MLX5_EVENT_TYPE_COMP:
  105. return "MLX5_EVENT_TYPE_COMP";
  106. case MLX5_EVENT_TYPE_PATH_MIG:
  107. return "MLX5_EVENT_TYPE_PATH_MIG";
  108. case MLX5_EVENT_TYPE_COMM_EST:
  109. return "MLX5_EVENT_TYPE_COMM_EST";
  110. case MLX5_EVENT_TYPE_SQ_DRAINED:
  111. return "MLX5_EVENT_TYPE_SQ_DRAINED";
  112. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  113. return "MLX5_EVENT_TYPE_SRQ_LAST_WQE";
  114. case MLX5_EVENT_TYPE_SRQ_RQ_LIMIT:
  115. return "MLX5_EVENT_TYPE_SRQ_RQ_LIMIT";
  116. case MLX5_EVENT_TYPE_CQ_ERROR:
  117. return "MLX5_EVENT_TYPE_CQ_ERROR";
  118. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  119. return "MLX5_EVENT_TYPE_WQ_CATAS_ERROR";
  120. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  121. return "MLX5_EVENT_TYPE_PATH_MIG_FAILED";
  122. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  123. return "MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR";
  124. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  125. return "MLX5_EVENT_TYPE_WQ_ACCESS_ERROR";
  126. case MLX5_EVENT_TYPE_SRQ_CATAS_ERROR:
  127. return "MLX5_EVENT_TYPE_SRQ_CATAS_ERROR";
  128. case MLX5_EVENT_TYPE_INTERNAL_ERROR:
  129. return "MLX5_EVENT_TYPE_INTERNAL_ERROR";
  130. case MLX5_EVENT_TYPE_PORT_CHANGE:
  131. return "MLX5_EVENT_TYPE_PORT_CHANGE";
  132. case MLX5_EVENT_TYPE_GPIO_EVENT:
  133. return "MLX5_EVENT_TYPE_GPIO_EVENT";
  134. case MLX5_EVENT_TYPE_REMOTE_CONFIG:
  135. return "MLX5_EVENT_TYPE_REMOTE_CONFIG";
  136. case MLX5_EVENT_TYPE_DB_BF_CONGESTION:
  137. return "MLX5_EVENT_TYPE_DB_BF_CONGESTION";
  138. case MLX5_EVENT_TYPE_STALL_EVENT:
  139. return "MLX5_EVENT_TYPE_STALL_EVENT";
  140. case MLX5_EVENT_TYPE_CMD:
  141. return "MLX5_EVENT_TYPE_CMD";
  142. case MLX5_EVENT_TYPE_PAGE_REQUEST:
  143. return "MLX5_EVENT_TYPE_PAGE_REQUEST";
  144. case MLX5_EVENT_TYPE_PAGE_FAULT:
  145. return "MLX5_EVENT_TYPE_PAGE_FAULT";
  146. default:
  147. return "Unrecognized event";
  148. }
  149. }
  150. static enum mlx5_dev_event port_subtype_event(u8 subtype)
  151. {
  152. switch (subtype) {
  153. case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
  154. return MLX5_DEV_EVENT_PORT_DOWN;
  155. case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
  156. return MLX5_DEV_EVENT_PORT_UP;
  157. case MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED:
  158. return MLX5_DEV_EVENT_PORT_INITIALIZED;
  159. case MLX5_PORT_CHANGE_SUBTYPE_LID:
  160. return MLX5_DEV_EVENT_LID_CHANGE;
  161. case MLX5_PORT_CHANGE_SUBTYPE_PKEY:
  162. return MLX5_DEV_EVENT_PKEY_CHANGE;
  163. case MLX5_PORT_CHANGE_SUBTYPE_GUID:
  164. return MLX5_DEV_EVENT_GUID_CHANGE;
  165. case MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG:
  166. return MLX5_DEV_EVENT_CLIENT_REREG;
  167. }
  168. return -1;
  169. }
  170. static void eq_update_ci(struct mlx5_eq *eq, int arm)
  171. {
  172. __be32 __iomem *addr = eq->doorbell + (arm ? 0 : 2);
  173. u32 val = (eq->cons_index & 0xffffff) | (eq->eqn << 24);
  174. __raw_writel((__force u32) cpu_to_be32(val), addr);
  175. /* We still want ordering, just not swabbing, so add a barrier */
  176. mb();
  177. }
  178. static int mlx5_eq_int(struct mlx5_core_dev *dev, struct mlx5_eq *eq)
  179. {
  180. struct mlx5_eqe *eqe;
  181. int eqes_found = 0;
  182. int set_ci = 0;
  183. u32 cqn;
  184. u32 rsn;
  185. u8 port;
  186. while ((eqe = next_eqe_sw(eq))) {
  187. /*
  188. * Make sure we read EQ entry contents after we've
  189. * checked the ownership bit.
  190. */
  191. dma_rmb();
  192. mlx5_core_dbg(eq->dev, "eqn %d, eqe type %s\n",
  193. eq->eqn, eqe_type_str(eqe->type));
  194. switch (eqe->type) {
  195. case MLX5_EVENT_TYPE_COMP:
  196. cqn = be32_to_cpu(eqe->data.comp.cqn) & 0xffffff;
  197. mlx5_cq_completion(dev, cqn);
  198. break;
  199. case MLX5_EVENT_TYPE_PATH_MIG:
  200. case MLX5_EVENT_TYPE_COMM_EST:
  201. case MLX5_EVENT_TYPE_SQ_DRAINED:
  202. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  203. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  204. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  205. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  206. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  207. rsn = be32_to_cpu(eqe->data.qp_srq.qp_srq_n) & 0xffffff;
  208. mlx5_core_dbg(dev, "event %s(%d) arrived on resource 0x%x\n",
  209. eqe_type_str(eqe->type), eqe->type, rsn);
  210. mlx5_rsc_event(dev, rsn, eqe->type);
  211. break;
  212. case MLX5_EVENT_TYPE_SRQ_RQ_LIMIT:
  213. case MLX5_EVENT_TYPE_SRQ_CATAS_ERROR:
  214. rsn = be32_to_cpu(eqe->data.qp_srq.qp_srq_n) & 0xffffff;
  215. mlx5_core_dbg(dev, "SRQ event %s(%d): srqn 0x%x\n",
  216. eqe_type_str(eqe->type), eqe->type, rsn);
  217. mlx5_srq_event(dev, rsn, eqe->type);
  218. break;
  219. case MLX5_EVENT_TYPE_CMD:
  220. mlx5_cmd_comp_handler(dev, be32_to_cpu(eqe->data.cmd.vector));
  221. break;
  222. case MLX5_EVENT_TYPE_PORT_CHANGE:
  223. port = (eqe->data.port.port >> 4) & 0xf;
  224. switch (eqe->sub_type) {
  225. case MLX5_PORT_CHANGE_SUBTYPE_DOWN:
  226. case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE:
  227. case MLX5_PORT_CHANGE_SUBTYPE_LID:
  228. case MLX5_PORT_CHANGE_SUBTYPE_PKEY:
  229. case MLX5_PORT_CHANGE_SUBTYPE_GUID:
  230. case MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG:
  231. case MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED:
  232. if (dev->event)
  233. dev->event(dev, port_subtype_event(eqe->sub_type),
  234. (unsigned long)port);
  235. break;
  236. default:
  237. mlx5_core_warn(dev, "Port event with unrecognized subtype: port %d, sub_type %d\n",
  238. port, eqe->sub_type);
  239. }
  240. break;
  241. case MLX5_EVENT_TYPE_CQ_ERROR:
  242. cqn = be32_to_cpu(eqe->data.cq_err.cqn) & 0xffffff;
  243. mlx5_core_warn(dev, "CQ error on CQN 0x%x, syndrom 0x%x\n",
  244. cqn, eqe->data.cq_err.syndrome);
  245. mlx5_cq_event(dev, cqn, eqe->type);
  246. break;
  247. case MLX5_EVENT_TYPE_PAGE_REQUEST:
  248. {
  249. u16 func_id = be16_to_cpu(eqe->data.req_pages.func_id);
  250. s32 npages = be32_to_cpu(eqe->data.req_pages.num_pages);
  251. mlx5_core_dbg(dev, "page request for func 0x%x, npages %d\n",
  252. func_id, npages);
  253. mlx5_core_req_pages_handler(dev, func_id, npages);
  254. }
  255. break;
  256. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  257. case MLX5_EVENT_TYPE_PAGE_FAULT:
  258. mlx5_eq_pagefault(dev, eqe);
  259. break;
  260. #endif
  261. default:
  262. mlx5_core_warn(dev, "Unhandled event 0x%x on EQ 0x%x\n",
  263. eqe->type, eq->eqn);
  264. break;
  265. }
  266. ++eq->cons_index;
  267. eqes_found = 1;
  268. ++set_ci;
  269. /* The HCA will think the queue has overflowed if we
  270. * don't tell it we've been processing events. We
  271. * create our EQs with MLX5_NUM_SPARE_EQE extra
  272. * entries, so we must update our consumer index at
  273. * least that often.
  274. */
  275. if (unlikely(set_ci >= MLX5_NUM_SPARE_EQE)) {
  276. eq_update_ci(eq, 0);
  277. set_ci = 0;
  278. }
  279. }
  280. eq_update_ci(eq, 1);
  281. return eqes_found;
  282. }
  283. static irqreturn_t mlx5_msix_handler(int irq, void *eq_ptr)
  284. {
  285. struct mlx5_eq *eq = eq_ptr;
  286. struct mlx5_core_dev *dev = eq->dev;
  287. mlx5_eq_int(dev, eq);
  288. /* MSI-X vectors always belong to us */
  289. return IRQ_HANDLED;
  290. }
  291. static void init_eq_buf(struct mlx5_eq *eq)
  292. {
  293. struct mlx5_eqe *eqe;
  294. int i;
  295. for (i = 0; i < eq->nent; i++) {
  296. eqe = get_eqe(eq, i);
  297. eqe->owner = MLX5_EQE_OWNER_INIT_VAL;
  298. }
  299. }
  300. int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
  301. int nent, u64 mask, const char *name, struct mlx5_uar *uar)
  302. {
  303. struct mlx5_priv *priv = &dev->priv;
  304. struct mlx5_create_eq_mbox_in *in;
  305. struct mlx5_create_eq_mbox_out out;
  306. int err;
  307. int inlen;
  308. eq->nent = roundup_pow_of_two(nent + MLX5_NUM_SPARE_EQE);
  309. err = mlx5_buf_alloc(dev, eq->nent * MLX5_EQE_SIZE, &eq->buf);
  310. if (err)
  311. return err;
  312. init_eq_buf(eq);
  313. inlen = sizeof(*in) + sizeof(in->pas[0]) * eq->buf.npages;
  314. in = mlx5_vzalloc(inlen);
  315. if (!in) {
  316. err = -ENOMEM;
  317. goto err_buf;
  318. }
  319. memset(&out, 0, sizeof(out));
  320. mlx5_fill_page_array(&eq->buf, in->pas);
  321. in->hdr.opcode = cpu_to_be16(MLX5_CMD_OP_CREATE_EQ);
  322. in->ctx.log_sz_usr_page = cpu_to_be32(ilog2(eq->nent) << 24 | uar->index);
  323. in->ctx.intr = vecidx;
  324. in->ctx.log_page_size = eq->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  325. in->events_mask = cpu_to_be64(mask);
  326. err = mlx5_cmd_exec(dev, in, inlen, &out, sizeof(out));
  327. if (err)
  328. goto err_in;
  329. if (out.hdr.status) {
  330. err = mlx5_cmd_status_to_err(&out.hdr);
  331. goto err_in;
  332. }
  333. snprintf(priv->irq_info[vecidx].name, MLX5_MAX_IRQ_NAME, "%s@pci:%s",
  334. name, pci_name(dev->pdev));
  335. eq->eqn = out.eq_number;
  336. eq->irqn = vecidx;
  337. eq->dev = dev;
  338. eq->doorbell = uar->map + MLX5_EQ_DOORBEL_OFFSET;
  339. err = request_irq(priv->msix_arr[vecidx].vector, mlx5_msix_handler, 0,
  340. priv->irq_info[vecidx].name, eq);
  341. if (err)
  342. goto err_eq;
  343. err = mlx5_debug_eq_add(dev, eq);
  344. if (err)
  345. goto err_irq;
  346. /* EQs are created in ARMED state
  347. */
  348. eq_update_ci(eq, 1);
  349. kvfree(in);
  350. return 0;
  351. err_irq:
  352. free_irq(priv->msix_arr[vecidx].vector, eq);
  353. err_eq:
  354. mlx5_cmd_destroy_eq(dev, eq->eqn);
  355. err_in:
  356. kvfree(in);
  357. err_buf:
  358. mlx5_buf_free(dev, &eq->buf);
  359. return err;
  360. }
  361. EXPORT_SYMBOL_GPL(mlx5_create_map_eq);
  362. int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq)
  363. {
  364. int err;
  365. mlx5_debug_eq_remove(dev, eq);
  366. free_irq(dev->priv.msix_arr[eq->irqn].vector, eq);
  367. err = mlx5_cmd_destroy_eq(dev, eq->eqn);
  368. if (err)
  369. mlx5_core_warn(dev, "failed to destroy a previously created eq: eqn %d\n",
  370. eq->eqn);
  371. synchronize_irq(dev->priv.msix_arr[eq->irqn].vector);
  372. mlx5_buf_free(dev, &eq->buf);
  373. return err;
  374. }
  375. EXPORT_SYMBOL_GPL(mlx5_destroy_unmap_eq);
  376. int mlx5_eq_init(struct mlx5_core_dev *dev)
  377. {
  378. int err;
  379. spin_lock_init(&dev->priv.eq_table.lock);
  380. err = mlx5_eq_debugfs_init(dev);
  381. return err;
  382. }
  383. void mlx5_eq_cleanup(struct mlx5_core_dev *dev)
  384. {
  385. mlx5_eq_debugfs_cleanup(dev);
  386. }
  387. int mlx5_start_eqs(struct mlx5_core_dev *dev)
  388. {
  389. struct mlx5_eq_table *table = &dev->priv.eq_table;
  390. u32 async_event_mask = MLX5_ASYNC_EVENT_MASK;
  391. int err;
  392. if (MLX5_CAP_GEN(dev, pg))
  393. async_event_mask |= (1ull << MLX5_EVENT_TYPE_PAGE_FAULT);
  394. err = mlx5_create_map_eq(dev, &table->cmd_eq, MLX5_EQ_VEC_CMD,
  395. MLX5_NUM_CMD_EQE, 1ull << MLX5_EVENT_TYPE_CMD,
  396. "mlx5_cmd_eq", &dev->priv.uuari.uars[0]);
  397. if (err) {
  398. mlx5_core_warn(dev, "failed to create cmd EQ %d\n", err);
  399. return err;
  400. }
  401. mlx5_cmd_use_events(dev);
  402. err = mlx5_create_map_eq(dev, &table->async_eq, MLX5_EQ_VEC_ASYNC,
  403. MLX5_NUM_ASYNC_EQE, async_event_mask,
  404. "mlx5_async_eq", &dev->priv.uuari.uars[0]);
  405. if (err) {
  406. mlx5_core_warn(dev, "failed to create async EQ %d\n", err);
  407. goto err1;
  408. }
  409. err = mlx5_create_map_eq(dev, &table->pages_eq,
  410. MLX5_EQ_VEC_PAGES,
  411. /* TODO: sriov max_vf + */ 1,
  412. 1 << MLX5_EVENT_TYPE_PAGE_REQUEST, "mlx5_pages_eq",
  413. &dev->priv.uuari.uars[0]);
  414. if (err) {
  415. mlx5_core_warn(dev, "failed to create pages EQ %d\n", err);
  416. goto err2;
  417. }
  418. return err;
  419. err2:
  420. mlx5_destroy_unmap_eq(dev, &table->async_eq);
  421. err1:
  422. mlx5_cmd_use_polling(dev);
  423. mlx5_destroy_unmap_eq(dev, &table->cmd_eq);
  424. return err;
  425. }
  426. int mlx5_stop_eqs(struct mlx5_core_dev *dev)
  427. {
  428. struct mlx5_eq_table *table = &dev->priv.eq_table;
  429. int err;
  430. err = mlx5_destroy_unmap_eq(dev, &table->pages_eq);
  431. if (err)
  432. return err;
  433. mlx5_destroy_unmap_eq(dev, &table->async_eq);
  434. mlx5_cmd_use_polling(dev);
  435. err = mlx5_destroy_unmap_eq(dev, &table->cmd_eq);
  436. if (err)
  437. mlx5_cmd_use_events(dev);
  438. return err;
  439. }
  440. int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
  441. struct mlx5_query_eq_mbox_out *out, int outlen)
  442. {
  443. struct mlx5_query_eq_mbox_in in;
  444. int err;
  445. memset(&in, 0, sizeof(in));
  446. memset(out, 0, outlen);
  447. in.hdr.opcode = cpu_to_be16(MLX5_CMD_OP_QUERY_EQ);
  448. in.eqn = eq->eqn;
  449. err = mlx5_cmd_exec(dev, &in, sizeof(in), out, outlen);
  450. if (err)
  451. return err;
  452. if (out->hdr.status)
  453. err = mlx5_cmd_status_to_err(&out->hdr);
  454. return err;
  455. }
  456. EXPORT_SYMBOL_GPL(mlx5_core_eq_query);