i40e_ptp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e.h"
  27. #include <linux/ptp_classify.h>
  28. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  29. * the fundamental clock design. However, the clock operations are much simpler
  30. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  31. * Because the field is so wide, we can forgo the cycle counter and just
  32. * operate with the nanosecond field directly without fear of overflow.
  33. *
  34. * Much like the 82599, the update period is dependent upon the link speed:
  35. * At 40Gb link or no link, the period is 1.6ns.
  36. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  37. * At 1Gb link, the period is multiplied by 20. (32ns)
  38. * 1588 functionality is not supported at 100Mbps.
  39. */
  40. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  41. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  42. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  43. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 (0x1 << \
  44. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  45. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (0x2 << \
  46. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  47. /**
  48. * i40e_ptp_read - Read the PHC time from the device
  49. * @pf: Board private structure
  50. * @ts: timespec structure to hold the current time value
  51. *
  52. * This function reads the PRTTSYN_TIME registers and stores them in a
  53. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  54. * convert the result to a timespec before we can return.
  55. **/
  56. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
  57. {
  58. struct i40e_hw *hw = &pf->hw;
  59. u32 hi, lo;
  60. u64 ns;
  61. /* The timer latches on the lowest register read. */
  62. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  63. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  64. ns = (((u64)hi) << 32) | lo;
  65. *ts = ns_to_timespec64(ns);
  66. }
  67. /**
  68. * i40e_ptp_write - Write the PHC time to the device
  69. * @pf: Board private structure
  70. * @ts: timespec structure that holds the new time value
  71. *
  72. * This function writes the PRTTSYN_TIME registers with the user value. Since
  73. * we receive a timespec from the stack, we must convert that timespec into
  74. * nanoseconds before programming the registers.
  75. **/
  76. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
  77. {
  78. struct i40e_hw *hw = &pf->hw;
  79. u64 ns = timespec64_to_ns(ts);
  80. /* The timer will not update until the high register is written, so
  81. * write the low register first.
  82. */
  83. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  84. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  85. }
  86. /**
  87. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  88. * @hwtstamps: Timestamp structure to update
  89. * @timestamp: Timestamp from the hardware
  90. *
  91. * We need to convert the NIC clock value into a hwtstamp which can be used by
  92. * the upper level timestamping functions. Since the timestamp is simply a 64-
  93. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  94. **/
  95. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  96. u64 timestamp)
  97. {
  98. memset(hwtstamps, 0, sizeof(*hwtstamps));
  99. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  100. }
  101. /**
  102. * i40e_ptp_adjfreq - Adjust the PHC frequency
  103. * @ptp: The PTP clock structure
  104. * @ppb: Parts per billion adjustment from the base
  105. *
  106. * Adjust the frequency of the PHC by the indicated parts per billion from the
  107. * base frequency.
  108. **/
  109. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  110. {
  111. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  112. struct i40e_hw *hw = &pf->hw;
  113. u64 adj, freq, diff;
  114. int neg_adj = 0;
  115. if (ppb < 0) {
  116. neg_adj = 1;
  117. ppb = -ppb;
  118. }
  119. smp_mb(); /* Force any pending update before accessing. */
  120. adj = ACCESS_ONCE(pf->ptp_base_adj);
  121. freq = adj;
  122. freq *= ppb;
  123. diff = div_u64(freq, 1000000000ULL);
  124. if (neg_adj)
  125. adj -= diff;
  126. else
  127. adj += diff;
  128. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  129. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  130. return 0;
  131. }
  132. /**
  133. * i40e_ptp_adjtime - Adjust the PHC time
  134. * @ptp: The PTP clock structure
  135. * @delta: Offset in nanoseconds to adjust the PHC time by
  136. *
  137. * Adjust the frequency of the PHC by the indicated parts per billion from the
  138. * base frequency.
  139. **/
  140. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  141. {
  142. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  143. struct timespec64 now, then = ns_to_timespec64(delta);
  144. unsigned long flags;
  145. spin_lock_irqsave(&pf->tmreg_lock, flags);
  146. i40e_ptp_read(pf, &now);
  147. now = timespec64_add(now, then);
  148. i40e_ptp_write(pf, (const struct timespec64 *)&now);
  149. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  150. return 0;
  151. }
  152. /**
  153. * i40e_ptp_gettime - Get the time of the PHC
  154. * @ptp: The PTP clock structure
  155. * @ts: timespec structure to hold the current time value
  156. *
  157. * Read the device clock and return the correct value on ns, after converting it
  158. * into a timespec struct.
  159. **/
  160. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  161. {
  162. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  163. unsigned long flags;
  164. spin_lock_irqsave(&pf->tmreg_lock, flags);
  165. i40e_ptp_read(pf, ts);
  166. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  167. return 0;
  168. }
  169. /**
  170. * i40e_ptp_settime - Set the time of the PHC
  171. * @ptp: The PTP clock structure
  172. * @ts: timespec structure that holds the new time value
  173. *
  174. * Set the device clock to the user input value. The conversion from timespec
  175. * to ns happens in the write function.
  176. **/
  177. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  178. const struct timespec64 *ts)
  179. {
  180. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  181. unsigned long flags;
  182. spin_lock_irqsave(&pf->tmreg_lock, flags);
  183. i40e_ptp_write(pf, ts);
  184. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  185. return 0;
  186. }
  187. /**
  188. * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
  189. * @ptp: The PTP clock structure
  190. * @rq: The requested feature to change
  191. * @on: Enable/disable flag
  192. *
  193. * The XL710 does not support any of the ancillary features of the PHC
  194. * subsystem, so this function may just return.
  195. **/
  196. static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
  197. struct ptp_clock_request *rq, int on)
  198. {
  199. return -EOPNOTSUPP;
  200. }
  201. /**
  202. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  203. * @vsi: The VSI with the rings relevant to 1588
  204. *
  205. * This watchdog task is scheduled to detect error case where hardware has
  206. * dropped an Rx packet that was timestamped when the ring is full. The
  207. * particular error is rare but leaves the device in a state unable to timestamp
  208. * any future packets.
  209. **/
  210. void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
  211. {
  212. struct i40e_pf *pf = vsi->back;
  213. struct i40e_hw *hw = &pf->hw;
  214. struct i40e_ring *rx_ring;
  215. unsigned long rx_event;
  216. u32 prttsyn_stat;
  217. int n;
  218. /* Since we cannot turn off the Rx timestamp logic if the device is
  219. * configured for Tx timestamping, we check if Rx timestamping is
  220. * configured. We don't want to spuriously warn about Rx timestamp
  221. * hangs if we don't care about the timestamps.
  222. */
  223. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  224. return;
  225. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  226. /* Unless all four receive timestamp registers are latched, we are not
  227. * concerned about a possible PTP Rx hang, so just update the timeout
  228. * counter and exit.
  229. */
  230. if (!(prttsyn_stat & ((I40E_PRTTSYN_STAT_1_RXT0_MASK <<
  231. I40E_PRTTSYN_STAT_1_RXT0_SHIFT) |
  232. (I40E_PRTTSYN_STAT_1_RXT1_MASK <<
  233. I40E_PRTTSYN_STAT_1_RXT1_SHIFT) |
  234. (I40E_PRTTSYN_STAT_1_RXT2_MASK <<
  235. I40E_PRTTSYN_STAT_1_RXT2_SHIFT) |
  236. (I40E_PRTTSYN_STAT_1_RXT3_MASK <<
  237. I40E_PRTTSYN_STAT_1_RXT3_SHIFT)))) {
  238. pf->last_rx_ptp_check = jiffies;
  239. return;
  240. }
  241. /* Determine the most recent watchdog or rx_timestamp event. */
  242. rx_event = pf->last_rx_ptp_check;
  243. for (n = 0; n < vsi->num_queue_pairs; n++) {
  244. rx_ring = vsi->rx_rings[n];
  245. if (time_after(rx_ring->last_rx_timestamp, rx_event))
  246. rx_event = rx_ring->last_rx_timestamp;
  247. }
  248. /* Only need to read the high RXSTMP register to clear the lock */
  249. if (time_is_before_jiffies(rx_event + 5 * HZ)) {
  250. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  251. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  252. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  253. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  254. pf->last_rx_ptp_check = jiffies;
  255. pf->rx_hwtstamp_cleared++;
  256. dev_warn(&vsi->back->pdev->dev,
  257. "%s: clearing Rx timestamp hang\n",
  258. __func__);
  259. }
  260. }
  261. /**
  262. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  263. * @pf: Board private structure
  264. *
  265. * Read the value of the Tx timestamp from the registers, convert it into a
  266. * value consumable by the stack, and store that result into the shhwtstamps
  267. * struct before returning it up the stack.
  268. **/
  269. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  270. {
  271. struct skb_shared_hwtstamps shhwtstamps;
  272. struct i40e_hw *hw = &pf->hw;
  273. u32 hi, lo;
  274. u64 ns;
  275. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  276. return;
  277. /* don't attempt to timestamp if we don't have an skb */
  278. if (!pf->ptp_tx_skb)
  279. return;
  280. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  281. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  282. ns = (((u64)hi) << 32) | lo;
  283. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  284. skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps);
  285. dev_kfree_skb_any(pf->ptp_tx_skb);
  286. pf->ptp_tx_skb = NULL;
  287. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
  288. }
  289. /**
  290. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  291. * @pf: Board private structure
  292. * @skb: Particular skb to send timestamp with
  293. * @index: Index into the receive timestamp registers for the timestamp
  294. *
  295. * The XL710 receives a notification in the receive descriptor with an offset
  296. * into the set of RXTIME registers where the timestamp is for that skb. This
  297. * function goes and fetches the receive timestamp from that offset, if a valid
  298. * one exists. The RXTIME registers are in ns, so we must convert the result
  299. * first.
  300. **/
  301. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  302. {
  303. u32 prttsyn_stat, hi, lo;
  304. struct i40e_hw *hw;
  305. u64 ns;
  306. /* Since we cannot turn off the Rx timestamp logic if the device is
  307. * doing Tx timestamping, check if Rx timestamping is configured.
  308. */
  309. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  310. return;
  311. hw = &pf->hw;
  312. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  313. if (!(prttsyn_stat & (1 << index)))
  314. return;
  315. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  316. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  317. ns = (((u64)hi) << 32) | lo;
  318. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  319. }
  320. /**
  321. * i40e_ptp_set_increment - Utility function to update clock increment rate
  322. * @pf: Board private structure
  323. *
  324. * During a link change, the DMA frequency that drives the 1588 logic will
  325. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  326. * we must update the increment value per clock tick.
  327. **/
  328. void i40e_ptp_set_increment(struct i40e_pf *pf)
  329. {
  330. struct i40e_link_status *hw_link_info;
  331. struct i40e_hw *hw = &pf->hw;
  332. u64 incval;
  333. hw_link_info = &hw->phy.link_info;
  334. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  335. switch (hw_link_info->link_speed) {
  336. case I40E_LINK_SPEED_10GB:
  337. incval = I40E_PTP_10GB_INCVAL;
  338. break;
  339. case I40E_LINK_SPEED_1GB:
  340. incval = I40E_PTP_1GB_INCVAL;
  341. break;
  342. case I40E_LINK_SPEED_100MB:
  343. {
  344. static int warn_once;
  345. if (!warn_once) {
  346. dev_warn(&pf->pdev->dev,
  347. "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
  348. warn_once++;
  349. }
  350. incval = 0;
  351. break;
  352. }
  353. case I40E_LINK_SPEED_40GB:
  354. default:
  355. incval = I40E_PTP_40GB_INCVAL;
  356. break;
  357. }
  358. /* Write the new increment value into the increment register. The
  359. * hardware will not update the clock until both registers have been
  360. * written.
  361. */
  362. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  363. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  364. /* Update the base adjustement value. */
  365. ACCESS_ONCE(pf->ptp_base_adj) = incval;
  366. smp_mb(); /* Force the above update. */
  367. }
  368. /**
  369. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  370. * @pf: Board private structure
  371. * @ifreq: ioctl data
  372. *
  373. * Obtain the current hardware timestamping settigs as requested. To do this,
  374. * keep a shadow copy of the timestamp settings rather than attempting to
  375. * deconstruct it from the registers.
  376. **/
  377. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  378. {
  379. struct hwtstamp_config *config = &pf->tstamp_config;
  380. if (!(pf->flags & I40E_FLAG_PTP))
  381. return -EOPNOTSUPP;
  382. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  383. -EFAULT : 0;
  384. }
  385. /**
  386. * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
  387. * @pf: Board private structure
  388. * @config: hwtstamp settings requested or saved
  389. *
  390. * Control hardware registers to enter the specific mode requested by the
  391. * user. Also used during reset path to ensure that timestamp settings are
  392. * maintained.
  393. *
  394. * Note: modifies config in place, and may update the requested mode to be
  395. * more broad if the specific filter is not directly supported.
  396. **/
  397. static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
  398. struct hwtstamp_config *config)
  399. {
  400. struct i40e_hw *hw = &pf->hw;
  401. u32 tsyntype, regval;
  402. /* Reserved for future extensions. */
  403. if (config->flags)
  404. return -EINVAL;
  405. switch (config->tx_type) {
  406. case HWTSTAMP_TX_OFF:
  407. pf->ptp_tx = false;
  408. break;
  409. case HWTSTAMP_TX_ON:
  410. pf->ptp_tx = true;
  411. break;
  412. default:
  413. return -ERANGE;
  414. }
  415. switch (config->rx_filter) {
  416. case HWTSTAMP_FILTER_NONE:
  417. pf->ptp_rx = false;
  418. /* We set the type to V1, but do not enable UDP packet
  419. * recognition. In this way, we should be as close to
  420. * disabling PTP Rx timestamps as possible since V1 packets
  421. * are always UDP, since L2 packets are a V2 feature.
  422. */
  423. tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
  424. break;
  425. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  426. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  427. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  428. pf->ptp_rx = true;
  429. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  430. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  431. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  432. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  433. break;
  434. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  435. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  436. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  437. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  438. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  439. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  440. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  441. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  442. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  443. pf->ptp_rx = true;
  444. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  445. I40E_PRTTSYN_CTL1_TSYNTYPE_V2 |
  446. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  447. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  448. break;
  449. case HWTSTAMP_FILTER_ALL:
  450. default:
  451. return -ERANGE;
  452. }
  453. /* Clear out all 1588-related registers to clear and unlatch them. */
  454. rd32(hw, I40E_PRTTSYN_STAT_0);
  455. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  456. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  457. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  458. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  459. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  460. /* Enable/disable the Tx timestamp interrupt based on user input. */
  461. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  462. if (pf->ptp_tx)
  463. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  464. else
  465. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  466. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  467. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  468. if (pf->ptp_tx)
  469. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  470. else
  471. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  472. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  473. /* Although there is no simple on/off switch for Rx, we "disable" Rx
  474. * timestamps by setting to V1 only mode and clear the UDP
  475. * recognition. This ought to disable all PTP Rx timestamps as V1
  476. * packets are always over UDP. Note that software is configured to
  477. * ignore Rx timestamps via the pf->ptp_rx flag.
  478. */
  479. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  480. /* clear everything but the enable bit */
  481. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  482. /* now enable bits for desired Rx timestamps */
  483. regval |= tsyntype;
  484. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  485. return 0;
  486. }
  487. /**
  488. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  489. * @pf: Board private structure
  490. * @ifreq: ioctl data
  491. *
  492. * Respond to the user filter requests and make the appropriate hardware
  493. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  494. * logic, so keep track in software of whether to indicate these timestamps
  495. * or not.
  496. *
  497. * It is permissible to "upgrade" the user request to a broader filter, as long
  498. * as the user receives the timestamps they care about and the user is notified
  499. * the filter has been broadened.
  500. **/
  501. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  502. {
  503. struct hwtstamp_config config;
  504. int err;
  505. if (!(pf->flags & I40E_FLAG_PTP))
  506. return -EOPNOTSUPP;
  507. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  508. return -EFAULT;
  509. err = i40e_ptp_set_timestamp_mode(pf, &config);
  510. if (err)
  511. return err;
  512. /* save these settings for future reference */
  513. pf->tstamp_config = config;
  514. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  515. -EFAULT : 0;
  516. }
  517. /**
  518. * i40e_ptp_create_clock - Create PTP clock device for userspace
  519. * @pf: Board private structure
  520. *
  521. * This function creates a new PTP clock device. It only creates one if we
  522. * don't already have one, so it is safe to call. Will return error if it
  523. * can't create one, but success if we already have a device. Should be used
  524. * by i40e_ptp_init to create clock initially, and prevent global resets from
  525. * creating new clock devices.
  526. **/
  527. static long i40e_ptp_create_clock(struct i40e_pf *pf)
  528. {
  529. /* no need to create a clock device if we already have one */
  530. if (!IS_ERR_OR_NULL(pf->ptp_clock))
  531. return 0;
  532. strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
  533. pf->ptp_caps.owner = THIS_MODULE;
  534. pf->ptp_caps.max_adj = 999999999;
  535. pf->ptp_caps.n_ext_ts = 0;
  536. pf->ptp_caps.pps = 0;
  537. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  538. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  539. pf->ptp_caps.gettime64 = i40e_ptp_gettime;
  540. pf->ptp_caps.settime64 = i40e_ptp_settime;
  541. pf->ptp_caps.enable = i40e_ptp_feature_enable;
  542. /* Attempt to register the clock before enabling the hardware. */
  543. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  544. if (IS_ERR(pf->ptp_clock)) {
  545. return PTR_ERR(pf->ptp_clock);
  546. }
  547. /* clear the hwtstamp settings here during clock create, instead of
  548. * during regular init, so that we can maintain settings across a
  549. * reset or suspend.
  550. */
  551. pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
  552. pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
  553. return 0;
  554. }
  555. /**
  556. * i40e_ptp_init - Initialize the 1588 support after device probe or reset
  557. * @pf: Board private structure
  558. *
  559. * This function sets device up for 1588 support. The first time it is run, it
  560. * will create a PHC clock device. It does not create a clock device if one
  561. * already exists. It also reconfigures the device after a reset.
  562. **/
  563. void i40e_ptp_init(struct i40e_pf *pf)
  564. {
  565. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  566. struct i40e_hw *hw = &pf->hw;
  567. u32 pf_id;
  568. long err;
  569. /* Only one PF is assigned to control 1588 logic per port. Do not
  570. * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
  571. */
  572. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  573. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  574. if (hw->pf_id != pf_id) {
  575. pf->flags &= ~I40E_FLAG_PTP;
  576. dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
  577. __func__,
  578. netdev->name);
  579. return;
  580. }
  581. /* we have to initialize the lock first, since we can't control
  582. * when the user will enter the PHC device entry points
  583. */
  584. spin_lock_init(&pf->tmreg_lock);
  585. /* ensure we have a clock device */
  586. err = i40e_ptp_create_clock(pf);
  587. if (err) {
  588. pf->ptp_clock = NULL;
  589. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  590. __func__);
  591. } else {
  592. struct timespec64 ts;
  593. u32 regval;
  594. dev_info(&pf->pdev->dev, "%s: added PHC on %s\n", __func__,
  595. netdev->name);
  596. pf->flags |= I40E_FLAG_PTP;
  597. /* Ensure the clocks are running. */
  598. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  599. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  600. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  601. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  602. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  603. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  604. /* Set the increment value per clock tick. */
  605. i40e_ptp_set_increment(pf);
  606. /* reset timestamping mode */
  607. i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
  608. /* Set the clock value. */
  609. ts = ktime_to_timespec64(ktime_get_real());
  610. i40e_ptp_settime(&pf->ptp_caps, &ts);
  611. }
  612. }
  613. /**
  614. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  615. * @pf: Board private structure
  616. *
  617. * This function handles the cleanup work required from the initialization by
  618. * clearing out the important information and unregistering the PHC.
  619. **/
  620. void i40e_ptp_stop(struct i40e_pf *pf)
  621. {
  622. pf->flags &= ~I40E_FLAG_PTP;
  623. pf->ptp_tx = false;
  624. pf->ptp_rx = false;
  625. if (pf->ptp_tx_skb) {
  626. dev_kfree_skb_any(pf->ptp_tx_skb);
  627. pf->ptp_tx_skb = NULL;
  628. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
  629. }
  630. if (pf->ptp_clock) {
  631. ptp_clock_unregister(pf->ptp_clock);
  632. pf->ptp_clock = NULL;
  633. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  634. pf->vsi[pf->lan_vsi]->netdev->name);
  635. }
  636. }