i40e_lan_hmc.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e_osdep.h"
  27. #include "i40e_register.h"
  28. #include "i40e_type.h"
  29. #include "i40e_hmc.h"
  30. #include "i40e_lan_hmc.h"
  31. #include "i40e_prototype.h"
  32. /* lan specific interface functions */
  33. /**
  34. * i40e_align_l2obj_base - aligns base object pointer to 512 bytes
  35. * @offset: base address offset needing alignment
  36. *
  37. * Aligns the layer 2 function private memory so it's 512-byte aligned.
  38. **/
  39. static u64 i40e_align_l2obj_base(u64 offset)
  40. {
  41. u64 aligned_offset = offset;
  42. if ((offset % I40E_HMC_L2OBJ_BASE_ALIGNMENT) > 0)
  43. aligned_offset += (I40E_HMC_L2OBJ_BASE_ALIGNMENT -
  44. (offset % I40E_HMC_L2OBJ_BASE_ALIGNMENT));
  45. return aligned_offset;
  46. }
  47. /**
  48. * i40e_calculate_l2fpm_size - calculates layer 2 FPM memory size
  49. * @txq_num: number of Tx queues needing backing context
  50. * @rxq_num: number of Rx queues needing backing context
  51. * @fcoe_cntx_num: amount of FCoE statefull contexts needing backing context
  52. * @fcoe_filt_num: number of FCoE filters needing backing context
  53. *
  54. * Calculates the maximum amount of memory for the function required, based
  55. * on the number of resources it must provide context for.
  56. **/
  57. static u64 i40e_calculate_l2fpm_size(u32 txq_num, u32 rxq_num,
  58. u32 fcoe_cntx_num, u32 fcoe_filt_num)
  59. {
  60. u64 fpm_size = 0;
  61. fpm_size = txq_num * I40E_HMC_OBJ_SIZE_TXQ;
  62. fpm_size = i40e_align_l2obj_base(fpm_size);
  63. fpm_size += (rxq_num * I40E_HMC_OBJ_SIZE_RXQ);
  64. fpm_size = i40e_align_l2obj_base(fpm_size);
  65. fpm_size += (fcoe_cntx_num * I40E_HMC_OBJ_SIZE_FCOE_CNTX);
  66. fpm_size = i40e_align_l2obj_base(fpm_size);
  67. fpm_size += (fcoe_filt_num * I40E_HMC_OBJ_SIZE_FCOE_FILT);
  68. fpm_size = i40e_align_l2obj_base(fpm_size);
  69. return fpm_size;
  70. }
  71. /**
  72. * i40e_init_lan_hmc - initialize i40e_hmc_info struct
  73. * @hw: pointer to the HW structure
  74. * @txq_num: number of Tx queues needing backing context
  75. * @rxq_num: number of Rx queues needing backing context
  76. * @fcoe_cntx_num: amount of FCoE statefull contexts needing backing context
  77. * @fcoe_filt_num: number of FCoE filters needing backing context
  78. *
  79. * This function will be called once per physical function initialization.
  80. * It will fill out the i40e_hmc_obj_info structure for LAN objects based on
  81. * the driver's provided input, as well as information from the HMC itself
  82. * loaded from NVRAM.
  83. *
  84. * Assumptions:
  85. * - HMC Resource Profile has been selected before calling this function.
  86. **/
  87. i40e_status i40e_init_lan_hmc(struct i40e_hw *hw, u32 txq_num,
  88. u32 rxq_num, u32 fcoe_cntx_num,
  89. u32 fcoe_filt_num)
  90. {
  91. struct i40e_hmc_obj_info *obj, *full_obj;
  92. i40e_status ret_code = 0;
  93. u64 l2fpm_size;
  94. u32 size_exp;
  95. hw->hmc.signature = I40E_HMC_INFO_SIGNATURE;
  96. hw->hmc.hmc_fn_id = hw->pf_id;
  97. /* allocate memory for hmc_obj */
  98. ret_code = i40e_allocate_virt_mem(hw, &hw->hmc.hmc_obj_virt_mem,
  99. sizeof(struct i40e_hmc_obj_info) * I40E_HMC_LAN_MAX);
  100. if (ret_code)
  101. goto init_lan_hmc_out;
  102. hw->hmc.hmc_obj = (struct i40e_hmc_obj_info *)
  103. hw->hmc.hmc_obj_virt_mem.va;
  104. /* The full object will be used to create the LAN HMC SD */
  105. full_obj = &hw->hmc.hmc_obj[I40E_HMC_LAN_FULL];
  106. full_obj->max_cnt = 0;
  107. full_obj->cnt = 0;
  108. full_obj->base = 0;
  109. full_obj->size = 0;
  110. /* Tx queue context information */
  111. obj = &hw->hmc.hmc_obj[I40E_HMC_LAN_TX];
  112. obj->max_cnt = rd32(hw, I40E_GLHMC_LANQMAX);
  113. obj->cnt = txq_num;
  114. obj->base = 0;
  115. size_exp = rd32(hw, I40E_GLHMC_LANTXOBJSZ);
  116. obj->size = (u64)1 << size_exp;
  117. /* validate values requested by driver don't exceed HMC capacity */
  118. if (txq_num > obj->max_cnt) {
  119. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  120. hw_dbg(hw, "i40e_init_lan_hmc: Tx context: asks for 0x%x but max allowed is 0x%x, returns error %d\n",
  121. txq_num, obj->max_cnt, ret_code);
  122. goto init_lan_hmc_out;
  123. }
  124. /* aggregate values into the full LAN object for later */
  125. full_obj->max_cnt += obj->max_cnt;
  126. full_obj->cnt += obj->cnt;
  127. /* Rx queue context information */
  128. obj = &hw->hmc.hmc_obj[I40E_HMC_LAN_RX];
  129. obj->max_cnt = rd32(hw, I40E_GLHMC_LANQMAX);
  130. obj->cnt = rxq_num;
  131. obj->base = hw->hmc.hmc_obj[I40E_HMC_LAN_TX].base +
  132. (hw->hmc.hmc_obj[I40E_HMC_LAN_TX].cnt *
  133. hw->hmc.hmc_obj[I40E_HMC_LAN_TX].size);
  134. obj->base = i40e_align_l2obj_base(obj->base);
  135. size_exp = rd32(hw, I40E_GLHMC_LANRXOBJSZ);
  136. obj->size = (u64)1 << size_exp;
  137. /* validate values requested by driver don't exceed HMC capacity */
  138. if (rxq_num > obj->max_cnt) {
  139. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  140. hw_dbg(hw, "i40e_init_lan_hmc: Rx context: asks for 0x%x but max allowed is 0x%x, returns error %d\n",
  141. rxq_num, obj->max_cnt, ret_code);
  142. goto init_lan_hmc_out;
  143. }
  144. /* aggregate values into the full LAN object for later */
  145. full_obj->max_cnt += obj->max_cnt;
  146. full_obj->cnt += obj->cnt;
  147. /* FCoE context information */
  148. obj = &hw->hmc.hmc_obj[I40E_HMC_FCOE_CTX];
  149. obj->max_cnt = rd32(hw, I40E_GLHMC_FCOEMAX);
  150. obj->cnt = fcoe_cntx_num;
  151. obj->base = hw->hmc.hmc_obj[I40E_HMC_LAN_RX].base +
  152. (hw->hmc.hmc_obj[I40E_HMC_LAN_RX].cnt *
  153. hw->hmc.hmc_obj[I40E_HMC_LAN_RX].size);
  154. obj->base = i40e_align_l2obj_base(obj->base);
  155. size_exp = rd32(hw, I40E_GLHMC_FCOEDDPOBJSZ);
  156. obj->size = (u64)1 << size_exp;
  157. /* validate values requested by driver don't exceed HMC capacity */
  158. if (fcoe_cntx_num > obj->max_cnt) {
  159. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  160. hw_dbg(hw, "i40e_init_lan_hmc: FCoE context: asks for 0x%x but max allowed is 0x%x, returns error %d\n",
  161. fcoe_cntx_num, obj->max_cnt, ret_code);
  162. goto init_lan_hmc_out;
  163. }
  164. /* aggregate values into the full LAN object for later */
  165. full_obj->max_cnt += obj->max_cnt;
  166. full_obj->cnt += obj->cnt;
  167. /* FCoE filter information */
  168. obj = &hw->hmc.hmc_obj[I40E_HMC_FCOE_FILT];
  169. obj->max_cnt = rd32(hw, I40E_GLHMC_FCOEFMAX);
  170. obj->cnt = fcoe_filt_num;
  171. obj->base = hw->hmc.hmc_obj[I40E_HMC_FCOE_CTX].base +
  172. (hw->hmc.hmc_obj[I40E_HMC_FCOE_CTX].cnt *
  173. hw->hmc.hmc_obj[I40E_HMC_FCOE_CTX].size);
  174. obj->base = i40e_align_l2obj_base(obj->base);
  175. size_exp = rd32(hw, I40E_GLHMC_FCOEFOBJSZ);
  176. obj->size = (u64)1 << size_exp;
  177. /* validate values requested by driver don't exceed HMC capacity */
  178. if (fcoe_filt_num > obj->max_cnt) {
  179. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  180. hw_dbg(hw, "i40e_init_lan_hmc: FCoE filter: asks for 0x%x but max allowed is 0x%x, returns error %d\n",
  181. fcoe_filt_num, obj->max_cnt, ret_code);
  182. goto init_lan_hmc_out;
  183. }
  184. /* aggregate values into the full LAN object for later */
  185. full_obj->max_cnt += obj->max_cnt;
  186. full_obj->cnt += obj->cnt;
  187. hw->hmc.first_sd_index = 0;
  188. hw->hmc.sd_table.ref_cnt = 0;
  189. l2fpm_size = i40e_calculate_l2fpm_size(txq_num, rxq_num, fcoe_cntx_num,
  190. fcoe_filt_num);
  191. if (NULL == hw->hmc.sd_table.sd_entry) {
  192. hw->hmc.sd_table.sd_cnt = (u32)
  193. (l2fpm_size + I40E_HMC_DIRECT_BP_SIZE - 1) /
  194. I40E_HMC_DIRECT_BP_SIZE;
  195. /* allocate the sd_entry members in the sd_table */
  196. ret_code = i40e_allocate_virt_mem(hw, &hw->hmc.sd_table.addr,
  197. (sizeof(struct i40e_hmc_sd_entry) *
  198. hw->hmc.sd_table.sd_cnt));
  199. if (ret_code)
  200. goto init_lan_hmc_out;
  201. hw->hmc.sd_table.sd_entry =
  202. (struct i40e_hmc_sd_entry *)hw->hmc.sd_table.addr.va;
  203. }
  204. /* store in the LAN full object for later */
  205. full_obj->size = l2fpm_size;
  206. init_lan_hmc_out:
  207. return ret_code;
  208. }
  209. /**
  210. * i40e_remove_pd_page - Remove a page from the page descriptor table
  211. * @hw: pointer to the HW structure
  212. * @hmc_info: pointer to the HMC configuration information structure
  213. * @idx: segment descriptor index to find the relevant page descriptor
  214. *
  215. * This function:
  216. * 1. Marks the entry in pd table (for paged address mode) invalid
  217. * 2. write to register PMPDINV to invalidate the backing page in FV cache
  218. * 3. Decrement the ref count for pd_entry
  219. * assumptions:
  220. * 1. caller can deallocate the memory used by pd after this function
  221. * returns.
  222. **/
  223. static i40e_status i40e_remove_pd_page(struct i40e_hw *hw,
  224. struct i40e_hmc_info *hmc_info,
  225. u32 idx)
  226. {
  227. i40e_status ret_code = 0;
  228. if (!i40e_prep_remove_pd_page(hmc_info, idx))
  229. ret_code = i40e_remove_pd_page_new(hw, hmc_info, idx, true);
  230. return ret_code;
  231. }
  232. /**
  233. * i40e_remove_sd_bp - remove a backing page from a segment descriptor
  234. * @hw: pointer to our HW structure
  235. * @hmc_info: pointer to the HMC configuration information structure
  236. * @idx: the page index
  237. *
  238. * This function:
  239. * 1. Marks the entry in sd table (for direct address mode) invalid
  240. * 2. write to register PMSDCMD, PMSDDATALOW(PMSDDATALOW.PMSDVALID set
  241. * to 0) and PMSDDATAHIGH to invalidate the sd page
  242. * 3. Decrement the ref count for the sd_entry
  243. * assumptions:
  244. * 1. caller can deallocate the memory used by backing storage after this
  245. * function returns.
  246. **/
  247. static i40e_status i40e_remove_sd_bp(struct i40e_hw *hw,
  248. struct i40e_hmc_info *hmc_info,
  249. u32 idx)
  250. {
  251. i40e_status ret_code = 0;
  252. if (!i40e_prep_remove_sd_bp(hmc_info, idx))
  253. ret_code = i40e_remove_sd_bp_new(hw, hmc_info, idx, true);
  254. return ret_code;
  255. }
  256. /**
  257. * i40e_create_lan_hmc_object - allocate backing store for hmc objects
  258. * @hw: pointer to the HW structure
  259. * @info: pointer to i40e_hmc_create_obj_info struct
  260. *
  261. * This will allocate memory for PDs and backing pages and populate
  262. * the sd and pd entries.
  263. **/
  264. static i40e_status i40e_create_lan_hmc_object(struct i40e_hw *hw,
  265. struct i40e_hmc_lan_create_obj_info *info)
  266. {
  267. i40e_status ret_code = 0;
  268. struct i40e_hmc_sd_entry *sd_entry;
  269. u32 pd_idx1 = 0, pd_lmt1 = 0;
  270. u32 pd_idx = 0, pd_lmt = 0;
  271. bool pd_error = false;
  272. u32 sd_idx, sd_lmt;
  273. u64 sd_size;
  274. u32 i, j;
  275. if (NULL == info) {
  276. ret_code = I40E_ERR_BAD_PTR;
  277. hw_dbg(hw, "i40e_create_lan_hmc_object: bad info ptr\n");
  278. goto exit;
  279. }
  280. if (NULL == info->hmc_info) {
  281. ret_code = I40E_ERR_BAD_PTR;
  282. hw_dbg(hw, "i40e_create_lan_hmc_object: bad hmc_info ptr\n");
  283. goto exit;
  284. }
  285. if (I40E_HMC_INFO_SIGNATURE != info->hmc_info->signature) {
  286. ret_code = I40E_ERR_BAD_PTR;
  287. hw_dbg(hw, "i40e_create_lan_hmc_object: bad signature\n");
  288. goto exit;
  289. }
  290. if (info->start_idx >= info->hmc_info->hmc_obj[info->rsrc_type].cnt) {
  291. ret_code = I40E_ERR_INVALID_HMC_OBJ_INDEX;
  292. hw_dbg(hw, "i40e_create_lan_hmc_object: returns error %d\n",
  293. ret_code);
  294. goto exit;
  295. }
  296. if ((info->start_idx + info->count) >
  297. info->hmc_info->hmc_obj[info->rsrc_type].cnt) {
  298. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  299. hw_dbg(hw, "i40e_create_lan_hmc_object: returns error %d\n",
  300. ret_code);
  301. goto exit;
  302. }
  303. /* find sd index and limit */
  304. I40E_FIND_SD_INDEX_LIMIT(info->hmc_info, info->rsrc_type,
  305. info->start_idx, info->count,
  306. &sd_idx, &sd_lmt);
  307. if (sd_idx >= info->hmc_info->sd_table.sd_cnt ||
  308. sd_lmt > info->hmc_info->sd_table.sd_cnt) {
  309. ret_code = I40E_ERR_INVALID_SD_INDEX;
  310. goto exit;
  311. }
  312. /* find pd index */
  313. I40E_FIND_PD_INDEX_LIMIT(info->hmc_info, info->rsrc_type,
  314. info->start_idx, info->count, &pd_idx,
  315. &pd_lmt);
  316. /* This is to cover for cases where you may not want to have an SD with
  317. * the full 2M memory but something smaller. By not filling out any
  318. * size, the function will default the SD size to be 2M.
  319. */
  320. if (info->direct_mode_sz == 0)
  321. sd_size = I40E_HMC_DIRECT_BP_SIZE;
  322. else
  323. sd_size = info->direct_mode_sz;
  324. /* check if all the sds are valid. If not, allocate a page and
  325. * initialize it.
  326. */
  327. for (j = sd_idx; j < sd_lmt; j++) {
  328. /* update the sd table entry */
  329. ret_code = i40e_add_sd_table_entry(hw, info->hmc_info, j,
  330. info->entry_type,
  331. sd_size);
  332. if (ret_code)
  333. goto exit_sd_error;
  334. sd_entry = &info->hmc_info->sd_table.sd_entry[j];
  335. if (I40E_SD_TYPE_PAGED == sd_entry->entry_type) {
  336. /* check if all the pds in this sd are valid. If not,
  337. * allocate a page and initialize it.
  338. */
  339. /* find pd_idx and pd_lmt in this sd */
  340. pd_idx1 = max(pd_idx, (j * I40E_HMC_MAX_BP_COUNT));
  341. pd_lmt1 = min(pd_lmt,
  342. ((j + 1) * I40E_HMC_MAX_BP_COUNT));
  343. for (i = pd_idx1; i < pd_lmt1; i++) {
  344. /* update the pd table entry */
  345. ret_code = i40e_add_pd_table_entry(hw,
  346. info->hmc_info,
  347. i);
  348. if (ret_code) {
  349. pd_error = true;
  350. break;
  351. }
  352. }
  353. if (pd_error) {
  354. /* remove the backing pages from pd_idx1 to i */
  355. while (i && (i > pd_idx1)) {
  356. i40e_remove_pd_bp(hw, info->hmc_info,
  357. (i - 1));
  358. i--;
  359. }
  360. }
  361. }
  362. if (!sd_entry->valid) {
  363. sd_entry->valid = true;
  364. switch (sd_entry->entry_type) {
  365. case I40E_SD_TYPE_PAGED:
  366. I40E_SET_PF_SD_ENTRY(hw,
  367. sd_entry->u.pd_table.pd_page_addr.pa,
  368. j, sd_entry->entry_type);
  369. break;
  370. case I40E_SD_TYPE_DIRECT:
  371. I40E_SET_PF_SD_ENTRY(hw, sd_entry->u.bp.addr.pa,
  372. j, sd_entry->entry_type);
  373. break;
  374. default:
  375. ret_code = I40E_ERR_INVALID_SD_TYPE;
  376. goto exit;
  377. }
  378. }
  379. }
  380. goto exit;
  381. exit_sd_error:
  382. /* cleanup for sd entries from j to sd_idx */
  383. while (j && (j > sd_idx)) {
  384. sd_entry = &info->hmc_info->sd_table.sd_entry[j - 1];
  385. switch (sd_entry->entry_type) {
  386. case I40E_SD_TYPE_PAGED:
  387. pd_idx1 = max(pd_idx,
  388. ((j - 1) * I40E_HMC_MAX_BP_COUNT));
  389. pd_lmt1 = min(pd_lmt, (j * I40E_HMC_MAX_BP_COUNT));
  390. for (i = pd_idx1; i < pd_lmt1; i++) {
  391. i40e_remove_pd_bp(hw, info->hmc_info, i);
  392. }
  393. i40e_remove_pd_page(hw, info->hmc_info, (j - 1));
  394. break;
  395. case I40E_SD_TYPE_DIRECT:
  396. i40e_remove_sd_bp(hw, info->hmc_info, (j - 1));
  397. break;
  398. default:
  399. ret_code = I40E_ERR_INVALID_SD_TYPE;
  400. break;
  401. }
  402. j--;
  403. }
  404. exit:
  405. return ret_code;
  406. }
  407. /**
  408. * i40e_configure_lan_hmc - prepare the HMC backing store
  409. * @hw: pointer to the hw structure
  410. * @model: the model for the layout of the SD/PD tables
  411. *
  412. * - This function will be called once per physical function initialization.
  413. * - This function will be called after i40e_init_lan_hmc() and before
  414. * any LAN/FCoE HMC objects can be created.
  415. **/
  416. i40e_status i40e_configure_lan_hmc(struct i40e_hw *hw,
  417. enum i40e_hmc_model model)
  418. {
  419. struct i40e_hmc_lan_create_obj_info info;
  420. i40e_status ret_code = 0;
  421. u8 hmc_fn_id = hw->hmc.hmc_fn_id;
  422. struct i40e_hmc_obj_info *obj;
  423. /* Initialize part of the create object info struct */
  424. info.hmc_info = &hw->hmc;
  425. info.rsrc_type = I40E_HMC_LAN_FULL;
  426. info.start_idx = 0;
  427. info.direct_mode_sz = hw->hmc.hmc_obj[I40E_HMC_LAN_FULL].size;
  428. /* Build the SD entry for the LAN objects */
  429. switch (model) {
  430. case I40E_HMC_MODEL_DIRECT_PREFERRED:
  431. case I40E_HMC_MODEL_DIRECT_ONLY:
  432. info.entry_type = I40E_SD_TYPE_DIRECT;
  433. /* Make one big object, a single SD */
  434. info.count = 1;
  435. ret_code = i40e_create_lan_hmc_object(hw, &info);
  436. if (ret_code && (model == I40E_HMC_MODEL_DIRECT_PREFERRED))
  437. goto try_type_paged;
  438. else if (ret_code)
  439. goto configure_lan_hmc_out;
  440. /* else clause falls through the break */
  441. break;
  442. case I40E_HMC_MODEL_PAGED_ONLY:
  443. try_type_paged:
  444. info.entry_type = I40E_SD_TYPE_PAGED;
  445. /* Make one big object in the PD table */
  446. info.count = 1;
  447. ret_code = i40e_create_lan_hmc_object(hw, &info);
  448. if (ret_code)
  449. goto configure_lan_hmc_out;
  450. break;
  451. default:
  452. /* unsupported type */
  453. ret_code = I40E_ERR_INVALID_SD_TYPE;
  454. hw_dbg(hw, "i40e_configure_lan_hmc: Unknown SD type: %d\n",
  455. ret_code);
  456. goto configure_lan_hmc_out;
  457. }
  458. /* Configure and program the FPM registers so objects can be created */
  459. /* Tx contexts */
  460. obj = &hw->hmc.hmc_obj[I40E_HMC_LAN_TX];
  461. wr32(hw, I40E_GLHMC_LANTXBASE(hmc_fn_id),
  462. (u32)((obj->base & I40E_GLHMC_LANTXBASE_FPMLANTXBASE_MASK) / 512));
  463. wr32(hw, I40E_GLHMC_LANTXCNT(hmc_fn_id), obj->cnt);
  464. /* Rx contexts */
  465. obj = &hw->hmc.hmc_obj[I40E_HMC_LAN_RX];
  466. wr32(hw, I40E_GLHMC_LANRXBASE(hmc_fn_id),
  467. (u32)((obj->base & I40E_GLHMC_LANRXBASE_FPMLANRXBASE_MASK) / 512));
  468. wr32(hw, I40E_GLHMC_LANRXCNT(hmc_fn_id), obj->cnt);
  469. /* FCoE contexts */
  470. obj = &hw->hmc.hmc_obj[I40E_HMC_FCOE_CTX];
  471. wr32(hw, I40E_GLHMC_FCOEDDPBASE(hmc_fn_id),
  472. (u32)((obj->base & I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_MASK) / 512));
  473. wr32(hw, I40E_GLHMC_FCOEDDPCNT(hmc_fn_id), obj->cnt);
  474. /* FCoE filters */
  475. obj = &hw->hmc.hmc_obj[I40E_HMC_FCOE_FILT];
  476. wr32(hw, I40E_GLHMC_FCOEFBASE(hmc_fn_id),
  477. (u32)((obj->base & I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_MASK) / 512));
  478. wr32(hw, I40E_GLHMC_FCOEFCNT(hmc_fn_id), obj->cnt);
  479. configure_lan_hmc_out:
  480. return ret_code;
  481. }
  482. /**
  483. * i40e_delete_hmc_object - remove hmc objects
  484. * @hw: pointer to the HW structure
  485. * @info: pointer to i40e_hmc_delete_obj_info struct
  486. *
  487. * This will de-populate the SDs and PDs. It frees
  488. * the memory for PDS and backing storage. After this function is returned,
  489. * caller should deallocate memory allocated previously for
  490. * book-keeping information about PDs and backing storage.
  491. **/
  492. static i40e_status i40e_delete_lan_hmc_object(struct i40e_hw *hw,
  493. struct i40e_hmc_lan_delete_obj_info *info)
  494. {
  495. i40e_status ret_code = 0;
  496. struct i40e_hmc_pd_table *pd_table;
  497. u32 pd_idx, pd_lmt, rel_pd_idx;
  498. u32 sd_idx, sd_lmt;
  499. u32 i, j;
  500. if (NULL == info) {
  501. ret_code = I40E_ERR_BAD_PTR;
  502. hw_dbg(hw, "i40e_delete_hmc_object: bad info ptr\n");
  503. goto exit;
  504. }
  505. if (NULL == info->hmc_info) {
  506. ret_code = I40E_ERR_BAD_PTR;
  507. hw_dbg(hw, "i40e_delete_hmc_object: bad info->hmc_info ptr\n");
  508. goto exit;
  509. }
  510. if (I40E_HMC_INFO_SIGNATURE != info->hmc_info->signature) {
  511. ret_code = I40E_ERR_BAD_PTR;
  512. hw_dbg(hw, "i40e_delete_hmc_object: bad hmc_info->signature\n");
  513. goto exit;
  514. }
  515. if (NULL == info->hmc_info->sd_table.sd_entry) {
  516. ret_code = I40E_ERR_BAD_PTR;
  517. hw_dbg(hw, "i40e_delete_hmc_object: bad sd_entry\n");
  518. goto exit;
  519. }
  520. if (NULL == info->hmc_info->hmc_obj) {
  521. ret_code = I40E_ERR_BAD_PTR;
  522. hw_dbg(hw, "i40e_delete_hmc_object: bad hmc_info->hmc_obj\n");
  523. goto exit;
  524. }
  525. if (info->start_idx >= info->hmc_info->hmc_obj[info->rsrc_type].cnt) {
  526. ret_code = I40E_ERR_INVALID_HMC_OBJ_INDEX;
  527. hw_dbg(hw, "i40e_delete_hmc_object: returns error %d\n",
  528. ret_code);
  529. goto exit;
  530. }
  531. if ((info->start_idx + info->count) >
  532. info->hmc_info->hmc_obj[info->rsrc_type].cnt) {
  533. ret_code = I40E_ERR_INVALID_HMC_OBJ_COUNT;
  534. hw_dbg(hw, "i40e_delete_hmc_object: returns error %d\n",
  535. ret_code);
  536. goto exit;
  537. }
  538. I40E_FIND_PD_INDEX_LIMIT(info->hmc_info, info->rsrc_type,
  539. info->start_idx, info->count, &pd_idx,
  540. &pd_lmt);
  541. for (j = pd_idx; j < pd_lmt; j++) {
  542. sd_idx = j / I40E_HMC_PD_CNT_IN_SD;
  543. if (I40E_SD_TYPE_PAGED !=
  544. info->hmc_info->sd_table.sd_entry[sd_idx].entry_type)
  545. continue;
  546. rel_pd_idx = j % I40E_HMC_PD_CNT_IN_SD;
  547. pd_table =
  548. &info->hmc_info->sd_table.sd_entry[sd_idx].u.pd_table;
  549. if (pd_table->pd_entry[rel_pd_idx].valid) {
  550. ret_code = i40e_remove_pd_bp(hw, info->hmc_info, j);
  551. if (ret_code)
  552. goto exit;
  553. }
  554. }
  555. /* find sd index and limit */
  556. I40E_FIND_SD_INDEX_LIMIT(info->hmc_info, info->rsrc_type,
  557. info->start_idx, info->count,
  558. &sd_idx, &sd_lmt);
  559. if (sd_idx >= info->hmc_info->sd_table.sd_cnt ||
  560. sd_lmt > info->hmc_info->sd_table.sd_cnt) {
  561. ret_code = I40E_ERR_INVALID_SD_INDEX;
  562. goto exit;
  563. }
  564. for (i = sd_idx; i < sd_lmt; i++) {
  565. if (!info->hmc_info->sd_table.sd_entry[i].valid)
  566. continue;
  567. switch (info->hmc_info->sd_table.sd_entry[i].entry_type) {
  568. case I40E_SD_TYPE_DIRECT:
  569. ret_code = i40e_remove_sd_bp(hw, info->hmc_info, i);
  570. if (ret_code)
  571. goto exit;
  572. break;
  573. case I40E_SD_TYPE_PAGED:
  574. ret_code = i40e_remove_pd_page(hw, info->hmc_info, i);
  575. if (ret_code)
  576. goto exit;
  577. break;
  578. default:
  579. break;
  580. }
  581. }
  582. exit:
  583. return ret_code;
  584. }
  585. /**
  586. * i40e_shutdown_lan_hmc - Remove HMC backing store, free allocated memory
  587. * @hw: pointer to the hw structure
  588. *
  589. * This must be called by drivers as they are shutting down and being
  590. * removed from the OS.
  591. **/
  592. i40e_status i40e_shutdown_lan_hmc(struct i40e_hw *hw)
  593. {
  594. struct i40e_hmc_lan_delete_obj_info info;
  595. i40e_status ret_code;
  596. info.hmc_info = &hw->hmc;
  597. info.rsrc_type = I40E_HMC_LAN_FULL;
  598. info.start_idx = 0;
  599. info.count = 1;
  600. /* delete the object */
  601. ret_code = i40e_delete_lan_hmc_object(hw, &info);
  602. /* free the SD table entry for LAN */
  603. i40e_free_virt_mem(hw, &hw->hmc.sd_table.addr);
  604. hw->hmc.sd_table.sd_cnt = 0;
  605. hw->hmc.sd_table.sd_entry = NULL;
  606. /* free memory used for hmc_obj */
  607. i40e_free_virt_mem(hw, &hw->hmc.hmc_obj_virt_mem);
  608. hw->hmc.hmc_obj = NULL;
  609. return ret_code;
  610. }
  611. #define I40E_HMC_STORE(_struct, _ele) \
  612. offsetof(struct _struct, _ele), \
  613. FIELD_SIZEOF(struct _struct, _ele)
  614. struct i40e_context_ele {
  615. u16 offset;
  616. u16 size_of;
  617. u16 width;
  618. u16 lsb;
  619. };
  620. /* LAN Tx Queue Context */
  621. static struct i40e_context_ele i40e_hmc_txq_ce_info[] = {
  622. /* Field Width LSB */
  623. {I40E_HMC_STORE(i40e_hmc_obj_txq, head), 13, 0 },
  624. {I40E_HMC_STORE(i40e_hmc_obj_txq, new_context), 1, 30 },
  625. {I40E_HMC_STORE(i40e_hmc_obj_txq, base), 57, 32 },
  626. {I40E_HMC_STORE(i40e_hmc_obj_txq, fc_ena), 1, 89 },
  627. {I40E_HMC_STORE(i40e_hmc_obj_txq, timesync_ena), 1, 90 },
  628. {I40E_HMC_STORE(i40e_hmc_obj_txq, fd_ena), 1, 91 },
  629. {I40E_HMC_STORE(i40e_hmc_obj_txq, alt_vlan_ena), 1, 92 },
  630. {I40E_HMC_STORE(i40e_hmc_obj_txq, cpuid), 8, 96 },
  631. /* line 1 */
  632. {I40E_HMC_STORE(i40e_hmc_obj_txq, thead_wb), 13, 0 + 128 },
  633. {I40E_HMC_STORE(i40e_hmc_obj_txq, head_wb_ena), 1, 32 + 128 },
  634. {I40E_HMC_STORE(i40e_hmc_obj_txq, qlen), 13, 33 + 128 },
  635. {I40E_HMC_STORE(i40e_hmc_obj_txq, tphrdesc_ena), 1, 46 + 128 },
  636. {I40E_HMC_STORE(i40e_hmc_obj_txq, tphrpacket_ena), 1, 47 + 128 },
  637. {I40E_HMC_STORE(i40e_hmc_obj_txq, tphwdesc_ena), 1, 48 + 128 },
  638. {I40E_HMC_STORE(i40e_hmc_obj_txq, head_wb_addr), 64, 64 + 128 },
  639. /* line 7 */
  640. {I40E_HMC_STORE(i40e_hmc_obj_txq, crc), 32, 0 + (7 * 128) },
  641. {I40E_HMC_STORE(i40e_hmc_obj_txq, rdylist), 10, 84 + (7 * 128) },
  642. {I40E_HMC_STORE(i40e_hmc_obj_txq, rdylist_act), 1, 94 + (7 * 128) },
  643. { 0 }
  644. };
  645. /* LAN Rx Queue Context */
  646. static struct i40e_context_ele i40e_hmc_rxq_ce_info[] = {
  647. /* Field Width LSB */
  648. { I40E_HMC_STORE(i40e_hmc_obj_rxq, head), 13, 0 },
  649. { I40E_HMC_STORE(i40e_hmc_obj_rxq, cpuid), 8, 13 },
  650. { I40E_HMC_STORE(i40e_hmc_obj_rxq, base), 57, 32 },
  651. { I40E_HMC_STORE(i40e_hmc_obj_rxq, qlen), 13, 89 },
  652. { I40E_HMC_STORE(i40e_hmc_obj_rxq, dbuff), 7, 102 },
  653. { I40E_HMC_STORE(i40e_hmc_obj_rxq, hbuff), 5, 109 },
  654. { I40E_HMC_STORE(i40e_hmc_obj_rxq, dtype), 2, 114 },
  655. { I40E_HMC_STORE(i40e_hmc_obj_rxq, dsize), 1, 116 },
  656. { I40E_HMC_STORE(i40e_hmc_obj_rxq, crcstrip), 1, 117 },
  657. { I40E_HMC_STORE(i40e_hmc_obj_rxq, fc_ena), 1, 118 },
  658. { I40E_HMC_STORE(i40e_hmc_obj_rxq, l2tsel), 1, 119 },
  659. { I40E_HMC_STORE(i40e_hmc_obj_rxq, hsplit_0), 4, 120 },
  660. { I40E_HMC_STORE(i40e_hmc_obj_rxq, hsplit_1), 2, 124 },
  661. { I40E_HMC_STORE(i40e_hmc_obj_rxq, showiv), 1, 127 },
  662. { I40E_HMC_STORE(i40e_hmc_obj_rxq, rxmax), 14, 174 },
  663. { I40E_HMC_STORE(i40e_hmc_obj_rxq, tphrdesc_ena), 1, 193 },
  664. { I40E_HMC_STORE(i40e_hmc_obj_rxq, tphwdesc_ena), 1, 194 },
  665. { I40E_HMC_STORE(i40e_hmc_obj_rxq, tphdata_ena), 1, 195 },
  666. { I40E_HMC_STORE(i40e_hmc_obj_rxq, tphhead_ena), 1, 196 },
  667. { I40E_HMC_STORE(i40e_hmc_obj_rxq, lrxqthresh), 3, 198 },
  668. { I40E_HMC_STORE(i40e_hmc_obj_rxq, prefena), 1, 201 },
  669. { 0 }
  670. };
  671. /**
  672. * i40e_write_byte - replace HMC context byte
  673. * @hmc_bits: pointer to the HMC memory
  674. * @ce_info: a description of the struct to be read from
  675. * @src: the struct to be read from
  676. **/
  677. static void i40e_write_byte(u8 *hmc_bits,
  678. struct i40e_context_ele *ce_info,
  679. u8 *src)
  680. {
  681. u8 src_byte, dest_byte, mask;
  682. u8 *from, *dest;
  683. u16 shift_width;
  684. /* copy from the next struct field */
  685. from = src + ce_info->offset;
  686. /* prepare the bits and mask */
  687. shift_width = ce_info->lsb % 8;
  688. mask = ((u8)1 << ce_info->width) - 1;
  689. src_byte = *from;
  690. src_byte &= mask;
  691. /* shift to correct alignment */
  692. mask <<= shift_width;
  693. src_byte <<= shift_width;
  694. /* get the current bits from the target bit string */
  695. dest = hmc_bits + (ce_info->lsb / 8);
  696. memcpy(&dest_byte, dest, sizeof(dest_byte));
  697. dest_byte &= ~mask; /* get the bits not changing */
  698. dest_byte |= src_byte; /* add in the new bits */
  699. /* put it all back */
  700. memcpy(dest, &dest_byte, sizeof(dest_byte));
  701. }
  702. /**
  703. * i40e_write_word - replace HMC context word
  704. * @hmc_bits: pointer to the HMC memory
  705. * @ce_info: a description of the struct to be read from
  706. * @src: the struct to be read from
  707. **/
  708. static void i40e_write_word(u8 *hmc_bits,
  709. struct i40e_context_ele *ce_info,
  710. u8 *src)
  711. {
  712. u16 src_word, mask;
  713. u8 *from, *dest;
  714. u16 shift_width;
  715. __le16 dest_word;
  716. /* copy from the next struct field */
  717. from = src + ce_info->offset;
  718. /* prepare the bits and mask */
  719. shift_width = ce_info->lsb % 8;
  720. mask = ((u16)1 << ce_info->width) - 1;
  721. /* don't swizzle the bits until after the mask because the mask bits
  722. * will be in a different bit position on big endian machines
  723. */
  724. src_word = *(u16 *)from;
  725. src_word &= mask;
  726. /* shift to correct alignment */
  727. mask <<= shift_width;
  728. src_word <<= shift_width;
  729. /* get the current bits from the target bit string */
  730. dest = hmc_bits + (ce_info->lsb / 8);
  731. memcpy(&dest_word, dest, sizeof(dest_word));
  732. dest_word &= ~(cpu_to_le16(mask)); /* get the bits not changing */
  733. dest_word |= cpu_to_le16(src_word); /* add in the new bits */
  734. /* put it all back */
  735. memcpy(dest, &dest_word, sizeof(dest_word));
  736. }
  737. /**
  738. * i40e_write_dword - replace HMC context dword
  739. * @hmc_bits: pointer to the HMC memory
  740. * @ce_info: a description of the struct to be read from
  741. * @src: the struct to be read from
  742. **/
  743. static void i40e_write_dword(u8 *hmc_bits,
  744. struct i40e_context_ele *ce_info,
  745. u8 *src)
  746. {
  747. u32 src_dword, mask;
  748. u8 *from, *dest;
  749. u16 shift_width;
  750. __le32 dest_dword;
  751. /* copy from the next struct field */
  752. from = src + ce_info->offset;
  753. /* prepare the bits and mask */
  754. shift_width = ce_info->lsb % 8;
  755. /* if the field width is exactly 32 on an x86 machine, then the shift
  756. * operation will not work because the SHL instructions count is masked
  757. * to 5 bits so the shift will do nothing
  758. */
  759. if (ce_info->width < 32)
  760. mask = ((u32)1 << ce_info->width) - 1;
  761. else
  762. mask = ~(u32)0;
  763. /* don't swizzle the bits until after the mask because the mask bits
  764. * will be in a different bit position on big endian machines
  765. */
  766. src_dword = *(u32 *)from;
  767. src_dword &= mask;
  768. /* shift to correct alignment */
  769. mask <<= shift_width;
  770. src_dword <<= shift_width;
  771. /* get the current bits from the target bit string */
  772. dest = hmc_bits + (ce_info->lsb / 8);
  773. memcpy(&dest_dword, dest, sizeof(dest_dword));
  774. dest_dword &= ~(cpu_to_le32(mask)); /* get the bits not changing */
  775. dest_dword |= cpu_to_le32(src_dword); /* add in the new bits */
  776. /* put it all back */
  777. memcpy(dest, &dest_dword, sizeof(dest_dword));
  778. }
  779. /**
  780. * i40e_write_qword - replace HMC context qword
  781. * @hmc_bits: pointer to the HMC memory
  782. * @ce_info: a description of the struct to be read from
  783. * @src: the struct to be read from
  784. **/
  785. static void i40e_write_qword(u8 *hmc_bits,
  786. struct i40e_context_ele *ce_info,
  787. u8 *src)
  788. {
  789. u64 src_qword, mask;
  790. u8 *from, *dest;
  791. u16 shift_width;
  792. __le64 dest_qword;
  793. /* copy from the next struct field */
  794. from = src + ce_info->offset;
  795. /* prepare the bits and mask */
  796. shift_width = ce_info->lsb % 8;
  797. /* if the field width is exactly 64 on an x86 machine, then the shift
  798. * operation will not work because the SHL instructions count is masked
  799. * to 6 bits so the shift will do nothing
  800. */
  801. if (ce_info->width < 64)
  802. mask = ((u64)1 << ce_info->width) - 1;
  803. else
  804. mask = ~(u64)0;
  805. /* don't swizzle the bits until after the mask because the mask bits
  806. * will be in a different bit position on big endian machines
  807. */
  808. src_qword = *(u64 *)from;
  809. src_qword &= mask;
  810. /* shift to correct alignment */
  811. mask <<= shift_width;
  812. src_qword <<= shift_width;
  813. /* get the current bits from the target bit string */
  814. dest = hmc_bits + (ce_info->lsb / 8);
  815. memcpy(&dest_qword, dest, sizeof(dest_qword));
  816. dest_qword &= ~(cpu_to_le64(mask)); /* get the bits not changing */
  817. dest_qword |= cpu_to_le64(src_qword); /* add in the new bits */
  818. /* put it all back */
  819. memcpy(dest, &dest_qword, sizeof(dest_qword));
  820. }
  821. /**
  822. * i40e_clear_hmc_context - zero out the HMC context bits
  823. * @hw: the hardware struct
  824. * @context_bytes: pointer to the context bit array (DMA memory)
  825. * @hmc_type: the type of HMC resource
  826. **/
  827. static i40e_status i40e_clear_hmc_context(struct i40e_hw *hw,
  828. u8 *context_bytes,
  829. enum i40e_hmc_lan_rsrc_type hmc_type)
  830. {
  831. /* clean the bit array */
  832. memset(context_bytes, 0, (u32)hw->hmc.hmc_obj[hmc_type].size);
  833. return 0;
  834. }
  835. /**
  836. * i40e_set_hmc_context - replace HMC context bits
  837. * @context_bytes: pointer to the context bit array
  838. * @ce_info: a description of the struct to be filled
  839. * @dest: the struct to be filled
  840. **/
  841. static i40e_status i40e_set_hmc_context(u8 *context_bytes,
  842. struct i40e_context_ele *ce_info,
  843. u8 *dest)
  844. {
  845. int f;
  846. for (f = 0; ce_info[f].width != 0; f++) {
  847. /* we have to deal with each element of the HMC using the
  848. * correct size so that we are correct regardless of the
  849. * endianness of the machine
  850. */
  851. switch (ce_info[f].size_of) {
  852. case 1:
  853. i40e_write_byte(context_bytes, &ce_info[f], dest);
  854. break;
  855. case 2:
  856. i40e_write_word(context_bytes, &ce_info[f], dest);
  857. break;
  858. case 4:
  859. i40e_write_dword(context_bytes, &ce_info[f], dest);
  860. break;
  861. case 8:
  862. i40e_write_qword(context_bytes, &ce_info[f], dest);
  863. break;
  864. }
  865. }
  866. return 0;
  867. }
  868. /**
  869. * i40e_hmc_get_object_va - retrieves an object's virtual address
  870. * @hmc_info: pointer to i40e_hmc_info struct
  871. * @object_base: pointer to u64 to get the va
  872. * @rsrc_type: the hmc resource type
  873. * @obj_idx: hmc object index
  874. *
  875. * This function retrieves the object's virtual address from the object
  876. * base pointer. This function is used for LAN Queue contexts.
  877. **/
  878. static
  879. i40e_status i40e_hmc_get_object_va(struct i40e_hmc_info *hmc_info,
  880. u8 **object_base,
  881. enum i40e_hmc_lan_rsrc_type rsrc_type,
  882. u32 obj_idx)
  883. {
  884. u32 obj_offset_in_sd, obj_offset_in_pd;
  885. i40e_status ret_code = 0;
  886. struct i40e_hmc_sd_entry *sd_entry;
  887. struct i40e_hmc_pd_entry *pd_entry;
  888. u32 pd_idx, pd_lmt, rel_pd_idx;
  889. u64 obj_offset_in_fpm;
  890. u32 sd_idx, sd_lmt;
  891. if (NULL == hmc_info) {
  892. ret_code = I40E_ERR_BAD_PTR;
  893. hw_dbg(hw, "i40e_hmc_get_object_va: bad hmc_info ptr\n");
  894. goto exit;
  895. }
  896. if (NULL == hmc_info->hmc_obj) {
  897. ret_code = I40E_ERR_BAD_PTR;
  898. hw_dbg(hw, "i40e_hmc_get_object_va: bad hmc_info->hmc_obj ptr\n");
  899. goto exit;
  900. }
  901. if (NULL == object_base) {
  902. ret_code = I40E_ERR_BAD_PTR;
  903. hw_dbg(hw, "i40e_hmc_get_object_va: bad object_base ptr\n");
  904. goto exit;
  905. }
  906. if (I40E_HMC_INFO_SIGNATURE != hmc_info->signature) {
  907. ret_code = I40E_ERR_BAD_PTR;
  908. hw_dbg(hw, "i40e_hmc_get_object_va: bad hmc_info->signature\n");
  909. goto exit;
  910. }
  911. if (obj_idx >= hmc_info->hmc_obj[rsrc_type].cnt) {
  912. hw_dbg(hw, "i40e_hmc_get_object_va: returns error %d\n",
  913. ret_code);
  914. ret_code = I40E_ERR_INVALID_HMC_OBJ_INDEX;
  915. goto exit;
  916. }
  917. /* find sd index and limit */
  918. I40E_FIND_SD_INDEX_LIMIT(hmc_info, rsrc_type, obj_idx, 1,
  919. &sd_idx, &sd_lmt);
  920. sd_entry = &hmc_info->sd_table.sd_entry[sd_idx];
  921. obj_offset_in_fpm = hmc_info->hmc_obj[rsrc_type].base +
  922. hmc_info->hmc_obj[rsrc_type].size * obj_idx;
  923. if (I40E_SD_TYPE_PAGED == sd_entry->entry_type) {
  924. I40E_FIND_PD_INDEX_LIMIT(hmc_info, rsrc_type, obj_idx, 1,
  925. &pd_idx, &pd_lmt);
  926. rel_pd_idx = pd_idx % I40E_HMC_PD_CNT_IN_SD;
  927. pd_entry = &sd_entry->u.pd_table.pd_entry[rel_pd_idx];
  928. obj_offset_in_pd = (u32)(obj_offset_in_fpm %
  929. I40E_HMC_PAGED_BP_SIZE);
  930. *object_base = (u8 *)pd_entry->bp.addr.va + obj_offset_in_pd;
  931. } else {
  932. obj_offset_in_sd = (u32)(obj_offset_in_fpm %
  933. I40E_HMC_DIRECT_BP_SIZE);
  934. *object_base = (u8 *)sd_entry->u.bp.addr.va + obj_offset_in_sd;
  935. }
  936. exit:
  937. return ret_code;
  938. }
  939. /**
  940. * i40e_clear_lan_tx_queue_context - clear the HMC context for the queue
  941. * @hw: the hardware struct
  942. * @queue: the queue we care about
  943. **/
  944. i40e_status i40e_clear_lan_tx_queue_context(struct i40e_hw *hw,
  945. u16 queue)
  946. {
  947. i40e_status err;
  948. u8 *context_bytes;
  949. err = i40e_hmc_get_object_va(&hw->hmc, &context_bytes,
  950. I40E_HMC_LAN_TX, queue);
  951. if (err < 0)
  952. return err;
  953. return i40e_clear_hmc_context(hw, context_bytes, I40E_HMC_LAN_TX);
  954. }
  955. /**
  956. * i40e_set_lan_tx_queue_context - set the HMC context for the queue
  957. * @hw: the hardware struct
  958. * @queue: the queue we care about
  959. * @s: the struct to be filled
  960. **/
  961. i40e_status i40e_set_lan_tx_queue_context(struct i40e_hw *hw,
  962. u16 queue,
  963. struct i40e_hmc_obj_txq *s)
  964. {
  965. i40e_status err;
  966. u8 *context_bytes;
  967. err = i40e_hmc_get_object_va(&hw->hmc, &context_bytes,
  968. I40E_HMC_LAN_TX, queue);
  969. if (err < 0)
  970. return err;
  971. return i40e_set_hmc_context(context_bytes,
  972. i40e_hmc_txq_ce_info, (u8 *)s);
  973. }
  974. /**
  975. * i40e_clear_lan_rx_queue_context - clear the HMC context for the queue
  976. * @hw: the hardware struct
  977. * @queue: the queue we care about
  978. **/
  979. i40e_status i40e_clear_lan_rx_queue_context(struct i40e_hw *hw,
  980. u16 queue)
  981. {
  982. i40e_status err;
  983. u8 *context_bytes;
  984. err = i40e_hmc_get_object_va(&hw->hmc, &context_bytes,
  985. I40E_HMC_LAN_RX, queue);
  986. if (err < 0)
  987. return err;
  988. return i40e_clear_hmc_context(hw, context_bytes, I40E_HMC_LAN_RX);
  989. }
  990. /**
  991. * i40e_set_lan_rx_queue_context - set the HMC context for the queue
  992. * @hw: the hardware struct
  993. * @queue: the queue we care about
  994. * @s: the struct to be filled
  995. **/
  996. i40e_status i40e_set_lan_rx_queue_context(struct i40e_hw *hw,
  997. u16 queue,
  998. struct i40e_hmc_obj_rxq *s)
  999. {
  1000. i40e_status err;
  1001. u8 *context_bytes;
  1002. err = i40e_hmc_get_object_va(&hw->hmc, &context_bytes,
  1003. I40E_HMC_LAN_RX, queue);
  1004. if (err < 0)
  1005. return err;
  1006. return i40e_set_hmc_context(context_bytes,
  1007. i40e_hmc_rxq_ce_info, (u8 *)s);
  1008. }