i40e_adminq.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e_status.h"
  27. #include "i40e_type.h"
  28. #include "i40e_register.h"
  29. #include "i40e_adminq.h"
  30. #include "i40e_prototype.h"
  31. static void i40e_resume_aq(struct i40e_hw *hw);
  32. /**
  33. * i40e_is_nvm_update_op - return true if this is an NVM update operation
  34. * @desc: API request descriptor
  35. **/
  36. static inline bool i40e_is_nvm_update_op(struct i40e_aq_desc *desc)
  37. {
  38. return (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_erase)) ||
  39. (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_update));
  40. }
  41. /**
  42. * i40e_adminq_init_regs - Initialize AdminQ registers
  43. * @hw: pointer to the hardware structure
  44. *
  45. * This assumes the alloc_asq and alloc_arq functions have already been called
  46. **/
  47. static void i40e_adminq_init_regs(struct i40e_hw *hw)
  48. {
  49. /* set head and tail registers in our local struct */
  50. if (i40e_is_vf(hw)) {
  51. hw->aq.asq.tail = I40E_VF_ATQT1;
  52. hw->aq.asq.head = I40E_VF_ATQH1;
  53. hw->aq.asq.len = I40E_VF_ATQLEN1;
  54. hw->aq.asq.bal = I40E_VF_ATQBAL1;
  55. hw->aq.asq.bah = I40E_VF_ATQBAH1;
  56. hw->aq.arq.tail = I40E_VF_ARQT1;
  57. hw->aq.arq.head = I40E_VF_ARQH1;
  58. hw->aq.arq.len = I40E_VF_ARQLEN1;
  59. hw->aq.arq.bal = I40E_VF_ARQBAL1;
  60. hw->aq.arq.bah = I40E_VF_ARQBAH1;
  61. } else {
  62. hw->aq.asq.tail = I40E_PF_ATQT;
  63. hw->aq.asq.head = I40E_PF_ATQH;
  64. hw->aq.asq.len = I40E_PF_ATQLEN;
  65. hw->aq.asq.bal = I40E_PF_ATQBAL;
  66. hw->aq.asq.bah = I40E_PF_ATQBAH;
  67. hw->aq.arq.tail = I40E_PF_ARQT;
  68. hw->aq.arq.head = I40E_PF_ARQH;
  69. hw->aq.arq.len = I40E_PF_ARQLEN;
  70. hw->aq.arq.bal = I40E_PF_ARQBAL;
  71. hw->aq.arq.bah = I40E_PF_ARQBAH;
  72. }
  73. }
  74. /**
  75. * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings
  76. * @hw: pointer to the hardware structure
  77. **/
  78. static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw)
  79. {
  80. i40e_status ret_code;
  81. ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf,
  82. i40e_mem_atq_ring,
  83. (hw->aq.num_asq_entries *
  84. sizeof(struct i40e_aq_desc)),
  85. I40E_ADMINQ_DESC_ALIGNMENT);
  86. if (ret_code)
  87. return ret_code;
  88. ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf,
  89. (hw->aq.num_asq_entries *
  90. sizeof(struct i40e_asq_cmd_details)));
  91. if (ret_code) {
  92. i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
  93. return ret_code;
  94. }
  95. return ret_code;
  96. }
  97. /**
  98. * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings
  99. * @hw: pointer to the hardware structure
  100. **/
  101. static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw)
  102. {
  103. i40e_status ret_code;
  104. ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf,
  105. i40e_mem_arq_ring,
  106. (hw->aq.num_arq_entries *
  107. sizeof(struct i40e_aq_desc)),
  108. I40E_ADMINQ_DESC_ALIGNMENT);
  109. return ret_code;
  110. }
  111. /**
  112. * i40e_free_adminq_asq - Free Admin Queue send rings
  113. * @hw: pointer to the hardware structure
  114. *
  115. * This assumes the posted send buffers have already been cleaned
  116. * and de-allocated
  117. **/
  118. static void i40e_free_adminq_asq(struct i40e_hw *hw)
  119. {
  120. i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
  121. }
  122. /**
  123. * i40e_free_adminq_arq - Free Admin Queue receive rings
  124. * @hw: pointer to the hardware structure
  125. *
  126. * This assumes the posted receive buffers have already been cleaned
  127. * and de-allocated
  128. **/
  129. static void i40e_free_adminq_arq(struct i40e_hw *hw)
  130. {
  131. i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
  132. }
  133. /**
  134. * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue
  135. * @hw: pointer to the hardware structure
  136. **/
  137. static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw)
  138. {
  139. i40e_status ret_code;
  140. struct i40e_aq_desc *desc;
  141. struct i40e_dma_mem *bi;
  142. int i;
  143. /* We'll be allocating the buffer info memory first, then we can
  144. * allocate the mapped buffers for the event processing
  145. */
  146. /* buffer_info structures do not need alignment */
  147. ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head,
  148. (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem)));
  149. if (ret_code)
  150. goto alloc_arq_bufs;
  151. hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va;
  152. /* allocate the mapped buffers */
  153. for (i = 0; i < hw->aq.num_arq_entries; i++) {
  154. bi = &hw->aq.arq.r.arq_bi[i];
  155. ret_code = i40e_allocate_dma_mem(hw, bi,
  156. i40e_mem_arq_buf,
  157. hw->aq.arq_buf_size,
  158. I40E_ADMINQ_DESC_ALIGNMENT);
  159. if (ret_code)
  160. goto unwind_alloc_arq_bufs;
  161. /* now configure the descriptors for use */
  162. desc = I40E_ADMINQ_DESC(hw->aq.arq, i);
  163. desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
  164. if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
  165. desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
  166. desc->opcode = 0;
  167. /* This is in accordance with Admin queue design, there is no
  168. * register for buffer size configuration
  169. */
  170. desc->datalen = cpu_to_le16((u16)bi->size);
  171. desc->retval = 0;
  172. desc->cookie_high = 0;
  173. desc->cookie_low = 0;
  174. desc->params.external.addr_high =
  175. cpu_to_le32(upper_32_bits(bi->pa));
  176. desc->params.external.addr_low =
  177. cpu_to_le32(lower_32_bits(bi->pa));
  178. desc->params.external.param0 = 0;
  179. desc->params.external.param1 = 0;
  180. }
  181. alloc_arq_bufs:
  182. return ret_code;
  183. unwind_alloc_arq_bufs:
  184. /* don't try to free the one that failed... */
  185. i--;
  186. for (; i >= 0; i--)
  187. i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
  188. i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
  189. return ret_code;
  190. }
  191. /**
  192. * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue
  193. * @hw: pointer to the hardware structure
  194. **/
  195. static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw)
  196. {
  197. i40e_status ret_code;
  198. struct i40e_dma_mem *bi;
  199. int i;
  200. /* No mapped memory needed yet, just the buffer info structures */
  201. ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head,
  202. (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem)));
  203. if (ret_code)
  204. goto alloc_asq_bufs;
  205. hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va;
  206. /* allocate the mapped buffers */
  207. for (i = 0; i < hw->aq.num_asq_entries; i++) {
  208. bi = &hw->aq.asq.r.asq_bi[i];
  209. ret_code = i40e_allocate_dma_mem(hw, bi,
  210. i40e_mem_asq_buf,
  211. hw->aq.asq_buf_size,
  212. I40E_ADMINQ_DESC_ALIGNMENT);
  213. if (ret_code)
  214. goto unwind_alloc_asq_bufs;
  215. }
  216. alloc_asq_bufs:
  217. return ret_code;
  218. unwind_alloc_asq_bufs:
  219. /* don't try to free the one that failed... */
  220. i--;
  221. for (; i >= 0; i--)
  222. i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
  223. i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
  224. return ret_code;
  225. }
  226. /**
  227. * i40e_free_arq_bufs - Free receive queue buffer info elements
  228. * @hw: pointer to the hardware structure
  229. **/
  230. static void i40e_free_arq_bufs(struct i40e_hw *hw)
  231. {
  232. int i;
  233. /* free descriptors */
  234. for (i = 0; i < hw->aq.num_arq_entries; i++)
  235. i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
  236. /* free the descriptor memory */
  237. i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
  238. /* free the dma header */
  239. i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
  240. }
  241. /**
  242. * i40e_free_asq_bufs - Free send queue buffer info elements
  243. * @hw: pointer to the hardware structure
  244. **/
  245. static void i40e_free_asq_bufs(struct i40e_hw *hw)
  246. {
  247. int i;
  248. /* only unmap if the address is non-NULL */
  249. for (i = 0; i < hw->aq.num_asq_entries; i++)
  250. if (hw->aq.asq.r.asq_bi[i].pa)
  251. i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
  252. /* free the buffer info list */
  253. i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf);
  254. /* free the descriptor memory */
  255. i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
  256. /* free the dma header */
  257. i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
  258. }
  259. /**
  260. * i40e_config_asq_regs - configure ASQ registers
  261. * @hw: pointer to the hardware structure
  262. *
  263. * Configure base address and length registers for the transmit queue
  264. **/
  265. static i40e_status i40e_config_asq_regs(struct i40e_hw *hw)
  266. {
  267. i40e_status ret_code = 0;
  268. u32 reg = 0;
  269. /* Clear Head and Tail */
  270. wr32(hw, hw->aq.asq.head, 0);
  271. wr32(hw, hw->aq.asq.tail, 0);
  272. /* set starting point */
  273. wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries |
  274. I40E_PF_ATQLEN_ATQENABLE_MASK));
  275. wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa));
  276. wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa));
  277. /* Check one register to verify that config was applied */
  278. reg = rd32(hw, hw->aq.asq.bal);
  279. if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa))
  280. ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
  281. return ret_code;
  282. }
  283. /**
  284. * i40e_config_arq_regs - ARQ register configuration
  285. * @hw: pointer to the hardware structure
  286. *
  287. * Configure base address and length registers for the receive (event queue)
  288. **/
  289. static i40e_status i40e_config_arq_regs(struct i40e_hw *hw)
  290. {
  291. i40e_status ret_code = 0;
  292. u32 reg = 0;
  293. /* Clear Head and Tail */
  294. wr32(hw, hw->aq.arq.head, 0);
  295. wr32(hw, hw->aq.arq.tail, 0);
  296. /* set starting point */
  297. wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries |
  298. I40E_PF_ARQLEN_ARQENABLE_MASK));
  299. wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa));
  300. wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa));
  301. /* Update tail in the HW to post pre-allocated buffers */
  302. wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1);
  303. /* Check one register to verify that config was applied */
  304. reg = rd32(hw, hw->aq.arq.bal);
  305. if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa))
  306. ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
  307. return ret_code;
  308. }
  309. /**
  310. * i40e_init_asq - main initialization routine for ASQ
  311. * @hw: pointer to the hardware structure
  312. *
  313. * This is the main initialization routine for the Admin Send Queue
  314. * Prior to calling this function, drivers *MUST* set the following fields
  315. * in the hw->aq structure:
  316. * - hw->aq.num_asq_entries
  317. * - hw->aq.arq_buf_size
  318. *
  319. * Do *NOT* hold the lock when calling this as the memory allocation routines
  320. * called are not going to be atomic context safe
  321. **/
  322. static i40e_status i40e_init_asq(struct i40e_hw *hw)
  323. {
  324. i40e_status ret_code = 0;
  325. if (hw->aq.asq.count > 0) {
  326. /* queue already initialized */
  327. ret_code = I40E_ERR_NOT_READY;
  328. goto init_adminq_exit;
  329. }
  330. /* verify input for valid configuration */
  331. if ((hw->aq.num_asq_entries == 0) ||
  332. (hw->aq.asq_buf_size == 0)) {
  333. ret_code = I40E_ERR_CONFIG;
  334. goto init_adminq_exit;
  335. }
  336. hw->aq.asq.next_to_use = 0;
  337. hw->aq.asq.next_to_clean = 0;
  338. hw->aq.asq.count = hw->aq.num_asq_entries;
  339. /* allocate the ring memory */
  340. ret_code = i40e_alloc_adminq_asq_ring(hw);
  341. if (ret_code)
  342. goto init_adminq_exit;
  343. /* allocate buffers in the rings */
  344. ret_code = i40e_alloc_asq_bufs(hw);
  345. if (ret_code)
  346. goto init_adminq_free_rings;
  347. /* initialize base registers */
  348. ret_code = i40e_config_asq_regs(hw);
  349. if (ret_code)
  350. goto init_adminq_free_rings;
  351. /* success! */
  352. goto init_adminq_exit;
  353. init_adminq_free_rings:
  354. i40e_free_adminq_asq(hw);
  355. init_adminq_exit:
  356. return ret_code;
  357. }
  358. /**
  359. * i40e_init_arq - initialize ARQ
  360. * @hw: pointer to the hardware structure
  361. *
  362. * The main initialization routine for the Admin Receive (Event) Queue.
  363. * Prior to calling this function, drivers *MUST* set the following fields
  364. * in the hw->aq structure:
  365. * - hw->aq.num_asq_entries
  366. * - hw->aq.arq_buf_size
  367. *
  368. * Do *NOT* hold the lock when calling this as the memory allocation routines
  369. * called are not going to be atomic context safe
  370. **/
  371. static i40e_status i40e_init_arq(struct i40e_hw *hw)
  372. {
  373. i40e_status ret_code = 0;
  374. if (hw->aq.arq.count > 0) {
  375. /* queue already initialized */
  376. ret_code = I40E_ERR_NOT_READY;
  377. goto init_adminq_exit;
  378. }
  379. /* verify input for valid configuration */
  380. if ((hw->aq.num_arq_entries == 0) ||
  381. (hw->aq.arq_buf_size == 0)) {
  382. ret_code = I40E_ERR_CONFIG;
  383. goto init_adminq_exit;
  384. }
  385. hw->aq.arq.next_to_use = 0;
  386. hw->aq.arq.next_to_clean = 0;
  387. hw->aq.arq.count = hw->aq.num_arq_entries;
  388. /* allocate the ring memory */
  389. ret_code = i40e_alloc_adminq_arq_ring(hw);
  390. if (ret_code)
  391. goto init_adminq_exit;
  392. /* allocate buffers in the rings */
  393. ret_code = i40e_alloc_arq_bufs(hw);
  394. if (ret_code)
  395. goto init_adminq_free_rings;
  396. /* initialize base registers */
  397. ret_code = i40e_config_arq_regs(hw);
  398. if (ret_code)
  399. goto init_adminq_free_rings;
  400. /* success! */
  401. goto init_adminq_exit;
  402. init_adminq_free_rings:
  403. i40e_free_adminq_arq(hw);
  404. init_adminq_exit:
  405. return ret_code;
  406. }
  407. /**
  408. * i40e_shutdown_asq - shutdown the ASQ
  409. * @hw: pointer to the hardware structure
  410. *
  411. * The main shutdown routine for the Admin Send Queue
  412. **/
  413. static i40e_status i40e_shutdown_asq(struct i40e_hw *hw)
  414. {
  415. i40e_status ret_code = 0;
  416. if (hw->aq.asq.count == 0)
  417. return I40E_ERR_NOT_READY;
  418. /* Stop firmware AdminQ processing */
  419. wr32(hw, hw->aq.asq.head, 0);
  420. wr32(hw, hw->aq.asq.tail, 0);
  421. wr32(hw, hw->aq.asq.len, 0);
  422. wr32(hw, hw->aq.asq.bal, 0);
  423. wr32(hw, hw->aq.asq.bah, 0);
  424. /* make sure lock is available */
  425. mutex_lock(&hw->aq.asq_mutex);
  426. hw->aq.asq.count = 0; /* to indicate uninitialized queue */
  427. /* free ring buffers */
  428. i40e_free_asq_bufs(hw);
  429. mutex_unlock(&hw->aq.asq_mutex);
  430. return ret_code;
  431. }
  432. /**
  433. * i40e_shutdown_arq - shutdown ARQ
  434. * @hw: pointer to the hardware structure
  435. *
  436. * The main shutdown routine for the Admin Receive Queue
  437. **/
  438. static i40e_status i40e_shutdown_arq(struct i40e_hw *hw)
  439. {
  440. i40e_status ret_code = 0;
  441. if (hw->aq.arq.count == 0)
  442. return I40E_ERR_NOT_READY;
  443. /* Stop firmware AdminQ processing */
  444. wr32(hw, hw->aq.arq.head, 0);
  445. wr32(hw, hw->aq.arq.tail, 0);
  446. wr32(hw, hw->aq.arq.len, 0);
  447. wr32(hw, hw->aq.arq.bal, 0);
  448. wr32(hw, hw->aq.arq.bah, 0);
  449. /* make sure lock is available */
  450. mutex_lock(&hw->aq.arq_mutex);
  451. hw->aq.arq.count = 0; /* to indicate uninitialized queue */
  452. /* free ring buffers */
  453. i40e_free_arq_bufs(hw);
  454. mutex_unlock(&hw->aq.arq_mutex);
  455. return ret_code;
  456. }
  457. /**
  458. * i40e_init_adminq - main initialization routine for Admin Queue
  459. * @hw: pointer to the hardware structure
  460. *
  461. * Prior to calling this function, drivers *MUST* set the following fields
  462. * in the hw->aq structure:
  463. * - hw->aq.num_asq_entries
  464. * - hw->aq.num_arq_entries
  465. * - hw->aq.arq_buf_size
  466. * - hw->aq.asq_buf_size
  467. **/
  468. i40e_status i40e_init_adminq(struct i40e_hw *hw)
  469. {
  470. i40e_status ret_code;
  471. u16 eetrack_lo, eetrack_hi;
  472. int retry = 0;
  473. /* verify input for valid configuration */
  474. if ((hw->aq.num_arq_entries == 0) ||
  475. (hw->aq.num_asq_entries == 0) ||
  476. (hw->aq.arq_buf_size == 0) ||
  477. (hw->aq.asq_buf_size == 0)) {
  478. ret_code = I40E_ERR_CONFIG;
  479. goto init_adminq_exit;
  480. }
  481. /* initialize locks */
  482. mutex_init(&hw->aq.asq_mutex);
  483. mutex_init(&hw->aq.arq_mutex);
  484. /* Set up register offsets */
  485. i40e_adminq_init_regs(hw);
  486. /* setup ASQ command write back timeout */
  487. hw->aq.asq_cmd_timeout = I40E_ASQ_CMD_TIMEOUT;
  488. /* allocate the ASQ */
  489. ret_code = i40e_init_asq(hw);
  490. if (ret_code)
  491. goto init_adminq_destroy_locks;
  492. /* allocate the ARQ */
  493. ret_code = i40e_init_arq(hw);
  494. if (ret_code)
  495. goto init_adminq_free_asq;
  496. /* There are some cases where the firmware may not be quite ready
  497. * for AdminQ operations, so we retry the AdminQ setup a few times
  498. * if we see timeouts in this first AQ call.
  499. */
  500. do {
  501. ret_code = i40e_aq_get_firmware_version(hw,
  502. &hw->aq.fw_maj_ver,
  503. &hw->aq.fw_min_ver,
  504. &hw->aq.fw_build,
  505. &hw->aq.api_maj_ver,
  506. &hw->aq.api_min_ver,
  507. NULL);
  508. if (ret_code != I40E_ERR_ADMIN_QUEUE_TIMEOUT)
  509. break;
  510. retry++;
  511. msleep(100);
  512. i40e_resume_aq(hw);
  513. } while (retry < 10);
  514. if (ret_code != I40E_SUCCESS)
  515. goto init_adminq_free_arq;
  516. /* get the NVM version info */
  517. i40e_read_nvm_word(hw, I40E_SR_NVM_DEV_STARTER_VERSION,
  518. &hw->nvm.version);
  519. i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_LO, &eetrack_lo);
  520. i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_HI, &eetrack_hi);
  521. hw->nvm.eetrack = (eetrack_hi << 16) | eetrack_lo;
  522. if (hw->aq.api_maj_ver > I40E_FW_API_VERSION_MAJOR) {
  523. ret_code = I40E_ERR_FIRMWARE_API_VERSION;
  524. goto init_adminq_free_arq;
  525. }
  526. /* pre-emptive resource lock release */
  527. i40e_aq_release_resource(hw, I40E_NVM_RESOURCE_ID, 0, NULL);
  528. hw->aq.nvm_release_on_done = false;
  529. hw->nvmupd_state = I40E_NVMUPD_STATE_INIT;
  530. ret_code = i40e_aq_set_hmc_resource_profile(hw,
  531. I40E_HMC_PROFILE_DEFAULT,
  532. 0,
  533. NULL);
  534. ret_code = 0;
  535. /* success! */
  536. goto init_adminq_exit;
  537. init_adminq_free_arq:
  538. i40e_shutdown_arq(hw);
  539. init_adminq_free_asq:
  540. i40e_shutdown_asq(hw);
  541. init_adminq_destroy_locks:
  542. init_adminq_exit:
  543. return ret_code;
  544. }
  545. /**
  546. * i40e_shutdown_adminq - shutdown routine for the Admin Queue
  547. * @hw: pointer to the hardware structure
  548. **/
  549. i40e_status i40e_shutdown_adminq(struct i40e_hw *hw)
  550. {
  551. i40e_status ret_code = 0;
  552. if (i40e_check_asq_alive(hw))
  553. i40e_aq_queue_shutdown(hw, true);
  554. i40e_shutdown_asq(hw);
  555. i40e_shutdown_arq(hw);
  556. /* destroy the locks */
  557. return ret_code;
  558. }
  559. /**
  560. * i40e_clean_asq - cleans Admin send queue
  561. * @hw: pointer to the hardware structure
  562. *
  563. * returns the number of free desc
  564. **/
  565. static u16 i40e_clean_asq(struct i40e_hw *hw)
  566. {
  567. struct i40e_adminq_ring *asq = &(hw->aq.asq);
  568. struct i40e_asq_cmd_details *details;
  569. u16 ntc = asq->next_to_clean;
  570. struct i40e_aq_desc desc_cb;
  571. struct i40e_aq_desc *desc;
  572. desc = I40E_ADMINQ_DESC(*asq, ntc);
  573. details = I40E_ADMINQ_DETAILS(*asq, ntc);
  574. while (rd32(hw, hw->aq.asq.head) != ntc) {
  575. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
  576. "%s: ntc %d head %d.\n", __func__, ntc,
  577. rd32(hw, hw->aq.asq.head));
  578. if (details->callback) {
  579. I40E_ADMINQ_CALLBACK cb_func =
  580. (I40E_ADMINQ_CALLBACK)details->callback;
  581. desc_cb = *desc;
  582. cb_func(hw, &desc_cb);
  583. }
  584. memset(desc, 0, sizeof(*desc));
  585. memset(details, 0, sizeof(*details));
  586. ntc++;
  587. if (ntc == asq->count)
  588. ntc = 0;
  589. desc = I40E_ADMINQ_DESC(*asq, ntc);
  590. details = I40E_ADMINQ_DETAILS(*asq, ntc);
  591. }
  592. asq->next_to_clean = ntc;
  593. return I40E_DESC_UNUSED(asq);
  594. }
  595. /**
  596. * i40e_asq_done - check if FW has processed the Admin Send Queue
  597. * @hw: pointer to the hw struct
  598. *
  599. * Returns true if the firmware has processed all descriptors on the
  600. * admin send queue. Returns false if there are still requests pending.
  601. **/
  602. static bool i40e_asq_done(struct i40e_hw *hw)
  603. {
  604. /* AQ designers suggest use of head for better
  605. * timing reliability than DD bit
  606. */
  607. return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use;
  608. }
  609. /**
  610. * i40e_asq_send_command - send command to Admin Queue
  611. * @hw: pointer to the hw struct
  612. * @desc: prefilled descriptor describing the command (non DMA mem)
  613. * @buff: buffer to use for indirect commands
  614. * @buff_size: size of buffer for indirect commands
  615. * @cmd_details: pointer to command details structure
  616. *
  617. * This is the main send command driver routine for the Admin Queue send
  618. * queue. It runs the queue, cleans the queue, etc
  619. **/
  620. i40e_status i40e_asq_send_command(struct i40e_hw *hw,
  621. struct i40e_aq_desc *desc,
  622. void *buff, /* can be NULL */
  623. u16 buff_size,
  624. struct i40e_asq_cmd_details *cmd_details)
  625. {
  626. i40e_status status = 0;
  627. struct i40e_dma_mem *dma_buff = NULL;
  628. struct i40e_asq_cmd_details *details;
  629. struct i40e_aq_desc *desc_on_ring;
  630. bool cmd_completed = false;
  631. u16 retval = 0;
  632. u32 val = 0;
  633. val = rd32(hw, hw->aq.asq.head);
  634. if (val >= hw->aq.num_asq_entries) {
  635. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
  636. "AQTX: head overrun at %d\n", val);
  637. status = I40E_ERR_QUEUE_EMPTY;
  638. goto asq_send_command_exit;
  639. }
  640. if (hw->aq.asq.count == 0) {
  641. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
  642. "AQTX: Admin queue not initialized.\n");
  643. status = I40E_ERR_QUEUE_EMPTY;
  644. goto asq_send_command_exit;
  645. }
  646. details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use);
  647. if (cmd_details) {
  648. *details = *cmd_details;
  649. /* If the cmd_details are defined copy the cookie. The
  650. * cpu_to_le32 is not needed here because the data is ignored
  651. * by the FW, only used by the driver
  652. */
  653. if (details->cookie) {
  654. desc->cookie_high =
  655. cpu_to_le32(upper_32_bits(details->cookie));
  656. desc->cookie_low =
  657. cpu_to_le32(lower_32_bits(details->cookie));
  658. }
  659. } else {
  660. memset(details, 0, sizeof(struct i40e_asq_cmd_details));
  661. }
  662. /* clear requested flags and then set additional flags if defined */
  663. desc->flags &= ~cpu_to_le16(details->flags_dis);
  664. desc->flags |= cpu_to_le16(details->flags_ena);
  665. mutex_lock(&hw->aq.asq_mutex);
  666. if (buff_size > hw->aq.asq_buf_size) {
  667. i40e_debug(hw,
  668. I40E_DEBUG_AQ_MESSAGE,
  669. "AQTX: Invalid buffer size: %d.\n",
  670. buff_size);
  671. status = I40E_ERR_INVALID_SIZE;
  672. goto asq_send_command_error;
  673. }
  674. if (details->postpone && !details->async) {
  675. i40e_debug(hw,
  676. I40E_DEBUG_AQ_MESSAGE,
  677. "AQTX: Async flag not set along with postpone flag");
  678. status = I40E_ERR_PARAM;
  679. goto asq_send_command_error;
  680. }
  681. /* call clean and check queue available function to reclaim the
  682. * descriptors that were processed by FW, the function returns the
  683. * number of desc available
  684. */
  685. /* the clean function called here could be called in a separate thread
  686. * in case of asynchronous completions
  687. */
  688. if (i40e_clean_asq(hw) == 0) {
  689. i40e_debug(hw,
  690. I40E_DEBUG_AQ_MESSAGE,
  691. "AQTX: Error queue is full.\n");
  692. status = I40E_ERR_ADMIN_QUEUE_FULL;
  693. goto asq_send_command_error;
  694. }
  695. /* initialize the temp desc pointer with the right desc */
  696. desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use);
  697. /* if the desc is available copy the temp desc to the right place */
  698. *desc_on_ring = *desc;
  699. /* if buff is not NULL assume indirect command */
  700. if (buff != NULL) {
  701. dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]);
  702. /* copy the user buff into the respective DMA buff */
  703. memcpy(dma_buff->va, buff, buff_size);
  704. desc_on_ring->datalen = cpu_to_le16(buff_size);
  705. /* Update the address values in the desc with the pa value
  706. * for respective buffer
  707. */
  708. desc_on_ring->params.external.addr_high =
  709. cpu_to_le32(upper_32_bits(dma_buff->pa));
  710. desc_on_ring->params.external.addr_low =
  711. cpu_to_le32(lower_32_bits(dma_buff->pa));
  712. }
  713. /* bump the tail */
  714. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n");
  715. i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring,
  716. buff, buff_size);
  717. (hw->aq.asq.next_to_use)++;
  718. if (hw->aq.asq.next_to_use == hw->aq.asq.count)
  719. hw->aq.asq.next_to_use = 0;
  720. if (!details->postpone)
  721. wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use);
  722. /* if cmd_details are not defined or async flag is not set,
  723. * we need to wait for desc write back
  724. */
  725. if (!details->async && !details->postpone) {
  726. u32 total_delay = 0;
  727. do {
  728. /* AQ designers suggest use of head for better
  729. * timing reliability than DD bit
  730. */
  731. if (i40e_asq_done(hw))
  732. break;
  733. usleep_range(1000, 2000);
  734. total_delay++;
  735. } while (total_delay < hw->aq.asq_cmd_timeout);
  736. }
  737. /* if ready, copy the desc back to temp */
  738. if (i40e_asq_done(hw)) {
  739. *desc = *desc_on_ring;
  740. if (buff != NULL)
  741. memcpy(buff, dma_buff->va, buff_size);
  742. retval = le16_to_cpu(desc->retval);
  743. if (retval != 0) {
  744. i40e_debug(hw,
  745. I40E_DEBUG_AQ_MESSAGE,
  746. "AQTX: Command completed with error 0x%X.\n",
  747. retval);
  748. /* strip off FW internal code */
  749. retval &= 0xff;
  750. }
  751. cmd_completed = true;
  752. if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK)
  753. status = 0;
  754. else
  755. status = I40E_ERR_ADMIN_QUEUE_ERROR;
  756. hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval;
  757. }
  758. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
  759. "AQTX: desc and buffer writeback:\n");
  760. i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff, buff_size);
  761. /* update the error if time out occurred */
  762. if ((!cmd_completed) &&
  763. (!details->async && !details->postpone)) {
  764. i40e_debug(hw,
  765. I40E_DEBUG_AQ_MESSAGE,
  766. "AQTX: Writeback timeout.\n");
  767. status = I40E_ERR_ADMIN_QUEUE_TIMEOUT;
  768. }
  769. asq_send_command_error:
  770. mutex_unlock(&hw->aq.asq_mutex);
  771. asq_send_command_exit:
  772. return status;
  773. }
  774. /**
  775. * i40e_fill_default_direct_cmd_desc - AQ descriptor helper function
  776. * @desc: pointer to the temp descriptor (non DMA mem)
  777. * @opcode: the opcode can be used to decide which flags to turn off or on
  778. *
  779. * Fill the desc with default values
  780. **/
  781. void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc,
  782. u16 opcode)
  783. {
  784. /* zero out the desc */
  785. memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
  786. desc->opcode = cpu_to_le16(opcode);
  787. desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI);
  788. }
  789. /**
  790. * i40e_clean_arq_element
  791. * @hw: pointer to the hw struct
  792. * @e: event info from the receive descriptor, includes any buffers
  793. * @pending: number of events that could be left to process
  794. *
  795. * This function cleans one Admin Receive Queue element and returns
  796. * the contents through e. It can also return how many events are
  797. * left to process through 'pending'
  798. **/
  799. i40e_status i40e_clean_arq_element(struct i40e_hw *hw,
  800. struct i40e_arq_event_info *e,
  801. u16 *pending)
  802. {
  803. i40e_status ret_code = 0;
  804. u16 ntc = hw->aq.arq.next_to_clean;
  805. struct i40e_aq_desc *desc;
  806. struct i40e_dma_mem *bi;
  807. u16 desc_idx;
  808. u16 datalen;
  809. u16 flags;
  810. u16 ntu;
  811. /* take the lock before we start messing with the ring */
  812. mutex_lock(&hw->aq.arq_mutex);
  813. /* set next_to_use to head */
  814. ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK);
  815. if (ntu == ntc) {
  816. /* nothing to do - shouldn't need to update ring's values */
  817. ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK;
  818. goto clean_arq_element_out;
  819. }
  820. /* now clean the next descriptor */
  821. desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc);
  822. desc_idx = ntc;
  823. flags = le16_to_cpu(desc->flags);
  824. if (flags & I40E_AQ_FLAG_ERR) {
  825. ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
  826. hw->aq.arq_last_status =
  827. (enum i40e_admin_queue_err)le16_to_cpu(desc->retval);
  828. i40e_debug(hw,
  829. I40E_DEBUG_AQ_MESSAGE,
  830. "AQRX: Event received with error 0x%X.\n",
  831. hw->aq.arq_last_status);
  832. }
  833. e->desc = *desc;
  834. datalen = le16_to_cpu(desc->datalen);
  835. e->msg_len = min(datalen, e->buf_len);
  836. if (e->msg_buf != NULL && (e->msg_len != 0))
  837. memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va,
  838. e->msg_len);
  839. i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n");
  840. i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf,
  841. hw->aq.arq_buf_size);
  842. /* Restore the original datalen and buffer address in the desc,
  843. * FW updates datalen to indicate the event message
  844. * size
  845. */
  846. bi = &hw->aq.arq.r.arq_bi[ntc];
  847. memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
  848. desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
  849. if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
  850. desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
  851. desc->datalen = cpu_to_le16((u16)bi->size);
  852. desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa));
  853. desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa));
  854. /* set tail = the last cleaned desc index. */
  855. wr32(hw, hw->aq.arq.tail, ntc);
  856. /* ntc is updated to tail + 1 */
  857. ntc++;
  858. if (ntc == hw->aq.num_arq_entries)
  859. ntc = 0;
  860. hw->aq.arq.next_to_clean = ntc;
  861. hw->aq.arq.next_to_use = ntu;
  862. clean_arq_element_out:
  863. /* Set pending if needed, unlock and return */
  864. if (pending != NULL)
  865. *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc);
  866. mutex_unlock(&hw->aq.arq_mutex);
  867. if (i40e_is_nvm_update_op(&e->desc)) {
  868. if (hw->aq.nvm_release_on_done) {
  869. i40e_release_nvm(hw);
  870. hw->aq.nvm_release_on_done = false;
  871. }
  872. }
  873. return ret_code;
  874. }
  875. static void i40e_resume_aq(struct i40e_hw *hw)
  876. {
  877. /* Registers are reset after PF reset */
  878. hw->aq.asq.next_to_use = 0;
  879. hw->aq.asq.next_to_clean = 0;
  880. i40e_config_asq_regs(hw);
  881. hw->aq.arq.next_to_use = 0;
  882. hw->aq.arq.next_to_clean = 0;
  883. i40e_config_arq_regs(hw);
  884. }