fec.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /****************************************************************************/
  2. /*
  3. * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
  4. * processors.
  5. *
  6. * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
  7. * (C) Copyright 2000-2001, Lineo (www.lineo.com)
  8. */
  9. /****************************************************************************/
  10. #ifndef FEC_H
  11. #define FEC_H
  12. /****************************************************************************/
  13. #include <linux/clocksource.h>
  14. #include <linux/net_tstamp.h>
  15. #include <linux/ptp_clock_kernel.h>
  16. #include <linux/timecounter.h>
  17. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  18. defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
  19. defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  20. /*
  21. * Just figures, Motorola would have to change the offsets for
  22. * registers in the same peripheral device on different models
  23. * of the ColdFire!
  24. */
  25. #define FEC_IEVENT 0x004 /* Interrupt event reg */
  26. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  27. #define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */
  28. #define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */
  29. #define FEC_ECNTRL 0x024 /* Ethernet control reg */
  30. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  31. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  32. #define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
  33. #define FEC_R_CNTRL 0x084 /* Receive control reg */
  34. #define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
  35. #define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
  36. #define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
  37. #define FEC_OPD 0x0ec /* Opcode + Pause duration */
  38. #define FEC_TXIC0 0x0f0 /* Tx Interrupt Coalescing for ring 0 */
  39. #define FEC_TXIC1 0x0f4 /* Tx Interrupt Coalescing for ring 1 */
  40. #define FEC_TXIC2 0x0f8 /* Tx Interrupt Coalescing for ring 2 */
  41. #define FEC_RXIC0 0x100 /* Rx Interrupt Coalescing for ring 0 */
  42. #define FEC_RXIC1 0x104 /* Rx Interrupt Coalescing for ring 1 */
  43. #define FEC_RXIC2 0x108 /* Rx Interrupt Coalescing for ring 2 */
  44. #define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
  45. #define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
  46. #define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
  47. #define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
  48. #define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
  49. #define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
  50. #define FEC_R_FSTART 0x150 /* FIFO receive start reg */
  51. #define FEC_R_DES_START_1 0x160 /* Receive descriptor ring 1 */
  52. #define FEC_X_DES_START_1 0x164 /* Transmit descriptor ring 1 */
  53. #define FEC_R_BUFF_SIZE_1 0x168 /* Maximum receive buff ring1 size */
  54. #define FEC_R_DES_START_2 0x16c /* Receive descriptor ring 2 */
  55. #define FEC_X_DES_START_2 0x170 /* Transmit descriptor ring 2 */
  56. #define FEC_R_BUFF_SIZE_2 0x174 /* Maximum receive buff ring2 size */
  57. #define FEC_R_DES_START_0 0x180 /* Receive descriptor ring */
  58. #define FEC_X_DES_START_0 0x184 /* Transmit descriptor ring */
  59. #define FEC_R_BUFF_SIZE_0 0x188 /* Maximum receive buff size */
  60. #define FEC_R_FIFO_RSFL 0x190 /* Receive FIFO section full threshold */
  61. #define FEC_R_FIFO_RSEM 0x194 /* Receive FIFO section empty threshold */
  62. #define FEC_R_FIFO_RAEM 0x198 /* Receive FIFO almost empty threshold */
  63. #define FEC_R_FIFO_RAFL 0x19c /* Receive FIFO almost full threshold */
  64. #define FEC_RACC 0x1c4 /* Receive Accelerator function */
  65. #define FEC_RCMR_1 0x1c8 /* Receive classification match ring 1 */
  66. #define FEC_RCMR_2 0x1cc /* Receive classification match ring 2 */
  67. #define FEC_DMA_CFG_1 0x1d8 /* DMA class configuration for ring 1 */
  68. #define FEC_DMA_CFG_2 0x1dc /* DMA class Configuration for ring 2 */
  69. #define FEC_R_DES_ACTIVE_1 0x1e0 /* Rx descriptor active for ring 1 */
  70. #define FEC_X_DES_ACTIVE_1 0x1e4 /* Tx descriptor active for ring 1 */
  71. #define FEC_R_DES_ACTIVE_2 0x1e8 /* Rx descriptor active for ring 2 */
  72. #define FEC_X_DES_ACTIVE_2 0x1ec /* Tx descriptor active for ring 2 */
  73. #define FEC_QOS_SCHEME 0x1f0 /* Set multi queues Qos scheme */
  74. #define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
  75. #define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
  76. #define BM_MIIGSK_CFGR_MII 0x00
  77. #define BM_MIIGSK_CFGR_RMII 0x01
  78. #define BM_MIIGSK_CFGR_FRCONT_10M 0x40
  79. #define RMON_T_DROP 0x200 /* Count of frames not cntd correctly */
  80. #define RMON_T_PACKETS 0x204 /* RMON TX packet count */
  81. #define RMON_T_BC_PKT 0x208 /* RMON TX broadcast pkts */
  82. #define RMON_T_MC_PKT 0x20c /* RMON TX multicast pkts */
  83. #define RMON_T_CRC_ALIGN 0x210 /* RMON TX pkts with CRC align err */
  84. #define RMON_T_UNDERSIZE 0x214 /* RMON TX pkts < 64 bytes, good CRC */
  85. #define RMON_T_OVERSIZE 0x218 /* RMON TX pkts > MAX_FL bytes good CRC */
  86. #define RMON_T_FRAG 0x21c /* RMON TX pkts < 64 bytes, bad CRC */
  87. #define RMON_T_JAB 0x220 /* RMON TX pkts > MAX_FL bytes, bad CRC */
  88. #define RMON_T_COL 0x224 /* RMON TX collision count */
  89. #define RMON_T_P64 0x228 /* RMON TX 64 byte pkts */
  90. #define RMON_T_P65TO127 0x22c /* RMON TX 65 to 127 byte pkts */
  91. #define RMON_T_P128TO255 0x230 /* RMON TX 128 to 255 byte pkts */
  92. #define RMON_T_P256TO511 0x234 /* RMON TX 256 to 511 byte pkts */
  93. #define RMON_T_P512TO1023 0x238 /* RMON TX 512 to 1023 byte pkts */
  94. #define RMON_T_P1024TO2047 0x23c /* RMON TX 1024 to 2047 byte pkts */
  95. #define RMON_T_P_GTE2048 0x240 /* RMON TX pkts > 2048 bytes */
  96. #define RMON_T_OCTETS 0x244 /* RMON TX octets */
  97. #define IEEE_T_DROP 0x248 /* Count of frames not counted crtly */
  98. #define IEEE_T_FRAME_OK 0x24c /* Frames tx'd OK */
  99. #define IEEE_T_1COL 0x250 /* Frames tx'd with single collision */
  100. #define IEEE_T_MCOL 0x254 /* Frames tx'd with multiple collision */
  101. #define IEEE_T_DEF 0x258 /* Frames tx'd after deferral delay */
  102. #define IEEE_T_LCOL 0x25c /* Frames tx'd with late collision */
  103. #define IEEE_T_EXCOL 0x260 /* Frames tx'd with excesv collisions */
  104. #define IEEE_T_MACERR 0x264 /* Frames tx'd with TX FIFO underrun */
  105. #define IEEE_T_CSERR 0x268 /* Frames tx'd with carrier sense err */
  106. #define IEEE_T_SQE 0x26c /* Frames tx'd with SQE err */
  107. #define IEEE_T_FDXFC 0x270 /* Flow control pause frames tx'd */
  108. #define IEEE_T_OCTETS_OK 0x274 /* Octet count for frames tx'd w/o err */
  109. #define RMON_R_PACKETS 0x284 /* RMON RX packet count */
  110. #define RMON_R_BC_PKT 0x288 /* RMON RX broadcast pkts */
  111. #define RMON_R_MC_PKT 0x28c /* RMON RX multicast pkts */
  112. #define RMON_R_CRC_ALIGN 0x290 /* RMON RX pkts with CRC alignment err */
  113. #define RMON_R_UNDERSIZE 0x294 /* RMON RX pkts < 64 bytes, good CRC */
  114. #define RMON_R_OVERSIZE 0x298 /* RMON RX pkts > MAX_FL bytes good CRC */
  115. #define RMON_R_FRAG 0x29c /* RMON RX pkts < 64 bytes, bad CRC */
  116. #define RMON_R_JAB 0x2a0 /* RMON RX pkts > MAX_FL bytes, bad CRC */
  117. #define RMON_R_RESVD_O 0x2a4 /* Reserved */
  118. #define RMON_R_P64 0x2a8 /* RMON RX 64 byte pkts */
  119. #define RMON_R_P65TO127 0x2ac /* RMON RX 65 to 127 byte pkts */
  120. #define RMON_R_P128TO255 0x2b0 /* RMON RX 128 to 255 byte pkts */
  121. #define RMON_R_P256TO511 0x2b4 /* RMON RX 256 to 511 byte pkts */
  122. #define RMON_R_P512TO1023 0x2b8 /* RMON RX 512 to 1023 byte pkts */
  123. #define RMON_R_P1024TO2047 0x2bc /* RMON RX 1024 to 2047 byte pkts */
  124. #define RMON_R_P_GTE2048 0x2c0 /* RMON RX pkts > 2048 bytes */
  125. #define RMON_R_OCTETS 0x2c4 /* RMON RX octets */
  126. #define IEEE_R_DROP 0x2c8 /* Count frames not counted correctly */
  127. #define IEEE_R_FRAME_OK 0x2cc /* Frames rx'd OK */
  128. #define IEEE_R_CRC 0x2d0 /* Frames rx'd with CRC err */
  129. #define IEEE_R_ALIGN 0x2d4 /* Frames rx'd with alignment err */
  130. #define IEEE_R_MACERR 0x2d8 /* Receive FIFO overflow count */
  131. #define IEEE_R_FDXFC 0x2dc /* Flow control pause frames rx'd */
  132. #define IEEE_R_OCTETS_OK 0x2e0 /* Octet cnt for frames rx'd w/o err */
  133. #else
  134. #define FEC_ECNTRL 0x000 /* Ethernet control reg */
  135. #define FEC_IEVENT 0x004 /* Interrupt even reg */
  136. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  137. #define FEC_IVEC 0x00c /* Interrupt vec status reg */
  138. #define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */
  139. #define FEC_R_DES_ACTIVE_1 FEC_R_DES_ACTIVE_0
  140. #define FEC_R_DES_ACTIVE_2 FEC_R_DES_ACTIVE_0
  141. #define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */
  142. #define FEC_X_DES_ACTIVE_1 FEC_X_DES_ACTIVE_0
  143. #define FEC_X_DES_ACTIVE_2 FEC_X_DES_ACTIVE_0
  144. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  145. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  146. #define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
  147. #define FEC_R_FSTART 0x090 /* FIFO receive start reg */
  148. #define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
  149. #define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
  150. #define FEC_R_CNTRL 0x104 /* Receive control reg */
  151. #define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
  152. #define FEC_X_CNTRL 0x144 /* Transmit Control reg */
  153. #define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
  154. #define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
  155. #define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
  156. #define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
  157. #define FEC_R_DES_START_0 0x3d0 /* Receive descriptor ring */
  158. #define FEC_R_DES_START_1 FEC_R_DES_START_0
  159. #define FEC_R_DES_START_2 FEC_R_DES_START_0
  160. #define FEC_X_DES_START_0 0x3d4 /* Transmit descriptor ring */
  161. #define FEC_X_DES_START_1 FEC_X_DES_START_0
  162. #define FEC_X_DES_START_2 FEC_X_DES_START_0
  163. #define FEC_R_BUFF_SIZE_0 0x3d8 /* Maximum receive buff size */
  164. #define FEC_R_BUFF_SIZE_1 FEC_R_BUFF_SIZE_0
  165. #define FEC_R_BUFF_SIZE_2 FEC_R_BUFF_SIZE_0
  166. #define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
  167. /* Not existed in real chip
  168. * Just for pass build.
  169. */
  170. #define FEC_RCMR_1 0xfff
  171. #define FEC_RCMR_2 0xfff
  172. #define FEC_DMA_CFG_1 0xfff
  173. #define FEC_DMA_CFG_2 0xfff
  174. #define FEC_TXIC0 0xfff
  175. #define FEC_TXIC1 0xfff
  176. #define FEC_TXIC2 0xfff
  177. #define FEC_RXIC0 0xfff
  178. #define FEC_RXIC1 0xfff
  179. #define FEC_RXIC2 0xfff
  180. #endif /* CONFIG_M5272 */
  181. /*
  182. * Define the buffer descriptor structure.
  183. */
  184. #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  185. struct bufdesc {
  186. unsigned short cbd_datlen; /* Data length */
  187. unsigned short cbd_sc; /* Control and status info */
  188. unsigned long cbd_bufaddr; /* Buffer address */
  189. };
  190. #else
  191. struct bufdesc {
  192. unsigned short cbd_sc; /* Control and status info */
  193. unsigned short cbd_datlen; /* Data length */
  194. unsigned long cbd_bufaddr; /* Buffer address */
  195. };
  196. #endif
  197. struct bufdesc_ex {
  198. struct bufdesc desc;
  199. unsigned long cbd_esc;
  200. unsigned long cbd_prot;
  201. unsigned long cbd_bdu;
  202. unsigned long ts;
  203. unsigned short res0[4];
  204. };
  205. /*
  206. * The following definitions courtesy of commproc.h, which where
  207. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
  208. */
  209. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  210. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  211. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  212. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  213. #define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
  214. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  215. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  216. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  217. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  218. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  219. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  220. #define BD_SC_CD ((ushort)0x0001) /* ?? */
  221. /* Buffer descriptor control/status used by Ethernet receive.
  222. */
  223. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  224. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  225. #define BD_ENET_RX_INTR ((ushort)0x1000)
  226. #define BD_ENET_RX_LAST ((ushort)0x0800)
  227. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  228. #define BD_ENET_RX_MISS ((ushort)0x0100)
  229. #define BD_ENET_RX_LG ((ushort)0x0020)
  230. #define BD_ENET_RX_NO ((ushort)0x0010)
  231. #define BD_ENET_RX_SH ((ushort)0x0008)
  232. #define BD_ENET_RX_CR ((ushort)0x0004)
  233. #define BD_ENET_RX_OV ((ushort)0x0002)
  234. #define BD_ENET_RX_CL ((ushort)0x0001)
  235. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  236. /* Enhanced buffer descriptor control/status used by Ethernet receive */
  237. #define BD_ENET_RX_VLAN 0x00000004
  238. /* Buffer descriptor control/status used by Ethernet transmit.
  239. */
  240. #define BD_ENET_TX_READY ((ushort)0x8000)
  241. #define BD_ENET_TX_PAD ((ushort)0x4000)
  242. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  243. #define BD_ENET_TX_INTR ((ushort)0x1000)
  244. #define BD_ENET_TX_LAST ((ushort)0x0800)
  245. #define BD_ENET_TX_TC ((ushort)0x0400)
  246. #define BD_ENET_TX_DEF ((ushort)0x0200)
  247. #define BD_ENET_TX_HB ((ushort)0x0100)
  248. #define BD_ENET_TX_LC ((ushort)0x0080)
  249. #define BD_ENET_TX_RL ((ushort)0x0040)
  250. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  251. #define BD_ENET_TX_UN ((ushort)0x0002)
  252. #define BD_ENET_TX_CSL ((ushort)0x0001)
  253. #define BD_ENET_TX_STATS ((ushort)0x0fff) /* All status bits */
  254. /* enhanced buffer descriptor control/status used by Ethernet transmit */
  255. #define BD_ENET_TX_INT 0x40000000
  256. #define BD_ENET_TX_TS 0x20000000
  257. #define BD_ENET_TX_PINS 0x10000000
  258. #define BD_ENET_TX_IINS 0x08000000
  259. /* This device has up to three irqs on some platforms */
  260. #define FEC_IRQ_NUM 3
  261. /* Maximum number of queues supported
  262. * ENET with AVB IP can support up to 3 independent tx queues and rx queues.
  263. * User can point the queue number that is less than or equal to 3.
  264. */
  265. #define FEC_ENET_MAX_TX_QS 3
  266. #define FEC_ENET_MAX_RX_QS 3
  267. #define FEC_R_DES_START(X) (((X) == 1) ? FEC_R_DES_START_1 : \
  268. (((X) == 2) ? \
  269. FEC_R_DES_START_2 : FEC_R_DES_START_0))
  270. #define FEC_X_DES_START(X) (((X) == 1) ? FEC_X_DES_START_1 : \
  271. (((X) == 2) ? \
  272. FEC_X_DES_START_2 : FEC_X_DES_START_0))
  273. #define FEC_R_BUFF_SIZE(X) (((X) == 1) ? FEC_R_BUFF_SIZE_1 : \
  274. (((X) == 2) ? \
  275. FEC_R_BUFF_SIZE_2 : FEC_R_BUFF_SIZE_0))
  276. #define FEC_R_DES_ACTIVE(X) (((X) == 1) ? FEC_R_DES_ACTIVE_1 : \
  277. (((X) == 2) ? \
  278. FEC_R_DES_ACTIVE_2 : FEC_R_DES_ACTIVE_0))
  279. #define FEC_X_DES_ACTIVE(X) (((X) == 1) ? FEC_X_DES_ACTIVE_1 : \
  280. (((X) == 2) ? \
  281. FEC_X_DES_ACTIVE_2 : FEC_X_DES_ACTIVE_0))
  282. #define FEC_DMA_CFG(X) (((X) == 2) ? FEC_DMA_CFG_2 : FEC_DMA_CFG_1)
  283. #define DMA_CLASS_EN (1 << 16)
  284. #define FEC_RCMR(X) (((X) == 2) ? FEC_RCMR_2 : FEC_RCMR_1)
  285. #define IDLE_SLOPE_MASK 0xffff
  286. #define IDLE_SLOPE_1 0x200 /* BW fraction: 0.5 */
  287. #define IDLE_SLOPE_2 0x200 /* BW fraction: 0.5 */
  288. #define IDLE_SLOPE(X) (((X) == 1) ? \
  289. (IDLE_SLOPE_1 & IDLE_SLOPE_MASK) : \
  290. (IDLE_SLOPE_2 & IDLE_SLOPE_MASK))
  291. #define RCMR_MATCHEN (0x1 << 16)
  292. #define RCMR_CMP_CFG(v, n) (((v) & 0x7) << (n << 2))
  293. #define RCMR_CMP_1 (RCMR_CMP_CFG(0, 0) | RCMR_CMP_CFG(1, 1) | \
  294. RCMR_CMP_CFG(2, 2) | RCMR_CMP_CFG(3, 3))
  295. #define RCMR_CMP_2 (RCMR_CMP_CFG(4, 0) | RCMR_CMP_CFG(5, 1) | \
  296. RCMR_CMP_CFG(6, 2) | RCMR_CMP_CFG(7, 3))
  297. #define RCMR_CMP(X) (((X) == 1) ? RCMR_CMP_1 : RCMR_CMP_2)
  298. #define FEC_TX_BD_FTYPE(X) (((X) & 0xf) << 20)
  299. /* The number of Tx and Rx buffers. These are allocated from the page
  300. * pool. The code may assume these are power of two, so it it best
  301. * to keep them that size.
  302. * We don't need to allocate pages for the transmitter. We just use
  303. * the skbuffer directly.
  304. */
  305. #define FEC_ENET_RX_PAGES 256
  306. #define FEC_ENET_RX_FRSIZE 2048
  307. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  308. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  309. #define FEC_ENET_TX_FRSIZE 2048
  310. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  311. #define TX_RING_SIZE 512 /* Must be power of two */
  312. #define TX_RING_MOD_MASK 511 /* for this to work */
  313. #define BD_ENET_RX_INT 0x00800000
  314. #define BD_ENET_RX_PTP ((ushort)0x0400)
  315. #define BD_ENET_RX_ICE 0x00000020
  316. #define BD_ENET_RX_PCR 0x00000010
  317. #define FLAG_RX_CSUM_ENABLED (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
  318. #define FLAG_RX_CSUM_ERROR (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
  319. /* Interrupt events/masks. */
  320. #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
  321. #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
  322. #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
  323. #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
  324. #define FEC_ENET_TXF_0 ((uint)0x08000000) /* Full frame transmitted */
  325. #define FEC_ENET_TXF_1 ((uint)0x00000008) /* Full frame transmitted */
  326. #define FEC_ENET_TXF_2 ((uint)0x00000080) /* Full frame transmitted */
  327. #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
  328. #define FEC_ENET_RXF_0 ((uint)0x02000000) /* Full frame received */
  329. #define FEC_ENET_RXF_1 ((uint)0x00000002) /* Full frame received */
  330. #define FEC_ENET_RXF_2 ((uint)0x00000020) /* Full frame received */
  331. #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
  332. #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
  333. #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
  334. #define FEC_ENET_WAKEUP ((uint)0x00020000) /* Wakeup request */
  335. #define FEC_ENET_TXF (FEC_ENET_TXF_0 | FEC_ENET_TXF_1 | FEC_ENET_TXF_2)
  336. #define FEC_ENET_RXF (FEC_ENET_RXF_0 | FEC_ENET_RXF_1 | FEC_ENET_RXF_2)
  337. #define FEC_ENET_TS_AVAIL ((uint)0x00010000)
  338. #define FEC_ENET_TS_TIMER ((uint)0x00008000)
  339. #define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII | FEC_ENET_TS_TIMER)
  340. #define FEC_RX_DISABLED_IMASK (FEC_DEFAULT_IMASK & (~FEC_ENET_RXF))
  341. /* ENET interrupt coalescing macro define */
  342. #define FEC_ITR_CLK_SEL (0x1 << 30)
  343. #define FEC_ITR_EN (0x1 << 31)
  344. #define FEC_ITR_ICFT(X) (((X) & 0xff) << 20)
  345. #define FEC_ITR_ICTT(X) ((X) & 0xffff)
  346. #define FEC_ITR_ICFT_DEFAULT 200 /* Set 200 frame count threshold */
  347. #define FEC_ITR_ICTT_DEFAULT 1000 /* Set 1000us timer threshold */
  348. #define FEC_VLAN_TAG_LEN 0x04
  349. #define FEC_ETHTYPE_LEN 0x02
  350. /* Controller is ENET-MAC */
  351. #define FEC_QUIRK_ENET_MAC (1 << 0)
  352. /* Controller needs driver to swap frame */
  353. #define FEC_QUIRK_SWAP_FRAME (1 << 1)
  354. /* Controller uses gasket */
  355. #define FEC_QUIRK_USE_GASKET (1 << 2)
  356. /* Controller has GBIT support */
  357. #define FEC_QUIRK_HAS_GBIT (1 << 3)
  358. /* Controller has extend desc buffer */
  359. #define FEC_QUIRK_HAS_BUFDESC_EX (1 << 4)
  360. /* Controller has hardware checksum support */
  361. #define FEC_QUIRK_HAS_CSUM (1 << 5)
  362. /* Controller has hardware vlan support */
  363. #define FEC_QUIRK_HAS_VLAN (1 << 6)
  364. /* ENET IP errata ERR006358
  365. *
  366. * If the ready bit in the transmit buffer descriptor (TxBD[R]) is previously
  367. * detected as not set during a prior frame transmission, then the
  368. * ENET_TDAR[TDAR] bit is cleared at a later time, even if additional TxBDs
  369. * were added to the ring and the ENET_TDAR[TDAR] bit is set. This results in
  370. * frames not being transmitted until there is a 0-to-1 transition on
  371. * ENET_TDAR[TDAR].
  372. */
  373. #define FEC_QUIRK_ERR006358 (1 << 7)
  374. /* ENET IP hw AVB
  375. *
  376. * i.MX6SX ENET IP add Audio Video Bridging (AVB) feature support.
  377. * - Two class indicators on receive with configurable priority
  378. * - Two class indicators and line speed timer on transmit allowing
  379. * implementation class credit based shapers externally
  380. * - Additional DMA registers provisioned to allow managing up to 3
  381. * independent rings
  382. */
  383. #define FEC_QUIRK_HAS_AVB (1 << 8)
  384. /* There is a TDAR race condition for mutliQ when the software sets TDAR
  385. * and the UDMA clears TDAR simultaneously or in a small window (2-4 cycles).
  386. * This will cause the udma_tx and udma_tx_arbiter state machines to hang.
  387. * The issue exist at i.MX6SX enet IP.
  388. */
  389. #define FEC_QUIRK_ERR007885 (1 << 9)
  390. /* ENET Block Guide/ Chapter for the iMX6SX (PELE) address one issue:
  391. * After set ENET_ATCR[Capture], there need some time cycles before the counter
  392. * value is capture in the register clock domain.
  393. * The wait-time-cycles is at least 6 clock cycles of the slower clock between
  394. * the register clock and the 1588 clock. The 1588 ts_clk is fixed to 25Mhz,
  395. * register clock is 66Mhz, so the wait-time-cycles must be greater than 240ns
  396. * (40ns * 6).
  397. */
  398. #define FEC_QUIRK_BUG_CAPTURE (1 << 10)
  399. /* Controller has only one MDIO bus */
  400. #define FEC_QUIRK_SINGLE_MDIO (1 << 11)
  401. /* Controller supports RACC register */
  402. #define FEC_QUIRK_HAS_RACC (1 << 12)
  403. struct fec_enet_priv_tx_q {
  404. int index;
  405. unsigned char *tx_bounce[TX_RING_SIZE];
  406. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  407. dma_addr_t bd_dma;
  408. struct bufdesc *tx_bd_base;
  409. uint tx_ring_size;
  410. unsigned short tx_stop_threshold;
  411. unsigned short tx_wake_threshold;
  412. struct bufdesc *cur_tx;
  413. struct bufdesc *dirty_tx;
  414. char *tso_hdrs;
  415. dma_addr_t tso_hdrs_dma;
  416. };
  417. struct fec_enet_priv_rx_q {
  418. int index;
  419. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  420. dma_addr_t bd_dma;
  421. struct bufdesc *rx_bd_base;
  422. uint rx_ring_size;
  423. struct bufdesc *cur_rx;
  424. };
  425. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  426. * tx_bd_base always point to the base of the buffer descriptors. The
  427. * cur_rx and cur_tx point to the currently available buffer.
  428. * The dirty_tx tracks the current buffer that is being sent by the
  429. * controller. The cur_tx and dirty_tx are equal under both completely
  430. * empty and completely full conditions. The empty/ready indicator in
  431. * the buffer descriptor determines the actual condition.
  432. */
  433. struct fec_enet_private {
  434. /* Hardware registers of the FEC device */
  435. void __iomem *hwp;
  436. struct net_device *netdev;
  437. struct clk *clk_ipg;
  438. struct clk *clk_ahb;
  439. struct clk *clk_ref;
  440. struct clk *clk_enet_out;
  441. struct clk *clk_ptp;
  442. bool ptp_clk_on;
  443. struct mutex ptp_clk_mutex;
  444. unsigned int num_tx_queues;
  445. unsigned int num_rx_queues;
  446. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  447. struct fec_enet_priv_tx_q *tx_queue[FEC_ENET_MAX_TX_QS];
  448. struct fec_enet_priv_rx_q *rx_queue[FEC_ENET_MAX_RX_QS];
  449. unsigned int total_tx_ring_size;
  450. unsigned int total_rx_ring_size;
  451. unsigned long work_tx;
  452. unsigned long work_rx;
  453. unsigned long work_ts;
  454. unsigned long work_mdio;
  455. unsigned short bufdesc_size;
  456. struct platform_device *pdev;
  457. int dev_id;
  458. /* Phylib and MDIO interface */
  459. struct mii_bus *mii_bus;
  460. struct phy_device *phy_dev;
  461. int mii_timeout;
  462. uint phy_speed;
  463. phy_interface_t phy_interface;
  464. struct device_node *phy_node;
  465. int link;
  466. int full_duplex;
  467. int speed;
  468. struct completion mdio_done;
  469. int irq[FEC_IRQ_NUM];
  470. bool bufdesc_ex;
  471. int pause_flag;
  472. int wol_flag;
  473. u32 quirks;
  474. struct napi_struct napi;
  475. int csum_flags;
  476. struct work_struct tx_timeout_work;
  477. struct ptp_clock *ptp_clock;
  478. struct ptp_clock_info ptp_caps;
  479. unsigned long last_overflow_check;
  480. spinlock_t tmreg_lock;
  481. struct cyclecounter cc;
  482. struct timecounter tc;
  483. int rx_hwtstamp_filter;
  484. u32 base_incval;
  485. u32 cycle_speed;
  486. int hwts_rx_en;
  487. int hwts_tx_en;
  488. struct delayed_work time_keep;
  489. struct regulator *reg_phy;
  490. unsigned int tx_align;
  491. unsigned int rx_align;
  492. /* hw interrupt coalesce */
  493. unsigned int rx_pkts_itr;
  494. unsigned int rx_time_itr;
  495. unsigned int tx_pkts_itr;
  496. unsigned int tx_time_itr;
  497. unsigned int itr_clk_rate;
  498. u32 rx_copybreak;
  499. /* ptp clock period in ns*/
  500. unsigned int ptp_inc;
  501. /* pps */
  502. int pps_channel;
  503. unsigned int reload_period;
  504. int pps_enable;
  505. unsigned int next_counter;
  506. };
  507. void fec_ptp_init(struct platform_device *pdev);
  508. void fec_ptp_start_cyclecounter(struct net_device *ndev);
  509. int fec_ptp_set(struct net_device *ndev, struct ifreq *ifr);
  510. int fec_ptp_get(struct net_device *ndev, struct ifreq *ifr);
  511. uint fec_ptp_check_pps_event(struct fec_enet_private *fep);
  512. /****************************************************************************/
  513. #endif /* FEC_H */