xgene_enet_xgmac.h 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Keyur Chudgar <kchudgar@apm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __XGENE_ENET_XGMAC_H__
  21. #define __XGENE_ENET_XGMAC_H__
  22. #define X2_BLOCK_ETH_MAC_CSR_OFFSET 0x3000
  23. #define BLOCK_AXG_MAC_OFFSET 0x0800
  24. #define BLOCK_AXG_MAC_CSR_OFFSET 0x2000
  25. #define XGENET_CONFIG_REG_ADDR 0x20
  26. #define XGENET_SRST_ADDR 0x00
  27. #define XGENET_CLKEN_ADDR 0x08
  28. #define CSR_CLK BIT(0)
  29. #define XGENET_CLK BIT(1)
  30. #define PCS_CLK BIT(3)
  31. #define AN_REF_CLK BIT(4)
  32. #define AN_CLK BIT(5)
  33. #define AD_CLK BIT(6)
  34. #define CSR_RST BIT(0)
  35. #define XGENET_RST BIT(1)
  36. #define PCS_RST BIT(3)
  37. #define AN_REF_RST BIT(4)
  38. #define AN_RST BIT(5)
  39. #define AD_RST BIT(6)
  40. #define AXGMAC_CONFIG_0 0x0000
  41. #define AXGMAC_CONFIG_1 0x0004
  42. #define HSTMACRST BIT(31)
  43. #define HSTTCTLEN BIT(31)
  44. #define HSTTFEN BIT(30)
  45. #define HSTRCTLEN BIT(29)
  46. #define HSTRFEN BIT(28)
  47. #define HSTPPEN BIT(7)
  48. #define HSTDRPLT64 BIT(5)
  49. #define HSTLENCHK BIT(3)
  50. #define HSTMACADR_LSW_ADDR 0x0010
  51. #define HSTMACADR_MSW_ADDR 0x0014
  52. #define HSTMAXFRAME_LENGTH_ADDR 0x0020
  53. #define XG_MCX_RX_DV_GATE_REG_0_ADDR 0x0004
  54. #define XG_RSIF_CONFIG_REG_ADDR 0x00a0
  55. #define XCLE_BYPASS_REG0_ADDR 0x0160
  56. #define XCLE_BYPASS_REG1_ADDR 0x0164
  57. #define XG_CFG_BYPASS_ADDR 0x0204
  58. #define XG_LINK_STATUS_ADDR 0x0228
  59. #define XG_ENET_SPARE_CFG_REG_ADDR 0x040c
  60. #define XG_ENET_SPARE_CFG_REG_1_ADDR 0x0410
  61. #define XGENET_RX_DV_GATE_REG_0_ADDR 0x0804
  62. extern struct xgene_mac_ops xgene_xgmac_ops;
  63. extern struct xgene_port_ops xgene_xgport_ops;
  64. #endif /* __XGENE_ENET_XGMAC_H__ */