k10temp.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
  3. *
  4. * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This driver is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. * See the GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this driver; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/err.h>
  20. #include <linux/hwmon.h>
  21. #include <linux/hwmon-sysfs.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include <asm/processor.h>
  26. MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
  27. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  28. MODULE_LICENSE("GPL");
  29. static bool force;
  30. module_param(force, bool, 0444);
  31. MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
  32. /* Provide lock for writing to NB_SMU_IND_ADDR */
  33. static DEFINE_MUTEX(nb_smu_ind_mutex);
  34. /* CPUID function 0x80000001, ebx */
  35. #define CPUID_PKGTYPE_MASK 0xf0000000
  36. #define CPUID_PKGTYPE_F 0x00000000
  37. #define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
  38. /* DRAM controller (PCI function 2) */
  39. #define REG_DCT0_CONFIG_HIGH 0x094
  40. #define DDR3_MODE 0x00000100
  41. /* miscellaneous (PCI function 3) */
  42. #define REG_HARDWARE_THERMAL_CONTROL 0x64
  43. #define HTC_ENABLE 0x00000001
  44. #define REG_REPORTED_TEMPERATURE 0xa4
  45. #define REG_NORTHBRIDGE_CAPABILITIES 0xe8
  46. #define NB_CAP_HTC 0x00000400
  47. /*
  48. * For F15h M60h, functionality of REG_REPORTED_TEMPERATURE
  49. * has been moved to D0F0xBC_xD820_0CA4 [Reported Temperature
  50. * Control]
  51. */
  52. #define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
  53. #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F3 0x1573
  54. static void amd_nb_smu_index_read(struct pci_dev *pdev, unsigned int devfn,
  55. int offset, u32 *val)
  56. {
  57. mutex_lock(&nb_smu_ind_mutex);
  58. pci_bus_write_config_dword(pdev->bus, devfn,
  59. 0xb8, offset);
  60. pci_bus_read_config_dword(pdev->bus, devfn,
  61. 0xbc, val);
  62. mutex_unlock(&nb_smu_ind_mutex);
  63. }
  64. static ssize_t show_temp(struct device *dev,
  65. struct device_attribute *attr, char *buf)
  66. {
  67. u32 regval;
  68. struct pci_dev *pdev = dev_get_drvdata(dev);
  69. if (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model == 0x60) {
  70. amd_nb_smu_index_read(pdev, PCI_DEVFN(0, 0),
  71. F15H_M60H_REPORTED_TEMP_CTRL_OFFSET,
  72. &regval);
  73. } else {
  74. pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, &regval);
  75. }
  76. return sprintf(buf, "%u\n", (regval >> 21) * 125);
  77. }
  78. static ssize_t show_temp_max(struct device *dev,
  79. struct device_attribute *attr, char *buf)
  80. {
  81. return sprintf(buf, "%d\n", 70 * 1000);
  82. }
  83. static ssize_t show_temp_crit(struct device *dev,
  84. struct device_attribute *devattr, char *buf)
  85. {
  86. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  87. int show_hyst = attr->index;
  88. u32 regval;
  89. int value;
  90. pci_read_config_dword(dev_get_drvdata(dev),
  91. REG_HARDWARE_THERMAL_CONTROL, &regval);
  92. value = ((regval >> 16) & 0x7f) * 500 + 52000;
  93. if (show_hyst)
  94. value -= ((regval >> 24) & 0xf) * 500;
  95. return sprintf(buf, "%d\n", value);
  96. }
  97. static DEVICE_ATTR(temp1_input, S_IRUGO, show_temp, NULL);
  98. static DEVICE_ATTR(temp1_max, S_IRUGO, show_temp_max, NULL);
  99. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, show_temp_crit, NULL, 0);
  100. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, show_temp_crit, NULL, 1);
  101. static umode_t k10temp_is_visible(struct kobject *kobj,
  102. struct attribute *attr, int index)
  103. {
  104. struct device *dev = container_of(kobj, struct device, kobj);
  105. struct pci_dev *pdev = dev_get_drvdata(dev);
  106. if (index >= 2) {
  107. u32 reg_caps, reg_htc;
  108. pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
  109. &reg_caps);
  110. pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL,
  111. &reg_htc);
  112. if (!(reg_caps & NB_CAP_HTC) || !(reg_htc & HTC_ENABLE))
  113. return 0;
  114. }
  115. return attr->mode;
  116. }
  117. static struct attribute *k10temp_attrs[] = {
  118. &dev_attr_temp1_input.attr,
  119. &dev_attr_temp1_max.attr,
  120. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  121. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  122. NULL
  123. };
  124. static const struct attribute_group k10temp_group = {
  125. .attrs = k10temp_attrs,
  126. .is_visible = k10temp_is_visible,
  127. };
  128. __ATTRIBUTE_GROUPS(k10temp);
  129. static bool has_erratum_319(struct pci_dev *pdev)
  130. {
  131. u32 pkg_type, reg_dram_cfg;
  132. if (boot_cpu_data.x86 != 0x10)
  133. return false;
  134. /*
  135. * Erratum 319: The thermal sensor of Socket F/AM2+ processors
  136. * may be unreliable.
  137. */
  138. pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
  139. if (pkg_type == CPUID_PKGTYPE_F)
  140. return true;
  141. if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
  142. return false;
  143. /* DDR3 memory implies socket AM3, which is good */
  144. pci_bus_read_config_dword(pdev->bus,
  145. PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
  146. REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
  147. if (reg_dram_cfg & DDR3_MODE)
  148. return false;
  149. /*
  150. * Unfortunately it is possible to run a socket AM3 CPU with DDR2
  151. * memory. We blacklist all the cores which do exist in socket AM2+
  152. * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
  153. * and AM3 formats, but that's the best we can do.
  154. */
  155. return boot_cpu_data.x86_model < 4 ||
  156. (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_mask <= 2);
  157. }
  158. static int k10temp_probe(struct pci_dev *pdev,
  159. const struct pci_device_id *id)
  160. {
  161. int unreliable = has_erratum_319(pdev);
  162. struct device *dev = &pdev->dev;
  163. struct device *hwmon_dev;
  164. if (unreliable) {
  165. if (!force) {
  166. dev_err(dev,
  167. "unreliable CPU thermal sensor; monitoring disabled\n");
  168. return -ENODEV;
  169. }
  170. dev_warn(dev,
  171. "unreliable CPU thermal sensor; check erratum 319\n");
  172. }
  173. hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", pdev,
  174. k10temp_groups);
  175. return PTR_ERR_OR_ZERO(hwmon_dev);
  176. }
  177. static const struct pci_device_id k10temp_id_table[] = {
  178. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
  179. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
  180. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
  181. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
  182. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
  183. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
  184. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
  185. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
  186. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
  187. {}
  188. };
  189. MODULE_DEVICE_TABLE(pci, k10temp_id_table);
  190. static struct pci_driver k10temp_driver = {
  191. .name = "k10temp",
  192. .id_table = k10temp_id_table,
  193. .probe = k10temp_probe,
  194. };
  195. module_pci_driver(k10temp_driver);