clk-efm32gg.c 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * Copyright (C) 2013 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it under
  6. * the terms of the GNU General Public License version 2 as published by the
  7. * Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/io.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <dt-bindings/clock/efm32-cmu.h>
  15. #define CMU_HFPERCLKEN0 0x44
  16. static struct clk *clk[37];
  17. static struct clk_onecell_data clk_data = {
  18. .clks = clk,
  19. .clk_num = ARRAY_SIZE(clk),
  20. };
  21. static void __init efm32gg_cmu_init(struct device_node *np)
  22. {
  23. int i;
  24. void __iomem *base;
  25. for (i = 0; i < ARRAY_SIZE(clk); ++i)
  26. clk[i] = ERR_PTR(-ENOENT);
  27. base = of_iomap(np, 0);
  28. if (!base) {
  29. pr_warn("Failed to map address range for efm32gg,cmu node\n");
  30. return;
  31. }
  32. clk[clk_HFXO] = clk_register_fixed_rate(NULL, "HFXO", NULL,
  33. CLK_IS_ROOT, 48000000);
  34. clk[clk_HFPERCLKUSART0] = clk_register_gate(NULL, "HFPERCLK.USART0",
  35. "HFXO", 0, base + CMU_HFPERCLKEN0, 0, 0, NULL);
  36. clk[clk_HFPERCLKUSART1] = clk_register_gate(NULL, "HFPERCLK.USART1",
  37. "HFXO", 0, base + CMU_HFPERCLKEN0, 1, 0, NULL);
  38. clk[clk_HFPERCLKUSART2] = clk_register_gate(NULL, "HFPERCLK.USART2",
  39. "HFXO", 0, base + CMU_HFPERCLKEN0, 2, 0, NULL);
  40. clk[clk_HFPERCLKUART0] = clk_register_gate(NULL, "HFPERCLK.UART0",
  41. "HFXO", 0, base + CMU_HFPERCLKEN0, 3, 0, NULL);
  42. clk[clk_HFPERCLKUART1] = clk_register_gate(NULL, "HFPERCLK.UART1",
  43. "HFXO", 0, base + CMU_HFPERCLKEN0, 4, 0, NULL);
  44. clk[clk_HFPERCLKTIMER0] = clk_register_gate(NULL, "HFPERCLK.TIMER0",
  45. "HFXO", 0, base + CMU_HFPERCLKEN0, 5, 0, NULL);
  46. clk[clk_HFPERCLKTIMER1] = clk_register_gate(NULL, "HFPERCLK.TIMER1",
  47. "HFXO", 0, base + CMU_HFPERCLKEN0, 6, 0, NULL);
  48. clk[clk_HFPERCLKTIMER2] = clk_register_gate(NULL, "HFPERCLK.TIMER2",
  49. "HFXO", 0, base + CMU_HFPERCLKEN0, 7, 0, NULL);
  50. clk[clk_HFPERCLKTIMER3] = clk_register_gate(NULL, "HFPERCLK.TIMER3",
  51. "HFXO", 0, base + CMU_HFPERCLKEN0, 8, 0, NULL);
  52. clk[clk_HFPERCLKACMP0] = clk_register_gate(NULL, "HFPERCLK.ACMP0",
  53. "HFXO", 0, base + CMU_HFPERCLKEN0, 9, 0, NULL);
  54. clk[clk_HFPERCLKACMP1] = clk_register_gate(NULL, "HFPERCLK.ACMP1",
  55. "HFXO", 0, base + CMU_HFPERCLKEN0, 10, 0, NULL);
  56. clk[clk_HFPERCLKI2C0] = clk_register_gate(NULL, "HFPERCLK.I2C0",
  57. "HFXO", 0, base + CMU_HFPERCLKEN0, 11, 0, NULL);
  58. clk[clk_HFPERCLKI2C1] = clk_register_gate(NULL, "HFPERCLK.I2C1",
  59. "HFXO", 0, base + CMU_HFPERCLKEN0, 12, 0, NULL);
  60. clk[clk_HFPERCLKGPIO] = clk_register_gate(NULL, "HFPERCLK.GPIO",
  61. "HFXO", 0, base + CMU_HFPERCLKEN0, 13, 0, NULL);
  62. clk[clk_HFPERCLKVCMP] = clk_register_gate(NULL, "HFPERCLK.VCMP",
  63. "HFXO", 0, base + CMU_HFPERCLKEN0, 14, 0, NULL);
  64. clk[clk_HFPERCLKPRS] = clk_register_gate(NULL, "HFPERCLK.PRS",
  65. "HFXO", 0, base + CMU_HFPERCLKEN0, 15, 0, NULL);
  66. clk[clk_HFPERCLKADC0] = clk_register_gate(NULL, "HFPERCLK.ADC0",
  67. "HFXO", 0, base + CMU_HFPERCLKEN0, 16, 0, NULL);
  68. clk[clk_HFPERCLKDAC0] = clk_register_gate(NULL, "HFPERCLK.DAC0",
  69. "HFXO", 0, base + CMU_HFPERCLKEN0, 17, 0, NULL);
  70. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  71. }
  72. CLK_OF_DECLARE(efm32ggcmu, "efm32gg,cmu", efm32gg_cmu_init);