libahci.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545
  1. /*
  2. * libahci.c - Common AHCI SATA low-level routines
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/gfp.h>
  36. #include <linux/module.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/device.h>
  42. #include <scsi/scsi_host.h>
  43. #include <scsi/scsi_cmnd.h>
  44. #include <linux/libata.h>
  45. #include "ahci.h"
  46. #include "libata.h"
  47. static int ahci_skip_host_reset;
  48. int ahci_ignore_sss;
  49. EXPORT_SYMBOL_GPL(ahci_ignore_sss);
  50. module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
  51. MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
  52. module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
  53. MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
  54. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  55. unsigned hints);
  56. static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
  57. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  58. size_t size);
  59. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  60. ssize_t size);
  61. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  62. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  63. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  64. static int ahci_port_start(struct ata_port *ap);
  65. static void ahci_port_stop(struct ata_port *ap);
  66. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  67. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
  68. static void ahci_freeze(struct ata_port *ap);
  69. static void ahci_thaw(struct ata_port *ap);
  70. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
  71. static void ahci_enable_fbs(struct ata_port *ap);
  72. static void ahci_disable_fbs(struct ata_port *ap);
  73. static void ahci_pmp_attach(struct ata_port *ap);
  74. static void ahci_pmp_detach(struct ata_port *ap);
  75. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  76. unsigned long deadline);
  77. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  78. unsigned long deadline);
  79. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  80. unsigned long deadline);
  81. static void ahci_postreset(struct ata_link *link, unsigned int *class);
  82. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  83. static void ahci_dev_config(struct ata_device *dev);
  84. #ifdef CONFIG_PM
  85. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  86. #endif
  87. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
  88. static ssize_t ahci_activity_store(struct ata_device *dev,
  89. enum sw_activity val);
  90. static void ahci_init_sw_activity(struct ata_link *link);
  91. static ssize_t ahci_show_host_caps(struct device *dev,
  92. struct device_attribute *attr, char *buf);
  93. static ssize_t ahci_show_host_cap2(struct device *dev,
  94. struct device_attribute *attr, char *buf);
  95. static ssize_t ahci_show_host_version(struct device *dev,
  96. struct device_attribute *attr, char *buf);
  97. static ssize_t ahci_show_port_cmd(struct device *dev,
  98. struct device_attribute *attr, char *buf);
  99. static ssize_t ahci_read_em_buffer(struct device *dev,
  100. struct device_attribute *attr, char *buf);
  101. static ssize_t ahci_store_em_buffer(struct device *dev,
  102. struct device_attribute *attr,
  103. const char *buf, size_t size);
  104. static ssize_t ahci_show_em_supported(struct device *dev,
  105. struct device_attribute *attr, char *buf);
  106. static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
  107. static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
  108. static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
  109. static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
  110. static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
  111. ahci_read_em_buffer, ahci_store_em_buffer);
  112. static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
  113. struct device_attribute *ahci_shost_attrs[] = {
  114. &dev_attr_link_power_management_policy,
  115. &dev_attr_em_message_type,
  116. &dev_attr_em_message,
  117. &dev_attr_ahci_host_caps,
  118. &dev_attr_ahci_host_cap2,
  119. &dev_attr_ahci_host_version,
  120. &dev_attr_ahci_port_cmd,
  121. &dev_attr_em_buffer,
  122. &dev_attr_em_message_supported,
  123. NULL
  124. };
  125. EXPORT_SYMBOL_GPL(ahci_shost_attrs);
  126. struct device_attribute *ahci_sdev_attrs[] = {
  127. &dev_attr_sw_activity,
  128. &dev_attr_unload_heads,
  129. NULL
  130. };
  131. EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
  132. struct ata_port_operations ahci_ops = {
  133. .inherits = &sata_pmp_port_ops,
  134. .qc_defer = ahci_pmp_qc_defer,
  135. .qc_prep = ahci_qc_prep,
  136. .qc_issue = ahci_qc_issue,
  137. .qc_fill_rtf = ahci_qc_fill_rtf,
  138. .freeze = ahci_freeze,
  139. .thaw = ahci_thaw,
  140. .softreset = ahci_softreset,
  141. .hardreset = ahci_hardreset,
  142. .postreset = ahci_postreset,
  143. .pmp_softreset = ahci_softreset,
  144. .error_handler = ahci_error_handler,
  145. .post_internal_cmd = ahci_post_internal_cmd,
  146. .dev_config = ahci_dev_config,
  147. .scr_read = ahci_scr_read,
  148. .scr_write = ahci_scr_write,
  149. .pmp_attach = ahci_pmp_attach,
  150. .pmp_detach = ahci_pmp_detach,
  151. .set_lpm = ahci_set_lpm,
  152. .em_show = ahci_led_show,
  153. .em_store = ahci_led_store,
  154. .sw_activity_show = ahci_activity_show,
  155. .sw_activity_store = ahci_activity_store,
  156. .transmit_led_message = ahci_transmit_led_message,
  157. #ifdef CONFIG_PM
  158. .port_suspend = ahci_port_suspend,
  159. .port_resume = ahci_port_resume,
  160. #endif
  161. .port_start = ahci_port_start,
  162. .port_stop = ahci_port_stop,
  163. };
  164. EXPORT_SYMBOL_GPL(ahci_ops);
  165. struct ata_port_operations ahci_pmp_retry_srst_ops = {
  166. .inherits = &ahci_ops,
  167. .softreset = ahci_pmp_retry_softreset,
  168. };
  169. EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
  170. static bool ahci_em_messages __read_mostly = true;
  171. EXPORT_SYMBOL_GPL(ahci_em_messages);
  172. module_param(ahci_em_messages, bool, 0444);
  173. /* add other LED protocol types when they become supported */
  174. MODULE_PARM_DESC(ahci_em_messages,
  175. "AHCI Enclosure Management Message control (0 = off, 1 = on)");
  176. /* device sleep idle timeout in ms */
  177. static int devslp_idle_timeout __read_mostly = 1000;
  178. module_param(devslp_idle_timeout, int, 0644);
  179. MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
  180. static void ahci_enable_ahci(void __iomem *mmio)
  181. {
  182. int i;
  183. u32 tmp;
  184. /* turn on AHCI_EN */
  185. tmp = readl(mmio + HOST_CTL);
  186. if (tmp & HOST_AHCI_EN)
  187. return;
  188. /* Some controllers need AHCI_EN to be written multiple times.
  189. * Try a few times before giving up.
  190. */
  191. for (i = 0; i < 5; i++) {
  192. tmp |= HOST_AHCI_EN;
  193. writel(tmp, mmio + HOST_CTL);
  194. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  195. if (tmp & HOST_AHCI_EN)
  196. return;
  197. msleep(10);
  198. }
  199. WARN_ON(1);
  200. }
  201. static ssize_t ahci_show_host_caps(struct device *dev,
  202. struct device_attribute *attr, char *buf)
  203. {
  204. struct Scsi_Host *shost = class_to_shost(dev);
  205. struct ata_port *ap = ata_shost_to_port(shost);
  206. struct ahci_host_priv *hpriv = ap->host->private_data;
  207. return sprintf(buf, "%x\n", hpriv->cap);
  208. }
  209. static ssize_t ahci_show_host_cap2(struct device *dev,
  210. struct device_attribute *attr, char *buf)
  211. {
  212. struct Scsi_Host *shost = class_to_shost(dev);
  213. struct ata_port *ap = ata_shost_to_port(shost);
  214. struct ahci_host_priv *hpriv = ap->host->private_data;
  215. return sprintf(buf, "%x\n", hpriv->cap2);
  216. }
  217. static ssize_t ahci_show_host_version(struct device *dev,
  218. struct device_attribute *attr, char *buf)
  219. {
  220. struct Scsi_Host *shost = class_to_shost(dev);
  221. struct ata_port *ap = ata_shost_to_port(shost);
  222. struct ahci_host_priv *hpriv = ap->host->private_data;
  223. void __iomem *mmio = hpriv->mmio;
  224. return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
  225. }
  226. static ssize_t ahci_show_port_cmd(struct device *dev,
  227. struct device_attribute *attr, char *buf)
  228. {
  229. struct Scsi_Host *shost = class_to_shost(dev);
  230. struct ata_port *ap = ata_shost_to_port(shost);
  231. void __iomem *port_mmio = ahci_port_base(ap);
  232. return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
  233. }
  234. static ssize_t ahci_read_em_buffer(struct device *dev,
  235. struct device_attribute *attr, char *buf)
  236. {
  237. struct Scsi_Host *shost = class_to_shost(dev);
  238. struct ata_port *ap = ata_shost_to_port(shost);
  239. struct ahci_host_priv *hpriv = ap->host->private_data;
  240. void __iomem *mmio = hpriv->mmio;
  241. void __iomem *em_mmio = mmio + hpriv->em_loc;
  242. u32 em_ctl, msg;
  243. unsigned long flags;
  244. size_t count;
  245. int i;
  246. spin_lock_irqsave(ap->lock, flags);
  247. em_ctl = readl(mmio + HOST_EM_CTL);
  248. if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
  249. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
  250. spin_unlock_irqrestore(ap->lock, flags);
  251. return -EINVAL;
  252. }
  253. if (!(em_ctl & EM_CTL_MR)) {
  254. spin_unlock_irqrestore(ap->lock, flags);
  255. return -EAGAIN;
  256. }
  257. if (!(em_ctl & EM_CTL_SMB))
  258. em_mmio += hpriv->em_buf_sz;
  259. count = hpriv->em_buf_sz;
  260. /* the count should not be larger than PAGE_SIZE */
  261. if (count > PAGE_SIZE) {
  262. if (printk_ratelimit())
  263. ata_port_warn(ap,
  264. "EM read buffer size too large: "
  265. "buffer size %u, page size %lu\n",
  266. hpriv->em_buf_sz, PAGE_SIZE);
  267. count = PAGE_SIZE;
  268. }
  269. for (i = 0; i < count; i += 4) {
  270. msg = readl(em_mmio + i);
  271. buf[i] = msg & 0xff;
  272. buf[i + 1] = (msg >> 8) & 0xff;
  273. buf[i + 2] = (msg >> 16) & 0xff;
  274. buf[i + 3] = (msg >> 24) & 0xff;
  275. }
  276. spin_unlock_irqrestore(ap->lock, flags);
  277. return i;
  278. }
  279. static ssize_t ahci_store_em_buffer(struct device *dev,
  280. struct device_attribute *attr,
  281. const char *buf, size_t size)
  282. {
  283. struct Scsi_Host *shost = class_to_shost(dev);
  284. struct ata_port *ap = ata_shost_to_port(shost);
  285. struct ahci_host_priv *hpriv = ap->host->private_data;
  286. void __iomem *mmio = hpriv->mmio;
  287. void __iomem *em_mmio = mmio + hpriv->em_loc;
  288. const unsigned char *msg_buf = buf;
  289. u32 em_ctl, msg;
  290. unsigned long flags;
  291. int i;
  292. /* check size validity */
  293. if (!(ap->flags & ATA_FLAG_EM) ||
  294. !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
  295. size % 4 || size > hpriv->em_buf_sz)
  296. return -EINVAL;
  297. spin_lock_irqsave(ap->lock, flags);
  298. em_ctl = readl(mmio + HOST_EM_CTL);
  299. if (em_ctl & EM_CTL_TM) {
  300. spin_unlock_irqrestore(ap->lock, flags);
  301. return -EBUSY;
  302. }
  303. for (i = 0; i < size; i += 4) {
  304. msg = msg_buf[i] | msg_buf[i + 1] << 8 |
  305. msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
  306. writel(msg, em_mmio + i);
  307. }
  308. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  309. spin_unlock_irqrestore(ap->lock, flags);
  310. return size;
  311. }
  312. static ssize_t ahci_show_em_supported(struct device *dev,
  313. struct device_attribute *attr, char *buf)
  314. {
  315. struct Scsi_Host *shost = class_to_shost(dev);
  316. struct ata_port *ap = ata_shost_to_port(shost);
  317. struct ahci_host_priv *hpriv = ap->host->private_data;
  318. void __iomem *mmio = hpriv->mmio;
  319. u32 em_ctl;
  320. em_ctl = readl(mmio + HOST_EM_CTL);
  321. return sprintf(buf, "%s%s%s%s\n",
  322. em_ctl & EM_CTL_LED ? "led " : "",
  323. em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
  324. em_ctl & EM_CTL_SES ? "ses-2 " : "",
  325. em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
  326. }
  327. /**
  328. * ahci_save_initial_config - Save and fixup initial config values
  329. * @dev: target AHCI device
  330. * @hpriv: host private area to store config values
  331. *
  332. * Some registers containing configuration info might be setup by
  333. * BIOS and might be cleared on reset. This function saves the
  334. * initial values of those registers into @hpriv such that they
  335. * can be restored after controller reset.
  336. *
  337. * If inconsistent, config values are fixed up by this function.
  338. *
  339. * If it is not set already this function sets hpriv->start_engine to
  340. * ahci_start_engine.
  341. *
  342. * LOCKING:
  343. * None.
  344. */
  345. void ahci_save_initial_config(struct device *dev, struct ahci_host_priv *hpriv)
  346. {
  347. void __iomem *mmio = hpriv->mmio;
  348. u32 cap, cap2, vers, port_map;
  349. int i;
  350. /* make sure AHCI mode is enabled before accessing CAP */
  351. ahci_enable_ahci(mmio);
  352. /* Values prefixed with saved_ are written back to host after
  353. * reset. Values without are used for driver operation.
  354. */
  355. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  356. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  357. /* CAP2 register is only defined for AHCI 1.2 and later */
  358. vers = readl(mmio + HOST_VERSION);
  359. if ((vers >> 16) > 1 ||
  360. ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
  361. hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
  362. else
  363. hpriv->saved_cap2 = cap2 = 0;
  364. /* some chips have errata preventing 64bit use */
  365. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  366. dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
  367. cap &= ~HOST_CAP_64;
  368. }
  369. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  370. dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
  371. cap &= ~HOST_CAP_NCQ;
  372. }
  373. if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
  374. dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
  375. cap |= HOST_CAP_NCQ;
  376. }
  377. if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  378. dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
  379. cap &= ~HOST_CAP_PMP;
  380. }
  381. if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
  382. dev_info(dev,
  383. "controller can't do SNTF, turning off CAP_SNTF\n");
  384. cap &= ~HOST_CAP_SNTF;
  385. }
  386. if ((cap2 & HOST_CAP2_SDS) && (hpriv->flags & AHCI_HFLAG_NO_DEVSLP)) {
  387. dev_info(dev,
  388. "controller can't do DEVSLP, turning off\n");
  389. cap2 &= ~HOST_CAP2_SDS;
  390. cap2 &= ~HOST_CAP2_SADM;
  391. }
  392. if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
  393. dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
  394. cap |= HOST_CAP_FBS;
  395. }
  396. if ((cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_NO_FBS)) {
  397. dev_info(dev, "controller can't do FBS, turning off CAP_FBS\n");
  398. cap &= ~HOST_CAP_FBS;
  399. }
  400. if (hpriv->force_port_map && port_map != hpriv->force_port_map) {
  401. dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
  402. port_map, hpriv->force_port_map);
  403. port_map = hpriv->force_port_map;
  404. }
  405. if (hpriv->mask_port_map) {
  406. dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
  407. port_map,
  408. port_map & hpriv->mask_port_map);
  409. port_map &= hpriv->mask_port_map;
  410. }
  411. /* cross check port_map and cap.n_ports */
  412. if (port_map) {
  413. int map_ports = 0;
  414. for (i = 0; i < AHCI_MAX_PORTS; i++)
  415. if (port_map & (1 << i))
  416. map_ports++;
  417. /* If PI has more ports than n_ports, whine, clear
  418. * port_map and let it be generated from n_ports.
  419. */
  420. if (map_ports > ahci_nr_ports(cap)) {
  421. dev_warn(dev,
  422. "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
  423. port_map, ahci_nr_ports(cap));
  424. port_map = 0;
  425. }
  426. }
  427. /* fabricate port_map from cap.nr_ports */
  428. if (!port_map) {
  429. port_map = (1 << ahci_nr_ports(cap)) - 1;
  430. dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
  431. /* write the fixed up value to the PI register */
  432. hpriv->saved_port_map = port_map;
  433. }
  434. /* record values to use during operation */
  435. hpriv->cap = cap;
  436. hpriv->cap2 = cap2;
  437. hpriv->port_map = port_map;
  438. if (!hpriv->start_engine)
  439. hpriv->start_engine = ahci_start_engine;
  440. }
  441. EXPORT_SYMBOL_GPL(ahci_save_initial_config);
  442. /**
  443. * ahci_restore_initial_config - Restore initial config
  444. * @host: target ATA host
  445. *
  446. * Restore initial config stored by ahci_save_initial_config().
  447. *
  448. * LOCKING:
  449. * None.
  450. */
  451. static void ahci_restore_initial_config(struct ata_host *host)
  452. {
  453. struct ahci_host_priv *hpriv = host->private_data;
  454. void __iomem *mmio = hpriv->mmio;
  455. writel(hpriv->saved_cap, mmio + HOST_CAP);
  456. if (hpriv->saved_cap2)
  457. writel(hpriv->saved_cap2, mmio + HOST_CAP2);
  458. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  459. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  460. }
  461. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  462. {
  463. static const int offset[] = {
  464. [SCR_STATUS] = PORT_SCR_STAT,
  465. [SCR_CONTROL] = PORT_SCR_CTL,
  466. [SCR_ERROR] = PORT_SCR_ERR,
  467. [SCR_ACTIVE] = PORT_SCR_ACT,
  468. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  469. };
  470. struct ahci_host_priv *hpriv = ap->host->private_data;
  471. if (sc_reg < ARRAY_SIZE(offset) &&
  472. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  473. return offset[sc_reg];
  474. return 0;
  475. }
  476. static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  477. {
  478. void __iomem *port_mmio = ahci_port_base(link->ap);
  479. int offset = ahci_scr_offset(link->ap, sc_reg);
  480. if (offset) {
  481. *val = readl(port_mmio + offset);
  482. return 0;
  483. }
  484. return -EINVAL;
  485. }
  486. static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  487. {
  488. void __iomem *port_mmio = ahci_port_base(link->ap);
  489. int offset = ahci_scr_offset(link->ap, sc_reg);
  490. if (offset) {
  491. writel(val, port_mmio + offset);
  492. return 0;
  493. }
  494. return -EINVAL;
  495. }
  496. void ahci_start_engine(struct ata_port *ap)
  497. {
  498. void __iomem *port_mmio = ahci_port_base(ap);
  499. u32 tmp;
  500. /* start DMA */
  501. tmp = readl(port_mmio + PORT_CMD);
  502. tmp |= PORT_CMD_START;
  503. writel(tmp, port_mmio + PORT_CMD);
  504. readl(port_mmio + PORT_CMD); /* flush */
  505. }
  506. EXPORT_SYMBOL_GPL(ahci_start_engine);
  507. int ahci_stop_engine(struct ata_port *ap)
  508. {
  509. void __iomem *port_mmio = ahci_port_base(ap);
  510. u32 tmp;
  511. tmp = readl(port_mmio + PORT_CMD);
  512. /* check if the HBA is idle */
  513. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  514. return 0;
  515. /* setting HBA to idle */
  516. tmp &= ~PORT_CMD_START;
  517. writel(tmp, port_mmio + PORT_CMD);
  518. /* wait for engine to stop. This could be as long as 500 msec */
  519. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  520. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  521. if (tmp & PORT_CMD_LIST_ON)
  522. return -EIO;
  523. return 0;
  524. }
  525. EXPORT_SYMBOL_GPL(ahci_stop_engine);
  526. void ahci_start_fis_rx(struct ata_port *ap)
  527. {
  528. void __iomem *port_mmio = ahci_port_base(ap);
  529. struct ahci_host_priv *hpriv = ap->host->private_data;
  530. struct ahci_port_priv *pp = ap->private_data;
  531. u32 tmp;
  532. /* set FIS registers */
  533. if (hpriv->cap & HOST_CAP_64)
  534. writel((pp->cmd_slot_dma >> 16) >> 16,
  535. port_mmio + PORT_LST_ADDR_HI);
  536. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  537. if (hpriv->cap & HOST_CAP_64)
  538. writel((pp->rx_fis_dma >> 16) >> 16,
  539. port_mmio + PORT_FIS_ADDR_HI);
  540. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  541. /* enable FIS reception */
  542. tmp = readl(port_mmio + PORT_CMD);
  543. tmp |= PORT_CMD_FIS_RX;
  544. writel(tmp, port_mmio + PORT_CMD);
  545. /* flush */
  546. readl(port_mmio + PORT_CMD);
  547. }
  548. EXPORT_SYMBOL_GPL(ahci_start_fis_rx);
  549. static int ahci_stop_fis_rx(struct ata_port *ap)
  550. {
  551. void __iomem *port_mmio = ahci_port_base(ap);
  552. u32 tmp;
  553. /* disable FIS reception */
  554. tmp = readl(port_mmio + PORT_CMD);
  555. tmp &= ~PORT_CMD_FIS_RX;
  556. writel(tmp, port_mmio + PORT_CMD);
  557. /* wait for completion, spec says 500ms, give it 1000 */
  558. tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  559. PORT_CMD_FIS_ON, 10, 1000);
  560. if (tmp & PORT_CMD_FIS_ON)
  561. return -EBUSY;
  562. return 0;
  563. }
  564. static void ahci_power_up(struct ata_port *ap)
  565. {
  566. struct ahci_host_priv *hpriv = ap->host->private_data;
  567. void __iomem *port_mmio = ahci_port_base(ap);
  568. u32 cmd;
  569. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  570. /* spin up device */
  571. if (hpriv->cap & HOST_CAP_SSS) {
  572. cmd |= PORT_CMD_SPIN_UP;
  573. writel(cmd, port_mmio + PORT_CMD);
  574. }
  575. /* wake up link */
  576. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  577. }
  578. static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  579. unsigned int hints)
  580. {
  581. struct ata_port *ap = link->ap;
  582. struct ahci_host_priv *hpriv = ap->host->private_data;
  583. struct ahci_port_priv *pp = ap->private_data;
  584. void __iomem *port_mmio = ahci_port_base(ap);
  585. if (policy != ATA_LPM_MAX_POWER) {
  586. /*
  587. * Disable interrupts on Phy Ready. This keeps us from
  588. * getting woken up due to spurious phy ready
  589. * interrupts.
  590. */
  591. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  592. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  593. sata_link_scr_lpm(link, policy, false);
  594. }
  595. if (hpriv->cap & HOST_CAP_ALPM) {
  596. u32 cmd = readl(port_mmio + PORT_CMD);
  597. if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
  598. cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
  599. cmd |= PORT_CMD_ICC_ACTIVE;
  600. writel(cmd, port_mmio + PORT_CMD);
  601. readl(port_mmio + PORT_CMD);
  602. /* wait 10ms to be sure we've come out of LPM state */
  603. ata_msleep(ap, 10);
  604. } else {
  605. cmd |= PORT_CMD_ALPE;
  606. if (policy == ATA_LPM_MIN_POWER)
  607. cmd |= PORT_CMD_ASP;
  608. /* write out new cmd value */
  609. writel(cmd, port_mmio + PORT_CMD);
  610. }
  611. }
  612. /* set aggressive device sleep */
  613. if ((hpriv->cap2 & HOST_CAP2_SDS) &&
  614. (hpriv->cap2 & HOST_CAP2_SADM) &&
  615. (link->device->flags & ATA_DFLAG_DEVSLP)) {
  616. if (policy == ATA_LPM_MIN_POWER)
  617. ahci_set_aggressive_devslp(ap, true);
  618. else
  619. ahci_set_aggressive_devslp(ap, false);
  620. }
  621. if (policy == ATA_LPM_MAX_POWER) {
  622. sata_link_scr_lpm(link, policy, false);
  623. /* turn PHYRDY IRQ back on */
  624. pp->intr_mask |= PORT_IRQ_PHYRDY;
  625. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  626. }
  627. return 0;
  628. }
  629. #ifdef CONFIG_PM
  630. static void ahci_power_down(struct ata_port *ap)
  631. {
  632. struct ahci_host_priv *hpriv = ap->host->private_data;
  633. void __iomem *port_mmio = ahci_port_base(ap);
  634. u32 cmd, scontrol;
  635. if (!(hpriv->cap & HOST_CAP_SSS))
  636. return;
  637. /* put device into listen mode, first set PxSCTL.DET to 0 */
  638. scontrol = readl(port_mmio + PORT_SCR_CTL);
  639. scontrol &= ~0xf;
  640. writel(scontrol, port_mmio + PORT_SCR_CTL);
  641. /* then set PxCMD.SUD to 0 */
  642. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  643. cmd &= ~PORT_CMD_SPIN_UP;
  644. writel(cmd, port_mmio + PORT_CMD);
  645. }
  646. #endif
  647. static void ahci_start_port(struct ata_port *ap)
  648. {
  649. struct ahci_host_priv *hpriv = ap->host->private_data;
  650. struct ahci_port_priv *pp = ap->private_data;
  651. struct ata_link *link;
  652. struct ahci_em_priv *emp;
  653. ssize_t rc;
  654. int i;
  655. /* enable FIS reception */
  656. ahci_start_fis_rx(ap);
  657. /* enable DMA */
  658. if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
  659. hpriv->start_engine(ap);
  660. /* turn on LEDs */
  661. if (ap->flags & ATA_FLAG_EM) {
  662. ata_for_each_link(link, ap, EDGE) {
  663. emp = &pp->em_priv[link->pmp];
  664. /* EM Transmit bit maybe busy during init */
  665. for (i = 0; i < EM_MAX_RETRY; i++) {
  666. rc = ap->ops->transmit_led_message(ap,
  667. emp->led_state,
  668. 4);
  669. /*
  670. * If busy, give a breather but do not
  671. * release EH ownership by using msleep()
  672. * instead of ata_msleep(). EM Transmit
  673. * bit is busy for the whole host and
  674. * releasing ownership will cause other
  675. * ports to fail the same way.
  676. */
  677. if (rc == -EBUSY)
  678. msleep(1);
  679. else
  680. break;
  681. }
  682. }
  683. }
  684. if (ap->flags & ATA_FLAG_SW_ACTIVITY)
  685. ata_for_each_link(link, ap, EDGE)
  686. ahci_init_sw_activity(link);
  687. }
  688. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  689. {
  690. int rc;
  691. /* disable DMA */
  692. rc = ahci_stop_engine(ap);
  693. if (rc) {
  694. *emsg = "failed to stop engine";
  695. return rc;
  696. }
  697. /* disable FIS reception */
  698. rc = ahci_stop_fis_rx(ap);
  699. if (rc) {
  700. *emsg = "failed stop FIS RX";
  701. return rc;
  702. }
  703. return 0;
  704. }
  705. int ahci_reset_controller(struct ata_host *host)
  706. {
  707. struct ahci_host_priv *hpriv = host->private_data;
  708. void __iomem *mmio = hpriv->mmio;
  709. u32 tmp;
  710. /* we must be in AHCI mode, before using anything
  711. * AHCI-specific, such as HOST_RESET.
  712. */
  713. ahci_enable_ahci(mmio);
  714. /* global controller reset */
  715. if (!ahci_skip_host_reset) {
  716. tmp = readl(mmio + HOST_CTL);
  717. if ((tmp & HOST_RESET) == 0) {
  718. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  719. readl(mmio + HOST_CTL); /* flush */
  720. }
  721. /*
  722. * to perform host reset, OS should set HOST_RESET
  723. * and poll until this bit is read to be "0".
  724. * reset must complete within 1 second, or
  725. * the hardware should be considered fried.
  726. */
  727. tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
  728. HOST_RESET, 10, 1000);
  729. if (tmp & HOST_RESET) {
  730. dev_err(host->dev, "controller reset failed (0x%x)\n",
  731. tmp);
  732. return -EIO;
  733. }
  734. /* turn on AHCI mode */
  735. ahci_enable_ahci(mmio);
  736. /* Some registers might be cleared on reset. Restore
  737. * initial values.
  738. */
  739. ahci_restore_initial_config(host);
  740. } else
  741. dev_info(host->dev, "skipping global host reset\n");
  742. return 0;
  743. }
  744. EXPORT_SYMBOL_GPL(ahci_reset_controller);
  745. static void ahci_sw_activity(struct ata_link *link)
  746. {
  747. struct ata_port *ap = link->ap;
  748. struct ahci_port_priv *pp = ap->private_data;
  749. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  750. if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
  751. return;
  752. emp->activity++;
  753. if (!timer_pending(&emp->timer))
  754. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
  755. }
  756. static void ahci_sw_activity_blink(unsigned long arg)
  757. {
  758. struct ata_link *link = (struct ata_link *)arg;
  759. struct ata_port *ap = link->ap;
  760. struct ahci_port_priv *pp = ap->private_data;
  761. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  762. unsigned long led_message = emp->led_state;
  763. u32 activity_led_state;
  764. unsigned long flags;
  765. led_message &= EM_MSG_LED_VALUE;
  766. led_message |= ap->port_no | (link->pmp << 8);
  767. /* check to see if we've had activity. If so,
  768. * toggle state of LED and reset timer. If not,
  769. * turn LED to desired idle state.
  770. */
  771. spin_lock_irqsave(ap->lock, flags);
  772. if (emp->saved_activity != emp->activity) {
  773. emp->saved_activity = emp->activity;
  774. /* get the current LED state */
  775. activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
  776. if (activity_led_state)
  777. activity_led_state = 0;
  778. else
  779. activity_led_state = 1;
  780. /* clear old state */
  781. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  782. /* toggle state */
  783. led_message |= (activity_led_state << 16);
  784. mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
  785. } else {
  786. /* switch to idle */
  787. led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
  788. if (emp->blink_policy == BLINK_OFF)
  789. led_message |= (1 << 16);
  790. }
  791. spin_unlock_irqrestore(ap->lock, flags);
  792. ap->ops->transmit_led_message(ap, led_message, 4);
  793. }
  794. static void ahci_init_sw_activity(struct ata_link *link)
  795. {
  796. struct ata_port *ap = link->ap;
  797. struct ahci_port_priv *pp = ap->private_data;
  798. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  799. /* init activity stats, setup timer */
  800. emp->saved_activity = emp->activity = 0;
  801. setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
  802. /* check our blink policy and set flag for link if it's enabled */
  803. if (emp->blink_policy)
  804. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  805. }
  806. int ahci_reset_em(struct ata_host *host)
  807. {
  808. struct ahci_host_priv *hpriv = host->private_data;
  809. void __iomem *mmio = hpriv->mmio;
  810. u32 em_ctl;
  811. em_ctl = readl(mmio + HOST_EM_CTL);
  812. if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
  813. return -EINVAL;
  814. writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
  815. return 0;
  816. }
  817. EXPORT_SYMBOL_GPL(ahci_reset_em);
  818. static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
  819. ssize_t size)
  820. {
  821. struct ahci_host_priv *hpriv = ap->host->private_data;
  822. struct ahci_port_priv *pp = ap->private_data;
  823. void __iomem *mmio = hpriv->mmio;
  824. u32 em_ctl;
  825. u32 message[] = {0, 0};
  826. unsigned long flags;
  827. int pmp;
  828. struct ahci_em_priv *emp;
  829. /* get the slot number from the message */
  830. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  831. if (pmp < EM_MAX_SLOTS)
  832. emp = &pp->em_priv[pmp];
  833. else
  834. return -EINVAL;
  835. spin_lock_irqsave(ap->lock, flags);
  836. /*
  837. * if we are still busy transmitting a previous message,
  838. * do not allow
  839. */
  840. em_ctl = readl(mmio + HOST_EM_CTL);
  841. if (em_ctl & EM_CTL_TM) {
  842. spin_unlock_irqrestore(ap->lock, flags);
  843. return -EBUSY;
  844. }
  845. if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
  846. /*
  847. * create message header - this is all zero except for
  848. * the message size, which is 4 bytes.
  849. */
  850. message[0] |= (4 << 8);
  851. /* ignore 0:4 of byte zero, fill in port info yourself */
  852. message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
  853. /* write message to EM_LOC */
  854. writel(message[0], mmio + hpriv->em_loc);
  855. writel(message[1], mmio + hpriv->em_loc+4);
  856. /*
  857. * tell hardware to transmit the message
  858. */
  859. writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
  860. }
  861. /* save off new led state for port/slot */
  862. emp->led_state = state;
  863. spin_unlock_irqrestore(ap->lock, flags);
  864. return size;
  865. }
  866. static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
  867. {
  868. struct ahci_port_priv *pp = ap->private_data;
  869. struct ata_link *link;
  870. struct ahci_em_priv *emp;
  871. int rc = 0;
  872. ata_for_each_link(link, ap, EDGE) {
  873. emp = &pp->em_priv[link->pmp];
  874. rc += sprintf(buf, "%lx\n", emp->led_state);
  875. }
  876. return rc;
  877. }
  878. static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
  879. size_t size)
  880. {
  881. unsigned int state;
  882. int pmp;
  883. struct ahci_port_priv *pp = ap->private_data;
  884. struct ahci_em_priv *emp;
  885. if (kstrtouint(buf, 0, &state) < 0)
  886. return -EINVAL;
  887. /* get the slot number from the message */
  888. pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
  889. if (pmp < EM_MAX_SLOTS)
  890. emp = &pp->em_priv[pmp];
  891. else
  892. return -EINVAL;
  893. /* mask off the activity bits if we are in sw_activity
  894. * mode, user should turn off sw_activity before setting
  895. * activity led through em_message
  896. */
  897. if (emp->blink_policy)
  898. state &= ~EM_MSG_LED_VALUE_ACTIVITY;
  899. return ap->ops->transmit_led_message(ap, state, size);
  900. }
  901. static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
  902. {
  903. struct ata_link *link = dev->link;
  904. struct ata_port *ap = link->ap;
  905. struct ahci_port_priv *pp = ap->private_data;
  906. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  907. u32 port_led_state = emp->led_state;
  908. /* save the desired Activity LED behavior */
  909. if (val == OFF) {
  910. /* clear LFLAG */
  911. link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
  912. /* set the LED to OFF */
  913. port_led_state &= EM_MSG_LED_VALUE_OFF;
  914. port_led_state |= (ap->port_no | (link->pmp << 8));
  915. ap->ops->transmit_led_message(ap, port_led_state, 4);
  916. } else {
  917. link->flags |= ATA_LFLAG_SW_ACTIVITY;
  918. if (val == BLINK_OFF) {
  919. /* set LED to ON for idle */
  920. port_led_state &= EM_MSG_LED_VALUE_OFF;
  921. port_led_state |= (ap->port_no | (link->pmp << 8));
  922. port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
  923. ap->ops->transmit_led_message(ap, port_led_state, 4);
  924. }
  925. }
  926. emp->blink_policy = val;
  927. return 0;
  928. }
  929. static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
  930. {
  931. struct ata_link *link = dev->link;
  932. struct ata_port *ap = link->ap;
  933. struct ahci_port_priv *pp = ap->private_data;
  934. struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
  935. /* display the saved value of activity behavior for this
  936. * disk.
  937. */
  938. return sprintf(buf, "%d\n", emp->blink_policy);
  939. }
  940. static void ahci_port_init(struct device *dev, struct ata_port *ap,
  941. int port_no, void __iomem *mmio,
  942. void __iomem *port_mmio)
  943. {
  944. const char *emsg = NULL;
  945. int rc;
  946. u32 tmp;
  947. /* make sure port is not active */
  948. rc = ahci_deinit_port(ap, &emsg);
  949. if (rc)
  950. dev_warn(dev, "%s (%d)\n", emsg, rc);
  951. /* clear SError */
  952. tmp = readl(port_mmio + PORT_SCR_ERR);
  953. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  954. writel(tmp, port_mmio + PORT_SCR_ERR);
  955. /* clear port IRQ */
  956. tmp = readl(port_mmio + PORT_IRQ_STAT);
  957. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  958. if (tmp)
  959. writel(tmp, port_mmio + PORT_IRQ_STAT);
  960. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  961. }
  962. void ahci_init_controller(struct ata_host *host)
  963. {
  964. struct ahci_host_priv *hpriv = host->private_data;
  965. void __iomem *mmio = hpriv->mmio;
  966. int i;
  967. void __iomem *port_mmio;
  968. u32 tmp;
  969. for (i = 0; i < host->n_ports; i++) {
  970. struct ata_port *ap = host->ports[i];
  971. port_mmio = ahci_port_base(ap);
  972. if (ata_port_is_dummy(ap))
  973. continue;
  974. ahci_port_init(host->dev, ap, i, mmio, port_mmio);
  975. }
  976. tmp = readl(mmio + HOST_CTL);
  977. VPRINTK("HOST_CTL 0x%x\n", tmp);
  978. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  979. tmp = readl(mmio + HOST_CTL);
  980. VPRINTK("HOST_CTL 0x%x\n", tmp);
  981. }
  982. EXPORT_SYMBOL_GPL(ahci_init_controller);
  983. static void ahci_dev_config(struct ata_device *dev)
  984. {
  985. struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
  986. if (hpriv->flags & AHCI_HFLAG_SECT255) {
  987. dev->max_sectors = 255;
  988. ata_dev_info(dev,
  989. "SB600 AHCI: limiting to 255 sectors per cmd\n");
  990. }
  991. }
  992. unsigned int ahci_dev_classify(struct ata_port *ap)
  993. {
  994. void __iomem *port_mmio = ahci_port_base(ap);
  995. struct ata_taskfile tf;
  996. u32 tmp;
  997. tmp = readl(port_mmio + PORT_SIG);
  998. tf.lbah = (tmp >> 24) & 0xff;
  999. tf.lbam = (tmp >> 16) & 0xff;
  1000. tf.lbal = (tmp >> 8) & 0xff;
  1001. tf.nsect = (tmp) & 0xff;
  1002. return ata_dev_classify(&tf);
  1003. }
  1004. EXPORT_SYMBOL_GPL(ahci_dev_classify);
  1005. void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  1006. u32 opts)
  1007. {
  1008. dma_addr_t cmd_tbl_dma;
  1009. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  1010. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  1011. pp->cmd_slot[tag].status = 0;
  1012. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  1013. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  1014. }
  1015. EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
  1016. int ahci_kick_engine(struct ata_port *ap)
  1017. {
  1018. void __iomem *port_mmio = ahci_port_base(ap);
  1019. struct ahci_host_priv *hpriv = ap->host->private_data;
  1020. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1021. u32 tmp;
  1022. int busy, rc;
  1023. /* stop engine */
  1024. rc = ahci_stop_engine(ap);
  1025. if (rc)
  1026. goto out_restart;
  1027. /* need to do CLO?
  1028. * always do CLO if PMP is attached (AHCI-1.3 9.2)
  1029. */
  1030. busy = status & (ATA_BUSY | ATA_DRQ);
  1031. if (!busy && !sata_pmp_attached(ap)) {
  1032. rc = 0;
  1033. goto out_restart;
  1034. }
  1035. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1036. rc = -EOPNOTSUPP;
  1037. goto out_restart;
  1038. }
  1039. /* perform CLO */
  1040. tmp = readl(port_mmio + PORT_CMD);
  1041. tmp |= PORT_CMD_CLO;
  1042. writel(tmp, port_mmio + PORT_CMD);
  1043. rc = 0;
  1044. tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
  1045. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1046. if (tmp & PORT_CMD_CLO)
  1047. rc = -EIO;
  1048. /* restart engine */
  1049. out_restart:
  1050. hpriv->start_engine(ap);
  1051. return rc;
  1052. }
  1053. EXPORT_SYMBOL_GPL(ahci_kick_engine);
  1054. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1055. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1056. unsigned long timeout_msec)
  1057. {
  1058. const u32 cmd_fis_len = 5; /* five dwords */
  1059. struct ahci_port_priv *pp = ap->private_data;
  1060. void __iomem *port_mmio = ahci_port_base(ap);
  1061. u8 *fis = pp->cmd_tbl;
  1062. u32 tmp;
  1063. /* prep the command */
  1064. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1065. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1066. /* issue & wait */
  1067. writel(1, port_mmio + PORT_CMD_ISSUE);
  1068. if (timeout_msec) {
  1069. tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
  1070. 0x1, 0x1, 1, timeout_msec);
  1071. if (tmp & 0x1) {
  1072. ahci_kick_engine(ap);
  1073. return -EBUSY;
  1074. }
  1075. } else
  1076. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1077. return 0;
  1078. }
  1079. int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1080. int pmp, unsigned long deadline,
  1081. int (*check_ready)(struct ata_link *link))
  1082. {
  1083. struct ata_port *ap = link->ap;
  1084. struct ahci_host_priv *hpriv = ap->host->private_data;
  1085. struct ahci_port_priv *pp = ap->private_data;
  1086. const char *reason = NULL;
  1087. unsigned long now, msecs;
  1088. struct ata_taskfile tf;
  1089. bool fbs_disabled = false;
  1090. int rc;
  1091. DPRINTK("ENTER\n");
  1092. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1093. rc = ahci_kick_engine(ap);
  1094. if (rc && rc != -EOPNOTSUPP)
  1095. ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
  1096. /*
  1097. * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
  1098. * clear PxFBS.EN to '0' prior to issuing software reset to devices
  1099. * that is attached to port multiplier.
  1100. */
  1101. if (!ata_is_host_link(link) && pp->fbs_enabled) {
  1102. ahci_disable_fbs(ap);
  1103. fbs_disabled = true;
  1104. }
  1105. ata_tf_init(link->device, &tf);
  1106. /* issue the first D2H Register FIS */
  1107. msecs = 0;
  1108. now = jiffies;
  1109. if (time_after(deadline, now))
  1110. msecs = jiffies_to_msecs(deadline - now);
  1111. tf.ctl |= ATA_SRST;
  1112. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1113. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1114. rc = -EIO;
  1115. reason = "1st FIS failed";
  1116. goto fail;
  1117. }
  1118. /* spec says at least 5us, but be generous and sleep for 1ms */
  1119. ata_msleep(ap, 1);
  1120. /* issue the second D2H Register FIS */
  1121. tf.ctl &= ~ATA_SRST;
  1122. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1123. /* wait for link to become ready */
  1124. rc = ata_wait_after_reset(link, deadline, check_ready);
  1125. if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
  1126. /*
  1127. * Workaround for cases where link online status can't
  1128. * be trusted. Treat device readiness timeout as link
  1129. * offline.
  1130. */
  1131. ata_link_info(link, "device not ready, treating as offline\n");
  1132. *class = ATA_DEV_NONE;
  1133. } else if (rc) {
  1134. /* link occupied, -ENODEV too is an error */
  1135. reason = "device not ready";
  1136. goto fail;
  1137. } else
  1138. *class = ahci_dev_classify(ap);
  1139. /* re-enable FBS if disabled before */
  1140. if (fbs_disabled)
  1141. ahci_enable_fbs(ap);
  1142. DPRINTK("EXIT, class=%u\n", *class);
  1143. return 0;
  1144. fail:
  1145. ata_link_err(link, "softreset failed (%s)\n", reason);
  1146. return rc;
  1147. }
  1148. int ahci_check_ready(struct ata_link *link)
  1149. {
  1150. void __iomem *port_mmio = ahci_port_base(link->ap);
  1151. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1152. return ata_check_ready(status);
  1153. }
  1154. EXPORT_SYMBOL_GPL(ahci_check_ready);
  1155. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1156. unsigned long deadline)
  1157. {
  1158. int pmp = sata_srst_pmp(link);
  1159. DPRINTK("ENTER\n");
  1160. return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
  1161. }
  1162. EXPORT_SYMBOL_GPL(ahci_do_softreset);
  1163. static int ahci_bad_pmp_check_ready(struct ata_link *link)
  1164. {
  1165. void __iomem *port_mmio = ahci_port_base(link->ap);
  1166. u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
  1167. u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
  1168. /*
  1169. * There is no need to check TFDATA if BAD PMP is found due to HW bug,
  1170. * which can save timeout delay.
  1171. */
  1172. if (irq_status & PORT_IRQ_BAD_PMP)
  1173. return -EIO;
  1174. return ata_check_ready(status);
  1175. }
  1176. static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
  1177. unsigned long deadline)
  1178. {
  1179. struct ata_port *ap = link->ap;
  1180. void __iomem *port_mmio = ahci_port_base(ap);
  1181. int pmp = sata_srst_pmp(link);
  1182. int rc;
  1183. u32 irq_sts;
  1184. DPRINTK("ENTER\n");
  1185. rc = ahci_do_softreset(link, class, pmp, deadline,
  1186. ahci_bad_pmp_check_ready);
  1187. /*
  1188. * Soft reset fails with IPMS set when PMP is enabled but
  1189. * SATA HDD/ODD is connected to SATA port, do soft reset
  1190. * again to port 0.
  1191. */
  1192. if (rc == -EIO) {
  1193. irq_sts = readl(port_mmio + PORT_IRQ_STAT);
  1194. if (irq_sts & PORT_IRQ_BAD_PMP) {
  1195. ata_link_warn(link,
  1196. "applying PMP SRST workaround "
  1197. "and retrying\n");
  1198. rc = ahci_do_softreset(link, class, 0, deadline,
  1199. ahci_check_ready);
  1200. }
  1201. }
  1202. return rc;
  1203. }
  1204. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1205. unsigned long deadline)
  1206. {
  1207. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  1208. struct ata_port *ap = link->ap;
  1209. struct ahci_port_priv *pp = ap->private_data;
  1210. struct ahci_host_priv *hpriv = ap->host->private_data;
  1211. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1212. struct ata_taskfile tf;
  1213. bool online;
  1214. int rc;
  1215. DPRINTK("ENTER\n");
  1216. ahci_stop_engine(ap);
  1217. /* clear D2H reception area to properly wait for D2H FIS */
  1218. ata_tf_init(link->device, &tf);
  1219. tf.command = ATA_BUSY;
  1220. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1221. rc = sata_link_hardreset(link, timing, deadline, &online,
  1222. ahci_check_ready);
  1223. hpriv->start_engine(ap);
  1224. if (online)
  1225. *class = ahci_dev_classify(ap);
  1226. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1227. return rc;
  1228. }
  1229. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1230. {
  1231. struct ata_port *ap = link->ap;
  1232. void __iomem *port_mmio = ahci_port_base(ap);
  1233. u32 new_tmp, tmp;
  1234. ata_std_postreset(link, class);
  1235. /* Make sure port's ATAPI bit is set appropriately */
  1236. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1237. if (*class == ATA_DEV_ATAPI)
  1238. new_tmp |= PORT_CMD_ATAPI;
  1239. else
  1240. new_tmp &= ~PORT_CMD_ATAPI;
  1241. if (new_tmp != tmp) {
  1242. writel(new_tmp, port_mmio + PORT_CMD);
  1243. readl(port_mmio + PORT_CMD); /* flush */
  1244. }
  1245. }
  1246. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1247. {
  1248. struct scatterlist *sg;
  1249. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1250. unsigned int si;
  1251. VPRINTK("ENTER\n");
  1252. /*
  1253. * Next, the S/G list.
  1254. */
  1255. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1256. dma_addr_t addr = sg_dma_address(sg);
  1257. u32 sg_len = sg_dma_len(sg);
  1258. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1259. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1260. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1261. }
  1262. return si;
  1263. }
  1264. static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
  1265. {
  1266. struct ata_port *ap = qc->ap;
  1267. struct ahci_port_priv *pp = ap->private_data;
  1268. if (!sata_pmp_attached(ap) || pp->fbs_enabled)
  1269. return ata_std_qc_defer(qc);
  1270. else
  1271. return sata_pmp_qc_defer_cmd_switch(qc);
  1272. }
  1273. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1274. {
  1275. struct ata_port *ap = qc->ap;
  1276. struct ahci_port_priv *pp = ap->private_data;
  1277. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1278. void *cmd_tbl;
  1279. u32 opts;
  1280. const u32 cmd_fis_len = 5; /* five dwords */
  1281. unsigned int n_elem;
  1282. /*
  1283. * Fill in command table information. First, the header,
  1284. * a SATA Register - Host to Device command FIS.
  1285. */
  1286. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1287. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1288. if (is_atapi) {
  1289. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1290. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1291. }
  1292. n_elem = 0;
  1293. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1294. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1295. /*
  1296. * Fill in command slot information.
  1297. */
  1298. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1299. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1300. opts |= AHCI_CMD_WRITE;
  1301. if (is_atapi)
  1302. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1303. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1304. }
  1305. static void ahci_fbs_dec_intr(struct ata_port *ap)
  1306. {
  1307. struct ahci_port_priv *pp = ap->private_data;
  1308. void __iomem *port_mmio = ahci_port_base(ap);
  1309. u32 fbs = readl(port_mmio + PORT_FBS);
  1310. int retries = 3;
  1311. DPRINTK("ENTER\n");
  1312. BUG_ON(!pp->fbs_enabled);
  1313. /* time to wait for DEC is not specified by AHCI spec,
  1314. * add a retry loop for safety.
  1315. */
  1316. writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
  1317. fbs = readl(port_mmio + PORT_FBS);
  1318. while ((fbs & PORT_FBS_DEC) && retries--) {
  1319. udelay(1);
  1320. fbs = readl(port_mmio + PORT_FBS);
  1321. }
  1322. if (fbs & PORT_FBS_DEC)
  1323. dev_err(ap->host->dev, "failed to clear device error\n");
  1324. }
  1325. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1326. {
  1327. struct ahci_host_priv *hpriv = ap->host->private_data;
  1328. struct ahci_port_priv *pp = ap->private_data;
  1329. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1330. struct ata_link *link = NULL;
  1331. struct ata_queued_cmd *active_qc;
  1332. struct ata_eh_info *active_ehi;
  1333. bool fbs_need_dec = false;
  1334. u32 serror;
  1335. /* determine active link with error */
  1336. if (pp->fbs_enabled) {
  1337. void __iomem *port_mmio = ahci_port_base(ap);
  1338. u32 fbs = readl(port_mmio + PORT_FBS);
  1339. int pmp = fbs >> PORT_FBS_DWE_OFFSET;
  1340. if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
  1341. link = &ap->pmp_link[pmp];
  1342. fbs_need_dec = true;
  1343. }
  1344. } else
  1345. ata_for_each_link(link, ap, EDGE)
  1346. if (ata_link_active(link))
  1347. break;
  1348. if (!link)
  1349. link = &ap->link;
  1350. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1351. active_ehi = &link->eh_info;
  1352. /* record irq stat */
  1353. ata_ehi_clear_desc(host_ehi);
  1354. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1355. /* AHCI needs SError cleared; otherwise, it might lock up */
  1356. ahci_scr_read(&ap->link, SCR_ERROR, &serror);
  1357. ahci_scr_write(&ap->link, SCR_ERROR, serror);
  1358. host_ehi->serror |= serror;
  1359. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1360. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1361. irq_stat &= ~PORT_IRQ_IF_ERR;
  1362. if (irq_stat & PORT_IRQ_TF_ERR) {
  1363. /* If qc is active, charge it; otherwise, the active
  1364. * link. There's no active qc on NCQ errors. It will
  1365. * be determined by EH by reading log page 10h.
  1366. */
  1367. if (active_qc)
  1368. active_qc->err_mask |= AC_ERR_DEV;
  1369. else
  1370. active_ehi->err_mask |= AC_ERR_DEV;
  1371. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1372. host_ehi->serror &= ~SERR_INTERNAL;
  1373. }
  1374. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1375. u32 *unk = pp->rx_fis + RX_FIS_UNK;
  1376. active_ehi->err_mask |= AC_ERR_HSM;
  1377. active_ehi->action |= ATA_EH_RESET;
  1378. ata_ehi_push_desc(active_ehi,
  1379. "unknown FIS %08x %08x %08x %08x" ,
  1380. unk[0], unk[1], unk[2], unk[3]);
  1381. }
  1382. if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1383. active_ehi->err_mask |= AC_ERR_HSM;
  1384. active_ehi->action |= ATA_EH_RESET;
  1385. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1386. }
  1387. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1388. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1389. host_ehi->action |= ATA_EH_RESET;
  1390. ata_ehi_push_desc(host_ehi, "host bus error");
  1391. }
  1392. if (irq_stat & PORT_IRQ_IF_ERR) {
  1393. if (fbs_need_dec)
  1394. active_ehi->err_mask |= AC_ERR_DEV;
  1395. else {
  1396. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1397. host_ehi->action |= ATA_EH_RESET;
  1398. }
  1399. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1400. }
  1401. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1402. ata_ehi_hotplugged(host_ehi);
  1403. ata_ehi_push_desc(host_ehi, "%s",
  1404. irq_stat & PORT_IRQ_CONNECT ?
  1405. "connection status changed" : "PHY RDY changed");
  1406. }
  1407. /* okay, let's hand over to EH */
  1408. if (irq_stat & PORT_IRQ_FREEZE)
  1409. ata_port_freeze(ap);
  1410. else if (fbs_need_dec) {
  1411. ata_link_abort(link);
  1412. ahci_fbs_dec_intr(ap);
  1413. } else
  1414. ata_port_abort(ap);
  1415. }
  1416. static void ahci_handle_port_interrupt(struct ata_port *ap,
  1417. void __iomem *port_mmio, u32 status)
  1418. {
  1419. struct ata_eh_info *ehi = &ap->link.eh_info;
  1420. struct ahci_port_priv *pp = ap->private_data;
  1421. struct ahci_host_priv *hpriv = ap->host->private_data;
  1422. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1423. u32 qc_active = 0;
  1424. int rc;
  1425. /* ignore BAD_PMP while resetting */
  1426. if (unlikely(resetting))
  1427. status &= ~PORT_IRQ_BAD_PMP;
  1428. if (sata_lpm_ignore_phy_events(&ap->link)) {
  1429. status &= ~PORT_IRQ_PHYRDY;
  1430. ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
  1431. }
  1432. if (unlikely(status & PORT_IRQ_ERROR)) {
  1433. ahci_error_intr(ap, status);
  1434. return;
  1435. }
  1436. if (status & PORT_IRQ_SDB_FIS) {
  1437. /* If SNotification is available, leave notification
  1438. * handling to sata_async_notification(). If not,
  1439. * emulate it by snooping SDB FIS RX area.
  1440. *
  1441. * Snooping FIS RX area is probably cheaper than
  1442. * poking SNotification but some constrollers which
  1443. * implement SNotification, ICH9 for example, don't
  1444. * store AN SDB FIS into receive area.
  1445. */
  1446. if (hpriv->cap & HOST_CAP_SNTF)
  1447. sata_async_notification(ap);
  1448. else {
  1449. /* If the 'N' bit in word 0 of the FIS is set,
  1450. * we just received asynchronous notification.
  1451. * Tell libata about it.
  1452. *
  1453. * Lack of SNotification should not appear in
  1454. * ahci 1.2, so the workaround is unnecessary
  1455. * when FBS is enabled.
  1456. */
  1457. if (pp->fbs_enabled)
  1458. WARN_ON_ONCE(1);
  1459. else {
  1460. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1461. u32 f0 = le32_to_cpu(f[0]);
  1462. if (f0 & (1 << 15))
  1463. sata_async_notification(ap);
  1464. }
  1465. }
  1466. }
  1467. /* pp->active_link is not reliable once FBS is enabled, both
  1468. * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
  1469. * NCQ and non-NCQ commands may be in flight at the same time.
  1470. */
  1471. if (pp->fbs_enabled) {
  1472. if (ap->qc_active) {
  1473. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1474. qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
  1475. }
  1476. } else {
  1477. /* pp->active_link is valid iff any command is in flight */
  1478. if (ap->qc_active && pp->active_link->sactive)
  1479. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1480. else
  1481. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1482. }
  1483. rc = ata_qc_complete_multiple(ap, qc_active);
  1484. /* while resetting, invalid completions are expected */
  1485. if (unlikely(rc < 0 && !resetting)) {
  1486. ehi->err_mask |= AC_ERR_HSM;
  1487. ehi->action |= ATA_EH_RESET;
  1488. ata_port_freeze(ap);
  1489. }
  1490. }
  1491. static void ahci_port_intr(struct ata_port *ap)
  1492. {
  1493. void __iomem *port_mmio = ahci_port_base(ap);
  1494. u32 status;
  1495. status = readl(port_mmio + PORT_IRQ_STAT);
  1496. writel(status, port_mmio + PORT_IRQ_STAT);
  1497. ahci_handle_port_interrupt(ap, port_mmio, status);
  1498. }
  1499. static irqreturn_t ahci_port_thread_fn(int irq, void *dev_instance)
  1500. {
  1501. struct ata_port *ap = dev_instance;
  1502. struct ahci_port_priv *pp = ap->private_data;
  1503. void __iomem *port_mmio = ahci_port_base(ap);
  1504. u32 status;
  1505. status = atomic_xchg(&pp->intr_status, 0);
  1506. if (!status)
  1507. return IRQ_NONE;
  1508. spin_lock_bh(ap->lock);
  1509. ahci_handle_port_interrupt(ap, port_mmio, status);
  1510. spin_unlock_bh(ap->lock);
  1511. return IRQ_HANDLED;
  1512. }
  1513. static irqreturn_t ahci_multi_irqs_intr(int irq, void *dev_instance)
  1514. {
  1515. struct ata_port *ap = dev_instance;
  1516. void __iomem *port_mmio = ahci_port_base(ap);
  1517. struct ahci_port_priv *pp = ap->private_data;
  1518. u32 status;
  1519. VPRINTK("ENTER\n");
  1520. status = readl(port_mmio + PORT_IRQ_STAT);
  1521. writel(status, port_mmio + PORT_IRQ_STAT);
  1522. atomic_or(status, &pp->intr_status);
  1523. VPRINTK("EXIT\n");
  1524. return IRQ_WAKE_THREAD;
  1525. }
  1526. static u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked)
  1527. {
  1528. unsigned int i, handled = 0;
  1529. for (i = 0; i < host->n_ports; i++) {
  1530. struct ata_port *ap;
  1531. if (!(irq_masked & (1 << i)))
  1532. continue;
  1533. ap = host->ports[i];
  1534. if (ap) {
  1535. ahci_port_intr(ap);
  1536. VPRINTK("port %u\n", i);
  1537. } else {
  1538. VPRINTK("port %u (no irq)\n", i);
  1539. if (ata_ratelimit())
  1540. dev_warn(host->dev,
  1541. "interrupt on disabled port %u\n", i);
  1542. }
  1543. handled = 1;
  1544. }
  1545. return handled;
  1546. }
  1547. static irqreturn_t ahci_single_edge_irq_intr(int irq, void *dev_instance)
  1548. {
  1549. struct ata_host *host = dev_instance;
  1550. struct ahci_host_priv *hpriv;
  1551. unsigned int rc = 0;
  1552. void __iomem *mmio;
  1553. u32 irq_stat, irq_masked;
  1554. VPRINTK("ENTER\n");
  1555. hpriv = host->private_data;
  1556. mmio = hpriv->mmio;
  1557. /* sigh. 0xffffffff is a valid return from h/w */
  1558. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1559. if (!irq_stat)
  1560. return IRQ_NONE;
  1561. irq_masked = irq_stat & hpriv->port_map;
  1562. spin_lock(&host->lock);
  1563. /*
  1564. * HOST_IRQ_STAT behaves as edge triggered latch meaning that
  1565. * it should be cleared before all the port events are cleared.
  1566. */
  1567. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1568. rc = ahci_handle_port_intr(host, irq_masked);
  1569. spin_unlock(&host->lock);
  1570. VPRINTK("EXIT\n");
  1571. return IRQ_RETVAL(rc);
  1572. }
  1573. static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance)
  1574. {
  1575. struct ata_host *host = dev_instance;
  1576. struct ahci_host_priv *hpriv;
  1577. unsigned int rc = 0;
  1578. void __iomem *mmio;
  1579. u32 irq_stat, irq_masked;
  1580. VPRINTK("ENTER\n");
  1581. hpriv = host->private_data;
  1582. mmio = hpriv->mmio;
  1583. /* sigh. 0xffffffff is a valid return from h/w */
  1584. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1585. if (!irq_stat)
  1586. return IRQ_NONE;
  1587. irq_masked = irq_stat & hpriv->port_map;
  1588. spin_lock(&host->lock);
  1589. rc = ahci_handle_port_intr(host, irq_masked);
  1590. /* HOST_IRQ_STAT behaves as level triggered latch meaning that
  1591. * it should be cleared after all the port events are cleared;
  1592. * otherwise, it will raise a spurious interrupt after each
  1593. * valid one. Please read section 10.6.2 of ahci 1.1 for more
  1594. * information.
  1595. *
  1596. * Also, use the unmasked value to clear interrupt as spurious
  1597. * pending event on a dummy port might cause screaming IRQ.
  1598. */
  1599. writel(irq_stat, mmio + HOST_IRQ_STAT);
  1600. spin_unlock(&host->lock);
  1601. VPRINTK("EXIT\n");
  1602. return IRQ_RETVAL(rc);
  1603. }
  1604. unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1605. {
  1606. struct ata_port *ap = qc->ap;
  1607. void __iomem *port_mmio = ahci_port_base(ap);
  1608. struct ahci_port_priv *pp = ap->private_data;
  1609. /* Keep track of the currently active link. It will be used
  1610. * in completion path to determine whether NCQ phase is in
  1611. * progress.
  1612. */
  1613. pp->active_link = qc->dev->link;
  1614. if (qc->tf.protocol == ATA_PROT_NCQ)
  1615. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1616. if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
  1617. u32 fbs = readl(port_mmio + PORT_FBS);
  1618. fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
  1619. fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
  1620. writel(fbs, port_mmio + PORT_FBS);
  1621. pp->fbs_last_dev = qc->dev->link->pmp;
  1622. }
  1623. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1624. ahci_sw_activity(qc->dev->link);
  1625. return 0;
  1626. }
  1627. EXPORT_SYMBOL_GPL(ahci_qc_issue);
  1628. static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  1629. {
  1630. struct ahci_port_priv *pp = qc->ap->private_data;
  1631. u8 *rx_fis = pp->rx_fis;
  1632. if (pp->fbs_enabled)
  1633. rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
  1634. /*
  1635. * After a successful execution of an ATA PIO data-in command,
  1636. * the device doesn't send D2H Reg FIS to update the TF and
  1637. * the host should take TF and E_Status from the preceding PIO
  1638. * Setup FIS.
  1639. */
  1640. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  1641. !(qc->flags & ATA_QCFLAG_FAILED)) {
  1642. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  1643. qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
  1644. } else
  1645. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  1646. return true;
  1647. }
  1648. static void ahci_freeze(struct ata_port *ap)
  1649. {
  1650. void __iomem *port_mmio = ahci_port_base(ap);
  1651. /* turn IRQ off */
  1652. writel(0, port_mmio + PORT_IRQ_MASK);
  1653. }
  1654. static void ahci_thaw(struct ata_port *ap)
  1655. {
  1656. struct ahci_host_priv *hpriv = ap->host->private_data;
  1657. void __iomem *mmio = hpriv->mmio;
  1658. void __iomem *port_mmio = ahci_port_base(ap);
  1659. u32 tmp;
  1660. struct ahci_port_priv *pp = ap->private_data;
  1661. /* clear IRQ */
  1662. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1663. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1664. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1665. /* turn IRQ back on */
  1666. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1667. }
  1668. void ahci_error_handler(struct ata_port *ap)
  1669. {
  1670. struct ahci_host_priv *hpriv = ap->host->private_data;
  1671. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1672. /* restart engine */
  1673. ahci_stop_engine(ap);
  1674. hpriv->start_engine(ap);
  1675. }
  1676. sata_pmp_error_handler(ap);
  1677. if (!ata_dev_enabled(ap->link.device))
  1678. ahci_stop_engine(ap);
  1679. }
  1680. EXPORT_SYMBOL_GPL(ahci_error_handler);
  1681. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1682. {
  1683. struct ata_port *ap = qc->ap;
  1684. /* make DMA engine forget about the failed command */
  1685. if (qc->flags & ATA_QCFLAG_FAILED)
  1686. ahci_kick_engine(ap);
  1687. }
  1688. static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
  1689. {
  1690. struct ahci_host_priv *hpriv = ap->host->private_data;
  1691. void __iomem *port_mmio = ahci_port_base(ap);
  1692. struct ata_device *dev = ap->link.device;
  1693. u32 devslp, dm, dito, mdat, deto;
  1694. int rc;
  1695. unsigned int err_mask;
  1696. devslp = readl(port_mmio + PORT_DEVSLP);
  1697. if (!(devslp & PORT_DEVSLP_DSP)) {
  1698. dev_info(ap->host->dev, "port does not support device sleep\n");
  1699. return;
  1700. }
  1701. /* disable device sleep */
  1702. if (!sleep) {
  1703. if (devslp & PORT_DEVSLP_ADSE) {
  1704. writel(devslp & ~PORT_DEVSLP_ADSE,
  1705. port_mmio + PORT_DEVSLP);
  1706. err_mask = ata_dev_set_feature(dev,
  1707. SETFEATURES_SATA_DISABLE,
  1708. SATA_DEVSLP);
  1709. if (err_mask && err_mask != AC_ERR_DEV)
  1710. ata_dev_warn(dev, "failed to disable DEVSLP\n");
  1711. }
  1712. return;
  1713. }
  1714. /* device sleep was already enabled */
  1715. if (devslp & PORT_DEVSLP_ADSE)
  1716. return;
  1717. /* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
  1718. rc = ahci_stop_engine(ap);
  1719. if (rc)
  1720. return;
  1721. dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
  1722. dito = devslp_idle_timeout / (dm + 1);
  1723. if (dito > 0x3ff)
  1724. dito = 0x3ff;
  1725. /* Use the nominal value 10 ms if the read MDAT is zero,
  1726. * the nominal value of DETO is 20 ms.
  1727. */
  1728. if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
  1729. ATA_LOG_DEVSLP_VALID_MASK) {
  1730. mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
  1731. ATA_LOG_DEVSLP_MDAT_MASK;
  1732. if (!mdat)
  1733. mdat = 10;
  1734. deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
  1735. if (!deto)
  1736. deto = 20;
  1737. } else {
  1738. mdat = 10;
  1739. deto = 20;
  1740. }
  1741. devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
  1742. (mdat << PORT_DEVSLP_MDAT_OFFSET) |
  1743. (deto << PORT_DEVSLP_DETO_OFFSET) |
  1744. PORT_DEVSLP_ADSE);
  1745. writel(devslp, port_mmio + PORT_DEVSLP);
  1746. hpriv->start_engine(ap);
  1747. /* enable device sleep feature for the drive */
  1748. err_mask = ata_dev_set_feature(dev,
  1749. SETFEATURES_SATA_ENABLE,
  1750. SATA_DEVSLP);
  1751. if (err_mask && err_mask != AC_ERR_DEV)
  1752. ata_dev_warn(dev, "failed to enable DEVSLP\n");
  1753. }
  1754. static void ahci_enable_fbs(struct ata_port *ap)
  1755. {
  1756. struct ahci_host_priv *hpriv = ap->host->private_data;
  1757. struct ahci_port_priv *pp = ap->private_data;
  1758. void __iomem *port_mmio = ahci_port_base(ap);
  1759. u32 fbs;
  1760. int rc;
  1761. if (!pp->fbs_supported)
  1762. return;
  1763. fbs = readl(port_mmio + PORT_FBS);
  1764. if (fbs & PORT_FBS_EN) {
  1765. pp->fbs_enabled = true;
  1766. pp->fbs_last_dev = -1; /* initialization */
  1767. return;
  1768. }
  1769. rc = ahci_stop_engine(ap);
  1770. if (rc)
  1771. return;
  1772. writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
  1773. fbs = readl(port_mmio + PORT_FBS);
  1774. if (fbs & PORT_FBS_EN) {
  1775. dev_info(ap->host->dev, "FBS is enabled\n");
  1776. pp->fbs_enabled = true;
  1777. pp->fbs_last_dev = -1; /* initialization */
  1778. } else
  1779. dev_err(ap->host->dev, "Failed to enable FBS\n");
  1780. hpriv->start_engine(ap);
  1781. }
  1782. static void ahci_disable_fbs(struct ata_port *ap)
  1783. {
  1784. struct ahci_host_priv *hpriv = ap->host->private_data;
  1785. struct ahci_port_priv *pp = ap->private_data;
  1786. void __iomem *port_mmio = ahci_port_base(ap);
  1787. u32 fbs;
  1788. int rc;
  1789. if (!pp->fbs_supported)
  1790. return;
  1791. fbs = readl(port_mmio + PORT_FBS);
  1792. if ((fbs & PORT_FBS_EN) == 0) {
  1793. pp->fbs_enabled = false;
  1794. return;
  1795. }
  1796. rc = ahci_stop_engine(ap);
  1797. if (rc)
  1798. return;
  1799. writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
  1800. fbs = readl(port_mmio + PORT_FBS);
  1801. if (fbs & PORT_FBS_EN)
  1802. dev_err(ap->host->dev, "Failed to disable FBS\n");
  1803. else {
  1804. dev_info(ap->host->dev, "FBS is disabled\n");
  1805. pp->fbs_enabled = false;
  1806. }
  1807. hpriv->start_engine(ap);
  1808. }
  1809. static void ahci_pmp_attach(struct ata_port *ap)
  1810. {
  1811. void __iomem *port_mmio = ahci_port_base(ap);
  1812. struct ahci_port_priv *pp = ap->private_data;
  1813. u32 cmd;
  1814. cmd = readl(port_mmio + PORT_CMD);
  1815. cmd |= PORT_CMD_PMP;
  1816. writel(cmd, port_mmio + PORT_CMD);
  1817. ahci_enable_fbs(ap);
  1818. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1819. /*
  1820. * We must not change the port interrupt mask register if the
  1821. * port is marked frozen, the value in pp->intr_mask will be
  1822. * restored later when the port is thawed.
  1823. *
  1824. * Note that during initialization, the port is marked as
  1825. * frozen since the irq handler is not yet registered.
  1826. */
  1827. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1828. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1829. }
  1830. static void ahci_pmp_detach(struct ata_port *ap)
  1831. {
  1832. void __iomem *port_mmio = ahci_port_base(ap);
  1833. struct ahci_port_priv *pp = ap->private_data;
  1834. u32 cmd;
  1835. ahci_disable_fbs(ap);
  1836. cmd = readl(port_mmio + PORT_CMD);
  1837. cmd &= ~PORT_CMD_PMP;
  1838. writel(cmd, port_mmio + PORT_CMD);
  1839. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1840. /* see comment above in ahci_pmp_attach() */
  1841. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  1842. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1843. }
  1844. int ahci_port_resume(struct ata_port *ap)
  1845. {
  1846. ahci_power_up(ap);
  1847. ahci_start_port(ap);
  1848. if (sata_pmp_attached(ap))
  1849. ahci_pmp_attach(ap);
  1850. else
  1851. ahci_pmp_detach(ap);
  1852. return 0;
  1853. }
  1854. EXPORT_SYMBOL_GPL(ahci_port_resume);
  1855. #ifdef CONFIG_PM
  1856. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1857. {
  1858. const char *emsg = NULL;
  1859. int rc;
  1860. rc = ahci_deinit_port(ap, &emsg);
  1861. if (rc == 0)
  1862. ahci_power_down(ap);
  1863. else {
  1864. ata_port_err(ap, "%s (%d)\n", emsg, rc);
  1865. ata_port_freeze(ap);
  1866. }
  1867. return rc;
  1868. }
  1869. #endif
  1870. static int ahci_port_start(struct ata_port *ap)
  1871. {
  1872. struct ahci_host_priv *hpriv = ap->host->private_data;
  1873. struct device *dev = ap->host->dev;
  1874. struct ahci_port_priv *pp;
  1875. void *mem;
  1876. dma_addr_t mem_dma;
  1877. size_t dma_sz, rx_fis_sz;
  1878. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1879. if (!pp)
  1880. return -ENOMEM;
  1881. if (ap->host->n_ports > 1) {
  1882. pp->irq_desc = devm_kzalloc(dev, 8, GFP_KERNEL);
  1883. if (!pp->irq_desc) {
  1884. devm_kfree(dev, pp);
  1885. return -ENOMEM;
  1886. }
  1887. snprintf(pp->irq_desc, 8,
  1888. "%s%d", dev_driver_string(dev), ap->port_no);
  1889. }
  1890. /* check FBS capability */
  1891. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  1892. void __iomem *port_mmio = ahci_port_base(ap);
  1893. u32 cmd = readl(port_mmio + PORT_CMD);
  1894. if (cmd & PORT_CMD_FBSCP)
  1895. pp->fbs_supported = true;
  1896. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  1897. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  1898. ap->port_no);
  1899. pp->fbs_supported = true;
  1900. } else
  1901. dev_warn(dev, "port %d is not capable of FBS\n",
  1902. ap->port_no);
  1903. }
  1904. if (pp->fbs_supported) {
  1905. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  1906. rx_fis_sz = AHCI_RX_FIS_SZ * 16;
  1907. } else {
  1908. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  1909. rx_fis_sz = AHCI_RX_FIS_SZ;
  1910. }
  1911. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  1912. if (!mem)
  1913. return -ENOMEM;
  1914. memset(mem, 0, dma_sz);
  1915. /*
  1916. * First item in chunk of DMA memory: 32-slot command table,
  1917. * 32 bytes each in size
  1918. */
  1919. pp->cmd_slot = mem;
  1920. pp->cmd_slot_dma = mem_dma;
  1921. mem += AHCI_CMD_SLOT_SZ;
  1922. mem_dma += AHCI_CMD_SLOT_SZ;
  1923. /*
  1924. * Second item: Received-FIS area
  1925. */
  1926. pp->rx_fis = mem;
  1927. pp->rx_fis_dma = mem_dma;
  1928. mem += rx_fis_sz;
  1929. mem_dma += rx_fis_sz;
  1930. /*
  1931. * Third item: data area for storing a single command
  1932. * and its scatter-gather table
  1933. */
  1934. pp->cmd_tbl = mem;
  1935. pp->cmd_tbl_dma = mem_dma;
  1936. /*
  1937. * Save off initial list of interrupts to be enabled.
  1938. * This could be changed later
  1939. */
  1940. pp->intr_mask = DEF_PORT_IRQ;
  1941. /*
  1942. * Switch to per-port locking in case each port has its own MSI vector.
  1943. */
  1944. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
  1945. spin_lock_init(&pp->lock);
  1946. ap->lock = &pp->lock;
  1947. }
  1948. ap->private_data = pp;
  1949. /* engage engines, captain */
  1950. return ahci_port_resume(ap);
  1951. }
  1952. static void ahci_port_stop(struct ata_port *ap)
  1953. {
  1954. const char *emsg = NULL;
  1955. int rc;
  1956. /* de-initialize port */
  1957. rc = ahci_deinit_port(ap, &emsg);
  1958. if (rc)
  1959. ata_port_warn(ap, "%s (%d)\n", emsg, rc);
  1960. }
  1961. void ahci_print_info(struct ata_host *host, const char *scc_s)
  1962. {
  1963. struct ahci_host_priv *hpriv = host->private_data;
  1964. void __iomem *mmio = hpriv->mmio;
  1965. u32 vers, cap, cap2, impl, speed;
  1966. const char *speed_s;
  1967. vers = readl(mmio + HOST_VERSION);
  1968. cap = hpriv->cap;
  1969. cap2 = hpriv->cap2;
  1970. impl = hpriv->port_map;
  1971. speed = (cap >> 20) & 0xf;
  1972. if (speed == 1)
  1973. speed_s = "1.5";
  1974. else if (speed == 2)
  1975. speed_s = "3";
  1976. else if (speed == 3)
  1977. speed_s = "6";
  1978. else
  1979. speed_s = "?";
  1980. dev_info(host->dev,
  1981. "AHCI %02x%02x.%02x%02x "
  1982. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1983. ,
  1984. (vers >> 24) & 0xff,
  1985. (vers >> 16) & 0xff,
  1986. (vers >> 8) & 0xff,
  1987. vers & 0xff,
  1988. ((cap >> 8) & 0x1f) + 1,
  1989. (cap & 0x1f) + 1,
  1990. speed_s,
  1991. impl,
  1992. scc_s);
  1993. dev_info(host->dev,
  1994. "flags: "
  1995. "%s%s%s%s%s%s%s"
  1996. "%s%s%s%s%s%s%s"
  1997. "%s%s%s%s%s%s%s"
  1998. "%s%s\n"
  1999. ,
  2000. cap & HOST_CAP_64 ? "64bit " : "",
  2001. cap & HOST_CAP_NCQ ? "ncq " : "",
  2002. cap & HOST_CAP_SNTF ? "sntf " : "",
  2003. cap & HOST_CAP_MPS ? "ilck " : "",
  2004. cap & HOST_CAP_SSS ? "stag " : "",
  2005. cap & HOST_CAP_ALPM ? "pm " : "",
  2006. cap & HOST_CAP_LED ? "led " : "",
  2007. cap & HOST_CAP_CLO ? "clo " : "",
  2008. cap & HOST_CAP_ONLY ? "only " : "",
  2009. cap & HOST_CAP_PMP ? "pmp " : "",
  2010. cap & HOST_CAP_FBS ? "fbs " : "",
  2011. cap & HOST_CAP_PIO_MULTI ? "pio " : "",
  2012. cap & HOST_CAP_SSC ? "slum " : "",
  2013. cap & HOST_CAP_PART ? "part " : "",
  2014. cap & HOST_CAP_CCC ? "ccc " : "",
  2015. cap & HOST_CAP_EMS ? "ems " : "",
  2016. cap & HOST_CAP_SXS ? "sxs " : "",
  2017. cap2 & HOST_CAP2_DESO ? "deso " : "",
  2018. cap2 & HOST_CAP2_SADM ? "sadm " : "",
  2019. cap2 & HOST_CAP2_SDS ? "sds " : "",
  2020. cap2 & HOST_CAP2_APST ? "apst " : "",
  2021. cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
  2022. cap2 & HOST_CAP2_BOH ? "boh " : ""
  2023. );
  2024. }
  2025. EXPORT_SYMBOL_GPL(ahci_print_info);
  2026. void ahci_set_em_messages(struct ahci_host_priv *hpriv,
  2027. struct ata_port_info *pi)
  2028. {
  2029. u8 messages;
  2030. void __iomem *mmio = hpriv->mmio;
  2031. u32 em_loc = readl(mmio + HOST_EM_LOC);
  2032. u32 em_ctl = readl(mmio + HOST_EM_CTL);
  2033. if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
  2034. return;
  2035. messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
  2036. if (messages) {
  2037. /* store em_loc */
  2038. hpriv->em_loc = ((em_loc >> 16) * 4);
  2039. hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
  2040. hpriv->em_msg_type = messages;
  2041. pi->flags |= ATA_FLAG_EM;
  2042. if (!(em_ctl & EM_CTL_ALHD))
  2043. pi->flags |= ATA_FLAG_SW_ACTIVITY;
  2044. }
  2045. }
  2046. EXPORT_SYMBOL_GPL(ahci_set_em_messages);
  2047. static int ahci_host_activate_multi_irqs(struct ata_host *host, int irq,
  2048. struct scsi_host_template *sht)
  2049. {
  2050. int i, rc;
  2051. rc = ata_host_start(host);
  2052. if (rc)
  2053. return rc;
  2054. /*
  2055. * Requests IRQs according to AHCI-1.1 when multiple MSIs were
  2056. * allocated. That is one MSI per port, starting from @irq.
  2057. */
  2058. for (i = 0; i < host->n_ports; i++) {
  2059. struct ahci_port_priv *pp = host->ports[i]->private_data;
  2060. /* Do not receive interrupts sent by dummy ports */
  2061. if (!pp) {
  2062. disable_irq(irq + i);
  2063. continue;
  2064. }
  2065. rc = devm_request_threaded_irq(host->dev, irq + i,
  2066. ahci_multi_irqs_intr,
  2067. ahci_port_thread_fn, IRQF_SHARED,
  2068. pp->irq_desc, host->ports[i]);
  2069. if (rc)
  2070. goto out_free_irqs;
  2071. }
  2072. for (i = 0; i < host->n_ports; i++)
  2073. ata_port_desc(host->ports[i], "irq %d", irq + i);
  2074. rc = ata_host_register(host, sht);
  2075. if (rc)
  2076. goto out_free_all_irqs;
  2077. return 0;
  2078. out_free_all_irqs:
  2079. i = host->n_ports;
  2080. out_free_irqs:
  2081. for (i--; i >= 0; i--)
  2082. devm_free_irq(host->dev, irq + i, host->ports[i]);
  2083. return rc;
  2084. }
  2085. /**
  2086. * ahci_host_activate - start AHCI host, request IRQs and register it
  2087. * @host: target ATA host
  2088. * @sht: scsi_host_template to use when registering the host
  2089. *
  2090. * LOCKING:
  2091. * Inherited from calling layer (may sleep).
  2092. *
  2093. * RETURNS:
  2094. * 0 on success, -errno otherwise.
  2095. */
  2096. int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht)
  2097. {
  2098. struct ahci_host_priv *hpriv = host->private_data;
  2099. int irq = hpriv->irq;
  2100. int rc;
  2101. if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
  2102. rc = ahci_host_activate_multi_irqs(host, irq, sht);
  2103. else if (hpriv->flags & AHCI_HFLAG_EDGE_IRQ)
  2104. rc = ata_host_activate(host, irq, ahci_single_edge_irq_intr,
  2105. IRQF_SHARED, sht);
  2106. else
  2107. rc = ata_host_activate(host, irq, ahci_single_level_irq_intr,
  2108. IRQF_SHARED, sht);
  2109. return rc;
  2110. }
  2111. EXPORT_SYMBOL_GPL(ahci_host_activate);
  2112. MODULE_AUTHOR("Jeff Garzik");
  2113. MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
  2114. MODULE_LICENSE("GPL");