head_64.S 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965
  1. /* head.S: Initial boot code for the Sparc64 port of Linux.
  2. *
  3. * Copyright (C) 1996, 1997, 2007 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1996 David Sitsky (David.Sitsky@anu.edu.au)
  5. * Copyright (C) 1997, 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. * Copyright (C) 1997 Miguel de Icaza (miguel@nuclecu.unam.mx)
  7. */
  8. #include <linux/version.h>
  9. #include <linux/errno.h>
  10. #include <linux/threads.h>
  11. #include <linux/init.h>
  12. #include <linux/linkage.h>
  13. #include <asm/thread_info.h>
  14. #include <asm/asi.h>
  15. #include <asm/pstate.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/spitfire.h>
  18. #include <asm/page.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/errno.h>
  21. #include <asm/signal.h>
  22. #include <asm/processor.h>
  23. #include <asm/lsu.h>
  24. #include <asm/dcr.h>
  25. #include <asm/dcu.h>
  26. #include <asm/head.h>
  27. #include <asm/ttable.h>
  28. #include <asm/mmu.h>
  29. #include <asm/cpudata.h>
  30. #include <asm/pil.h>
  31. #include <asm/estate.h>
  32. #include <asm/sfafsr.h>
  33. #include <asm/unistd.h>
  34. /* This section from from _start to sparc64_boot_end should fit into
  35. * 0x0000000000404000 to 0x0000000000408000.
  36. */
  37. .text
  38. .globl start, _start, stext, _stext
  39. _start:
  40. start:
  41. _stext:
  42. stext:
  43. ! 0x0000000000404000
  44. b sparc64_boot
  45. flushw /* Flush register file. */
  46. /* This stuff has to be in sync with SILO and other potential boot loaders
  47. * Fields should be kept upward compatible and whenever any change is made,
  48. * HdrS version should be incremented.
  49. */
  50. .global root_flags, ram_flags, root_dev
  51. .global sparc_ramdisk_image, sparc_ramdisk_size
  52. .global sparc_ramdisk_image64
  53. .ascii "HdrS"
  54. .word LINUX_VERSION_CODE
  55. /* History:
  56. *
  57. * 0x0300 : Supports being located at other than 0x4000
  58. * 0x0202 : Supports kernel params string
  59. * 0x0201 : Supports reboot_command
  60. */
  61. .half 0x0301 /* HdrS version */
  62. root_flags:
  63. .half 1
  64. root_dev:
  65. .half 0
  66. ram_flags:
  67. .half 0
  68. sparc_ramdisk_image:
  69. .word 0
  70. sparc_ramdisk_size:
  71. .word 0
  72. .xword reboot_command
  73. .xword bootstr_info
  74. sparc_ramdisk_image64:
  75. .xword 0
  76. .word _end
  77. /* PROM cif handler code address is in %o4. */
  78. sparc64_boot:
  79. mov %o4, %l7
  80. /* We need to remap the kernel. Use position independent
  81. * code to remap us to KERNBASE.
  82. *
  83. * SILO can invoke us with 32-bit address masking enabled,
  84. * so make sure that's clear.
  85. */
  86. rdpr %pstate, %g1
  87. andn %g1, PSTATE_AM, %g1
  88. wrpr %g1, 0x0, %pstate
  89. ba,a,pt %xcc, 1f
  90. .globl prom_finddev_name, prom_chosen_path, prom_root_node
  91. .globl prom_getprop_name, prom_mmu_name, prom_peer_name
  92. .globl prom_callmethod_name, prom_translate_name, prom_root_compatible
  93. .globl prom_map_name, prom_unmap_name, prom_mmu_ihandle_cache
  94. .globl prom_boot_mapped_pc, prom_boot_mapping_mode
  95. .globl prom_boot_mapping_phys_high, prom_boot_mapping_phys_low
  96. .globl prom_compatible_name, prom_cpu_path, prom_cpu_compatible
  97. .globl is_sun4v, sun4v_chip_type, prom_set_trap_table_name
  98. prom_peer_name:
  99. .asciz "peer"
  100. prom_compatible_name:
  101. .asciz "compatible"
  102. prom_finddev_name:
  103. .asciz "finddevice"
  104. prom_chosen_path:
  105. .asciz "/chosen"
  106. prom_cpu_path:
  107. .asciz "/cpu"
  108. prom_getprop_name:
  109. .asciz "getprop"
  110. prom_mmu_name:
  111. .asciz "mmu"
  112. prom_callmethod_name:
  113. .asciz "call-method"
  114. prom_translate_name:
  115. .asciz "translate"
  116. prom_map_name:
  117. .asciz "map"
  118. prom_unmap_name:
  119. .asciz "unmap"
  120. prom_set_trap_table_name:
  121. .asciz "SUNW,set-trap-table"
  122. prom_sun4v_name:
  123. .asciz "sun4v"
  124. prom_niagara_prefix:
  125. .asciz "SUNW,UltraSPARC-T"
  126. prom_sparc_prefix:
  127. .asciz "SPARC-"
  128. prom_sparc64x_prefix:
  129. .asciz "SPARC64-X"
  130. .align 4
  131. prom_root_compatible:
  132. .skip 64
  133. prom_cpu_compatible:
  134. .skip 64
  135. prom_root_node:
  136. .word 0
  137. prom_mmu_ihandle_cache:
  138. .word 0
  139. prom_boot_mapped_pc:
  140. .word 0
  141. prom_boot_mapping_mode:
  142. .word 0
  143. .align 8
  144. prom_boot_mapping_phys_high:
  145. .xword 0
  146. prom_boot_mapping_phys_low:
  147. .xword 0
  148. is_sun4v:
  149. .word 0
  150. sun4v_chip_type:
  151. .word SUN4V_CHIP_INVALID
  152. 1:
  153. rd %pc, %l0
  154. mov (1b - prom_peer_name), %l1
  155. sub %l0, %l1, %l1
  156. mov 0, %l2
  157. /* prom_root_node = prom_peer(0) */
  158. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "peer"
  159. mov 1, %l3
  160. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  161. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  162. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, 0
  163. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  164. call %l7
  165. add %sp, (2047 + 128), %o0 ! argument array
  166. ldx [%sp + 2047 + 128 + 0x20], %l4 ! prom root node
  167. mov (1b - prom_root_node), %l1
  168. sub %l0, %l1, %l1
  169. stw %l4, [%l1]
  170. mov (1b - prom_getprop_name), %l1
  171. mov (1b - prom_compatible_name), %l2
  172. mov (1b - prom_root_compatible), %l5
  173. sub %l0, %l1, %l1
  174. sub %l0, %l2, %l2
  175. sub %l0, %l5, %l5
  176. /* prom_getproperty(prom_root_node, "compatible",
  177. * &prom_root_compatible, 64)
  178. */
  179. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  180. mov 4, %l3
  181. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  182. mov 1, %l3
  183. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  184. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, prom_root_node
  185. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "compatible"
  186. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_root_compatible
  187. mov 64, %l3
  188. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, size
  189. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  190. call %l7
  191. add %sp, (2047 + 128), %o0 ! argument array
  192. mov (1b - prom_finddev_name), %l1
  193. mov (1b - prom_chosen_path), %l2
  194. mov (1b - prom_boot_mapped_pc), %l3
  195. sub %l0, %l1, %l1
  196. sub %l0, %l2, %l2
  197. sub %l0, %l3, %l3
  198. stw %l0, [%l3]
  199. sub %sp, (192 + 128), %sp
  200. /* chosen_node = prom_finddevice("/chosen") */
  201. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  202. mov 1, %l3
  203. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  204. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  205. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/chosen"
  206. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  207. call %l7
  208. add %sp, (2047 + 128), %o0 ! argument array
  209. ldx [%sp + 2047 + 128 + 0x20], %l4 ! chosen device node
  210. mov (1b - prom_getprop_name), %l1
  211. mov (1b - prom_mmu_name), %l2
  212. mov (1b - prom_mmu_ihandle_cache), %l5
  213. sub %l0, %l1, %l1
  214. sub %l0, %l2, %l2
  215. sub %l0, %l5, %l5
  216. /* prom_mmu_ihandle_cache = prom_getint(chosen_node, "mmu") */
  217. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  218. mov 4, %l3
  219. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  220. mov 1, %l3
  221. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  222. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, chosen_node
  223. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "mmu"
  224. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_mmu_ihandle_cache
  225. mov 4, %l3
  226. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, sizeof(arg3)
  227. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  228. call %l7
  229. add %sp, (2047 + 128), %o0 ! argument array
  230. mov (1b - prom_callmethod_name), %l1
  231. mov (1b - prom_translate_name), %l2
  232. sub %l0, %l1, %l1
  233. sub %l0, %l2, %l2
  234. lduw [%l5], %l5 ! prom_mmu_ihandle_cache
  235. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "call-method"
  236. mov 3, %l3
  237. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 3
  238. mov 5, %l3
  239. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 5
  240. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1: "translate"
  241. stx %l5, [%sp + 2047 + 128 + 0x20] ! arg2: prom_mmu_ihandle_cache
  242. /* PAGE align */
  243. srlx %l0, 13, %l3
  244. sllx %l3, 13, %l3
  245. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: vaddr, our PC
  246. stx %g0, [%sp + 2047 + 128 + 0x30] ! res1
  247. stx %g0, [%sp + 2047 + 128 + 0x38] ! res2
  248. stx %g0, [%sp + 2047 + 128 + 0x40] ! res3
  249. stx %g0, [%sp + 2047 + 128 + 0x48] ! res4
  250. stx %g0, [%sp + 2047 + 128 + 0x50] ! res5
  251. call %l7
  252. add %sp, (2047 + 128), %o0 ! argument array
  253. ldx [%sp + 2047 + 128 + 0x40], %l1 ! translation mode
  254. mov (1b - prom_boot_mapping_mode), %l4
  255. sub %l0, %l4, %l4
  256. stw %l1, [%l4]
  257. mov (1b - prom_boot_mapping_phys_high), %l4
  258. sub %l0, %l4, %l4
  259. ldx [%sp + 2047 + 128 + 0x48], %l2 ! physaddr high
  260. stx %l2, [%l4 + 0x0]
  261. ldx [%sp + 2047 + 128 + 0x50], %l3 ! physaddr low
  262. /* 4MB align */
  263. srlx %l3, ILOG2_4MB, %l3
  264. sllx %l3, ILOG2_4MB, %l3
  265. stx %l3, [%l4 + 0x8]
  266. /* Leave service as-is, "call-method" */
  267. mov 7, %l3
  268. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 7
  269. mov 1, %l3
  270. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  271. mov (1b - prom_map_name), %l3
  272. sub %l0, %l3, %l3
  273. stx %l3, [%sp + 2047 + 128 + 0x18] ! arg1: "map"
  274. /* Leave arg2 as-is, prom_mmu_ihandle_cache */
  275. mov -1, %l3
  276. stx %l3, [%sp + 2047 + 128 + 0x28] ! arg3: mode (-1 default)
  277. /* 4MB align the kernel image size. */
  278. set (_end - KERNBASE), %l3
  279. set ((4 * 1024 * 1024) - 1), %l4
  280. add %l3, %l4, %l3
  281. andn %l3, %l4, %l3
  282. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4: roundup(ksize, 4MB)
  283. sethi %hi(KERNBASE), %l3
  284. stx %l3, [%sp + 2047 + 128 + 0x38] ! arg5: vaddr (KERNBASE)
  285. stx %g0, [%sp + 2047 + 128 + 0x40] ! arg6: empty
  286. mov (1b - prom_boot_mapping_phys_low), %l3
  287. sub %l0, %l3, %l3
  288. ldx [%l3], %l3
  289. stx %l3, [%sp + 2047 + 128 + 0x48] ! arg7: phys addr
  290. call %l7
  291. add %sp, (2047 + 128), %o0 ! argument array
  292. add %sp, (192 + 128), %sp
  293. sethi %hi(prom_root_compatible), %g1
  294. or %g1, %lo(prom_root_compatible), %g1
  295. sethi %hi(prom_sun4v_name), %g7
  296. or %g7, %lo(prom_sun4v_name), %g7
  297. mov 5, %g3
  298. 90: ldub [%g7], %g2
  299. ldub [%g1], %g4
  300. cmp %g2, %g4
  301. bne,pn %icc, 80f
  302. add %g7, 1, %g7
  303. subcc %g3, 1, %g3
  304. bne,pt %xcc, 90b
  305. add %g1, 1, %g1
  306. sethi %hi(is_sun4v), %g1
  307. or %g1, %lo(is_sun4v), %g1
  308. mov 1, %g7
  309. stw %g7, [%g1]
  310. /* cpu_node = prom_finddevice("/cpu") */
  311. mov (1b - prom_finddev_name), %l1
  312. mov (1b - prom_cpu_path), %l2
  313. sub %l0, %l1, %l1
  314. sub %l0, %l2, %l2
  315. sub %sp, (192 + 128), %sp
  316. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "finddevice"
  317. mov 1, %l3
  318. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 1
  319. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  320. stx %l2, [%sp + 2047 + 128 + 0x18] ! arg1, "/cpu"
  321. stx %g0, [%sp + 2047 + 128 + 0x20] ! ret1
  322. call %l7
  323. add %sp, (2047 + 128), %o0 ! argument array
  324. ldx [%sp + 2047 + 128 + 0x20], %l4 ! cpu device node
  325. mov (1b - prom_getprop_name), %l1
  326. mov (1b - prom_compatible_name), %l2
  327. mov (1b - prom_cpu_compatible), %l5
  328. sub %l0, %l1, %l1
  329. sub %l0, %l2, %l2
  330. sub %l0, %l5, %l5
  331. /* prom_getproperty(cpu_node, "compatible",
  332. * &prom_cpu_compatible, 64)
  333. */
  334. stx %l1, [%sp + 2047 + 128 + 0x00] ! service, "getprop"
  335. mov 4, %l3
  336. stx %l3, [%sp + 2047 + 128 + 0x08] ! num_args, 4
  337. mov 1, %l3
  338. stx %l3, [%sp + 2047 + 128 + 0x10] ! num_rets, 1
  339. stx %l4, [%sp + 2047 + 128 + 0x18] ! arg1, cpu_node
  340. stx %l2, [%sp + 2047 + 128 + 0x20] ! arg2, "compatible"
  341. stx %l5, [%sp + 2047 + 128 + 0x28] ! arg3, &prom_cpu_compatible
  342. mov 64, %l3
  343. stx %l3, [%sp + 2047 + 128 + 0x30] ! arg4, size
  344. stx %g0, [%sp + 2047 + 128 + 0x38] ! ret1
  345. call %l7
  346. add %sp, (2047 + 128), %o0 ! argument array
  347. add %sp, (192 + 128), %sp
  348. sethi %hi(prom_cpu_compatible), %g1
  349. or %g1, %lo(prom_cpu_compatible), %g1
  350. sethi %hi(prom_niagara_prefix), %g7
  351. or %g7, %lo(prom_niagara_prefix), %g7
  352. mov 17, %g3
  353. 90: ldub [%g7], %g2
  354. ldub [%g1], %g4
  355. cmp %g2, %g4
  356. bne,pn %icc, 89f
  357. add %g7, 1, %g7
  358. subcc %g3, 1, %g3
  359. bne,pt %xcc, 90b
  360. add %g1, 1, %g1
  361. ba,pt %xcc, 91f
  362. nop
  363. 89: sethi %hi(prom_cpu_compatible), %g1
  364. or %g1, %lo(prom_cpu_compatible), %g1
  365. sethi %hi(prom_sparc_prefix), %g7
  366. or %g7, %lo(prom_sparc_prefix), %g7
  367. mov 6, %g3
  368. 90: ldub [%g7], %g2
  369. ldub [%g1], %g4
  370. cmp %g2, %g4
  371. bne,pn %icc, 4f
  372. add %g7, 1, %g7
  373. subcc %g3, 1, %g3
  374. bne,pt %xcc, 90b
  375. add %g1, 1, %g1
  376. sethi %hi(prom_cpu_compatible), %g1
  377. or %g1, %lo(prom_cpu_compatible), %g1
  378. ldub [%g1 + 6], %g2
  379. cmp %g2, 'T'
  380. be,pt %xcc, 70f
  381. cmp %g2, 'M'
  382. bne,pn %xcc, 49f
  383. nop
  384. 70: ldub [%g1 + 7], %g2
  385. cmp %g2, '3'
  386. be,pt %xcc, 5f
  387. mov SUN4V_CHIP_NIAGARA3, %g4
  388. cmp %g2, '4'
  389. be,pt %xcc, 5f
  390. mov SUN4V_CHIP_NIAGARA4, %g4
  391. cmp %g2, '5'
  392. be,pt %xcc, 5f
  393. mov SUN4V_CHIP_NIAGARA5, %g4
  394. cmp %g2, '6'
  395. be,pt %xcc, 5f
  396. mov SUN4V_CHIP_SPARC_M6, %g4
  397. cmp %g2, '7'
  398. be,pt %xcc, 5f
  399. mov SUN4V_CHIP_SPARC_M7, %g4
  400. ba,pt %xcc, 49f
  401. nop
  402. 91: sethi %hi(prom_cpu_compatible), %g1
  403. or %g1, %lo(prom_cpu_compatible), %g1
  404. ldub [%g1 + 17], %g2
  405. cmp %g2, '1'
  406. be,pt %xcc, 5f
  407. mov SUN4V_CHIP_NIAGARA1, %g4
  408. cmp %g2, '2'
  409. be,pt %xcc, 5f
  410. mov SUN4V_CHIP_NIAGARA2, %g4
  411. 4:
  412. /* Athena */
  413. sethi %hi(prom_cpu_compatible), %g1
  414. or %g1, %lo(prom_cpu_compatible), %g1
  415. sethi %hi(prom_sparc64x_prefix), %g7
  416. or %g7, %lo(prom_sparc64x_prefix), %g7
  417. mov 9, %g3
  418. 41: ldub [%g7], %g2
  419. ldub [%g1], %g4
  420. cmp %g2, %g4
  421. bne,pn %icc, 49f
  422. add %g7, 1, %g7
  423. subcc %g3, 1, %g3
  424. bne,pt %xcc, 41b
  425. add %g1, 1, %g1
  426. mov SUN4V_CHIP_SPARC64X, %g4
  427. ba,pt %xcc, 5f
  428. nop
  429. 49:
  430. mov SUN4V_CHIP_UNKNOWN, %g4
  431. 5: sethi %hi(sun4v_chip_type), %g2
  432. or %g2, %lo(sun4v_chip_type), %g2
  433. stw %g4, [%g2]
  434. 80:
  435. BRANCH_IF_SUN4V(g1, jump_to_sun4u_init)
  436. BRANCH_IF_CHEETAH_BASE(g1,g7,cheetah_boot)
  437. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,cheetah_plus_boot)
  438. ba,pt %xcc, spitfire_boot
  439. nop
  440. cheetah_plus_boot:
  441. /* Preserve OBP chosen DCU and DCR register settings. */
  442. ba,pt %xcc, cheetah_generic_boot
  443. nop
  444. cheetah_boot:
  445. mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
  446. wr %g1, %asr18
  447. sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  448. or %g7, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7
  449. sllx %g7, 32, %g7
  450. or %g7, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g7
  451. stxa %g7, [%g0] ASI_DCU_CONTROL_REG
  452. membar #Sync
  453. cheetah_generic_boot:
  454. mov TSB_EXTENSION_P, %g3
  455. stxa %g0, [%g3] ASI_DMMU
  456. stxa %g0, [%g3] ASI_IMMU
  457. membar #Sync
  458. mov TSB_EXTENSION_S, %g3
  459. stxa %g0, [%g3] ASI_DMMU
  460. membar #Sync
  461. mov TSB_EXTENSION_N, %g3
  462. stxa %g0, [%g3] ASI_DMMU
  463. stxa %g0, [%g3] ASI_IMMU
  464. membar #Sync
  465. ba,a,pt %xcc, jump_to_sun4u_init
  466. spitfire_boot:
  467. /* Typically PROM has already enabled both MMU's and both on-chip
  468. * caches, but we do it here anyway just to be paranoid.
  469. */
  470. mov (LSU_CONTROL_IC|LSU_CONTROL_DC|LSU_CONTROL_IM|LSU_CONTROL_DM), %g1
  471. stxa %g1, [%g0] ASI_LSU_CONTROL
  472. membar #Sync
  473. jump_to_sun4u_init:
  474. /*
  475. * Make sure we are in privileged mode, have address masking,
  476. * using the ordinary globals and have enabled floating
  477. * point.
  478. *
  479. * Again, typically PROM has left %pil at 13 or similar, and
  480. * (PSTATE_PRIV | PSTATE_PEF | PSTATE_IE) in %pstate.
  481. */
  482. wrpr %g0, (PSTATE_PRIV|PSTATE_PEF|PSTATE_IE), %pstate
  483. wr %g0, 0, %fprs
  484. set sun4u_init, %g2
  485. jmpl %g2 + %g0, %g0
  486. nop
  487. __REF
  488. sun4u_init:
  489. BRANCH_IF_SUN4V(g1, sun4v_init)
  490. /* Set ctx 0 */
  491. mov PRIMARY_CONTEXT, %g7
  492. stxa %g0, [%g7] ASI_DMMU
  493. membar #Sync
  494. mov SECONDARY_CONTEXT, %g7
  495. stxa %g0, [%g7] ASI_DMMU
  496. membar #Sync
  497. ba,pt %xcc, sun4u_continue
  498. nop
  499. sun4v_init:
  500. /* Set ctx 0 */
  501. mov PRIMARY_CONTEXT, %g7
  502. stxa %g0, [%g7] ASI_MMU
  503. membar #Sync
  504. mov SECONDARY_CONTEXT, %g7
  505. stxa %g0, [%g7] ASI_MMU
  506. membar #Sync
  507. ba,pt %xcc, niagara_tlb_fixup
  508. nop
  509. sun4u_continue:
  510. BRANCH_IF_ANY_CHEETAH(g1, g7, cheetah_tlb_fixup)
  511. ba,pt %xcc, spitfire_tlb_fixup
  512. nop
  513. niagara_tlb_fixup:
  514. mov 3, %g2 /* Set TLB type to hypervisor. */
  515. sethi %hi(tlb_type), %g1
  516. stw %g2, [%g1 + %lo(tlb_type)]
  517. /* Patch copy/clear ops. */
  518. sethi %hi(sun4v_chip_type), %g1
  519. lduw [%g1 + %lo(sun4v_chip_type)], %g1
  520. cmp %g1, SUN4V_CHIP_NIAGARA1
  521. be,pt %xcc, niagara_patch
  522. cmp %g1, SUN4V_CHIP_NIAGARA2
  523. be,pt %xcc, niagara2_patch
  524. nop
  525. cmp %g1, SUN4V_CHIP_NIAGARA3
  526. be,pt %xcc, niagara2_patch
  527. nop
  528. cmp %g1, SUN4V_CHIP_NIAGARA4
  529. be,pt %xcc, niagara4_patch
  530. nop
  531. cmp %g1, SUN4V_CHIP_NIAGARA5
  532. be,pt %xcc, niagara4_patch
  533. nop
  534. cmp %g1, SUN4V_CHIP_SPARC_M6
  535. be,pt %xcc, niagara4_patch
  536. nop
  537. cmp %g1, SUN4V_CHIP_SPARC_M7
  538. be,pt %xcc, niagara4_patch
  539. nop
  540. call generic_patch_copyops
  541. nop
  542. call generic_patch_bzero
  543. nop
  544. call generic_patch_pageops
  545. nop
  546. ba,a,pt %xcc, 80f
  547. niagara4_patch:
  548. call niagara4_patch_copyops
  549. nop
  550. call niagara4_patch_bzero
  551. nop
  552. call niagara4_patch_pageops
  553. nop
  554. ba,a,pt %xcc, 80f
  555. niagara2_patch:
  556. call niagara2_patch_copyops
  557. nop
  558. call niagara_patch_bzero
  559. nop
  560. call niagara_patch_pageops
  561. nop
  562. ba,a,pt %xcc, 80f
  563. niagara_patch:
  564. call niagara_patch_copyops
  565. nop
  566. call niagara_patch_bzero
  567. nop
  568. call niagara_patch_pageops
  569. nop
  570. 80:
  571. /* Patch TLB/cache ops. */
  572. call hypervisor_patch_cachetlbops
  573. nop
  574. ba,pt %xcc, tlb_fixup_done
  575. nop
  576. cheetah_tlb_fixup:
  577. mov 2, %g2 /* Set TLB type to cheetah+. */
  578. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f)
  579. mov 1, %g2 /* Set TLB type to cheetah. */
  580. 1: sethi %hi(tlb_type), %g1
  581. stw %g2, [%g1 + %lo(tlb_type)]
  582. /* Patch copy/page operations to cheetah optimized versions. */
  583. call cheetah_patch_copyops
  584. nop
  585. call cheetah_patch_copy_page
  586. nop
  587. call cheetah_patch_cachetlbops
  588. nop
  589. ba,pt %xcc, tlb_fixup_done
  590. nop
  591. spitfire_tlb_fixup:
  592. /* Set TLB type to spitfire. */
  593. mov 0, %g2
  594. sethi %hi(tlb_type), %g1
  595. stw %g2, [%g1 + %lo(tlb_type)]
  596. tlb_fixup_done:
  597. sethi %hi(init_thread_union), %g6
  598. or %g6, %lo(init_thread_union), %g6
  599. ldx [%g6 + TI_TASK], %g4
  600. wr %g0, ASI_P, %asi
  601. mov 1, %g1
  602. sllx %g1, THREAD_SHIFT, %g1
  603. sub %g1, (STACKFRAME_SZ + STACK_BIAS), %g1
  604. add %g6, %g1, %sp
  605. /* Set per-cpu pointer initially to zero, this makes
  606. * the boot-cpu use the in-kernel-image per-cpu areas
  607. * before setup_per_cpu_area() is invoked.
  608. */
  609. clr %g5
  610. wrpr %g0, 0, %wstate
  611. wrpr %g0, 0x0, %tl
  612. /* Clear the bss */
  613. sethi %hi(__bss_start), %o0
  614. or %o0, %lo(__bss_start), %o0
  615. sethi %hi(_end), %o1
  616. or %o1, %lo(_end), %o1
  617. call __bzero
  618. sub %o1, %o0, %o1
  619. #ifdef CONFIG_LOCKDEP
  620. /* We have this call this super early, as even prom_init can grab
  621. * spinlocks and thus call into the lockdep code.
  622. */
  623. call lockdep_init
  624. nop
  625. #endif
  626. call prom_init
  627. mov %l7, %o0 ! OpenPROM cif handler
  628. /* To create a one-register-window buffer between the kernel's
  629. * initial stack and the last stack frame we use from the firmware,
  630. * do the rest of the boot from a C helper function.
  631. */
  632. call start_early_boot
  633. nop
  634. /* Not reached... */
  635. .previous
  636. /* This is meant to allow the sharing of this code between
  637. * boot processor invocation (via setup_tba() below) and
  638. * secondary processor startup (via trampoline.S). The
  639. * former does use this code, the latter does not yet due
  640. * to some complexities. That should be fixed up at some
  641. * point.
  642. *
  643. * There used to be enormous complexity wrt. transferring
  644. * over from the firmware's trap table to the Linux kernel's.
  645. * For example, there was a chicken & egg problem wrt. building
  646. * the OBP page tables, yet needing to be on the Linux kernel
  647. * trap table (to translate PAGE_OFFSET addresses) in order to
  648. * do that.
  649. *
  650. * We now handle OBP tlb misses differently, via linear lookups
  651. * into the prom_trans[] array. So that specific problem no
  652. * longer exists. Yet, unfortunately there are still some issues
  653. * preventing trampoline.S from using this code... ho hum.
  654. */
  655. .globl setup_trap_table
  656. setup_trap_table:
  657. save %sp, -192, %sp
  658. /* Force interrupts to be disabled. */
  659. rdpr %pstate, %l0
  660. andn %l0, PSTATE_IE, %o1
  661. wrpr %o1, 0x0, %pstate
  662. rdpr %pil, %l1
  663. wrpr %g0, PIL_NORMAL_MAX, %pil
  664. /* Make the firmware call to jump over to the Linux trap table. */
  665. sethi %hi(is_sun4v), %o0
  666. lduw [%o0 + %lo(is_sun4v)], %o0
  667. brz,pt %o0, 1f
  668. nop
  669. TRAP_LOAD_TRAP_BLOCK(%g2, %g3)
  670. add %g2, TRAP_PER_CPU_FAULT_INFO, %g2
  671. stxa %g2, [%g0] ASI_SCRATCHPAD
  672. /* Compute physical address:
  673. *
  674. * paddr = kern_base + (mmfsa_vaddr - KERNBASE)
  675. */
  676. sethi %hi(KERNBASE), %g3
  677. sub %g2, %g3, %g2
  678. sethi %hi(kern_base), %g3
  679. ldx [%g3 + %lo(kern_base)], %g3
  680. add %g2, %g3, %o1
  681. sethi %hi(sparc64_ttable_tl0), %o0
  682. set prom_set_trap_table_name, %g2
  683. stx %g2, [%sp + 2047 + 128 + 0x00]
  684. mov 2, %g2
  685. stx %g2, [%sp + 2047 + 128 + 0x08]
  686. mov 0, %g2
  687. stx %g2, [%sp + 2047 + 128 + 0x10]
  688. stx %o0, [%sp + 2047 + 128 + 0x18]
  689. stx %o1, [%sp + 2047 + 128 + 0x20]
  690. sethi %hi(p1275buf), %g2
  691. or %g2, %lo(p1275buf), %g2
  692. ldx [%g2 + 0x08], %o1
  693. call %o1
  694. add %sp, (2047 + 128), %o0
  695. ba,pt %xcc, 2f
  696. nop
  697. 1: sethi %hi(sparc64_ttable_tl0), %o0
  698. set prom_set_trap_table_name, %g2
  699. stx %g2, [%sp + 2047 + 128 + 0x00]
  700. mov 1, %g2
  701. stx %g2, [%sp + 2047 + 128 + 0x08]
  702. mov 0, %g2
  703. stx %g2, [%sp + 2047 + 128 + 0x10]
  704. stx %o0, [%sp + 2047 + 128 + 0x18]
  705. sethi %hi(p1275buf), %g2
  706. or %g2, %lo(p1275buf), %g2
  707. ldx [%g2 + 0x08], %o1
  708. call %o1
  709. add %sp, (2047 + 128), %o0
  710. /* Start using proper page size encodings in ctx register. */
  711. 2: sethi %hi(sparc64_kern_pri_context), %g3
  712. ldx [%g3 + %lo(sparc64_kern_pri_context)], %g2
  713. mov PRIMARY_CONTEXT, %g1
  714. 661: stxa %g2, [%g1] ASI_DMMU
  715. .section .sun4v_1insn_patch, "ax"
  716. .word 661b
  717. stxa %g2, [%g1] ASI_MMU
  718. .previous
  719. membar #Sync
  720. BRANCH_IF_SUN4V(o2, 1f)
  721. /* Kill PROM timer */
  722. sethi %hi(0x80000000), %o2
  723. sllx %o2, 32, %o2
  724. wr %o2, 0, %tick_cmpr
  725. BRANCH_IF_ANY_CHEETAH(o2, o3, 1f)
  726. ba,pt %xcc, 2f
  727. nop
  728. /* Disable STICK_INT interrupts. */
  729. 1:
  730. sethi %hi(0x80000000), %o2
  731. sllx %o2, 32, %o2
  732. wr %o2, %asr25
  733. 2:
  734. wrpr %g0, %g0, %wstate
  735. call init_irqwork_curcpu
  736. nop
  737. /* Now we can restore interrupt state. */
  738. wrpr %l0, 0, %pstate
  739. wrpr %l1, 0x0, %pil
  740. ret
  741. restore
  742. .globl setup_tba
  743. setup_tba:
  744. save %sp, -192, %sp
  745. /* The boot processor is the only cpu which invokes this
  746. * routine, the other cpus set things up via trampoline.S.
  747. * So save the OBP trap table address here.
  748. */
  749. rdpr %tba, %g7
  750. sethi %hi(prom_tba), %o1
  751. or %o1, %lo(prom_tba), %o1
  752. stx %g7, [%o1]
  753. call setup_trap_table
  754. nop
  755. ret
  756. restore
  757. sparc64_boot_end:
  758. #include "etrap_64.S"
  759. #include "rtrap_64.S"
  760. #include "winfixup.S"
  761. #include "fpu_traps.S"
  762. #include "ivec.S"
  763. #include "getsetcc.S"
  764. #include "utrap.S"
  765. #include "spiterrs.S"
  766. #include "cherrs.S"
  767. #include "misctrap.S"
  768. #include "syscalls.S"
  769. #include "helpers.S"
  770. #include "hvcalls.S"
  771. #include "sun4v_tlb_miss.S"
  772. #include "sun4v_ivec.S"
  773. #include "ktlb.S"
  774. #include "tsb.S"
  775. /*
  776. * The following skip makes sure the trap table in ttable.S is aligned
  777. * on a 32K boundary as required by the v9 specs for TBA register.
  778. *
  779. * We align to a 32K boundary, then we have the 32K kernel TSB,
  780. * the 64K kernel 4MB TSB, and then the 32K aligned trap table.
  781. */
  782. 1:
  783. .skip 0x4000 + _start - 1b
  784. ! 0x0000000000408000
  785. .globl swapper_tsb
  786. swapper_tsb:
  787. .skip (32 * 1024)
  788. .globl swapper_4m_tsb
  789. swapper_4m_tsb:
  790. .skip (64 * 1024)
  791. ! 0x0000000000420000
  792. /* Some care needs to be exercised if you try to move the
  793. * location of the trap table relative to other things. For
  794. * one thing there are br* instructions in some of the
  795. * trap table entires which branch back to code in ktlb.S
  796. * Those instructions can only handle a signed 16-bit
  797. * displacement.
  798. *
  799. * There is a binutils bug (bugzilla #4558) which causes
  800. * the relocation overflow checks for such instructions to
  801. * not be done correctly. So bintuils will not notice the
  802. * error and will instead write junk into the relocation and
  803. * you'll have an unbootable kernel.
  804. */
  805. #include "ttable_64.S"
  806. ! 0x0000000000428000
  807. #include "systbls_64.S"
  808. .data
  809. .align 8
  810. .globl prom_tba, tlb_type
  811. prom_tba: .xword 0
  812. tlb_type: .word 0 /* Must NOT end up in BSS */
  813. .section ".fixup",#alloc,#execinstr
  814. .globl __ret_efault, __retl_efault, __ret_one, __retl_one
  815. ENTRY(__ret_efault)
  816. ret
  817. restore %g0, -EFAULT, %o0
  818. ENDPROC(__ret_efault)
  819. ENTRY(__retl_efault)
  820. retl
  821. mov -EFAULT, %o0
  822. ENDPROC(__retl_efault)
  823. ENTRY(__retl_one)
  824. retl
  825. mov 1, %o0
  826. ENDPROC(__retl_one)
  827. ENTRY(__ret_one_asi)
  828. wr %g0, ASI_AIUS, %asi
  829. ret
  830. restore %g0, 1, %o0
  831. ENDPROC(__ret_one_asi)
  832. ENTRY(__retl_one_asi)
  833. wr %g0, ASI_AIUS, %asi
  834. retl
  835. mov 1, %o0
  836. ENDPROC(__retl_one_asi)
  837. ENTRY(__retl_o1)
  838. retl
  839. mov %o1, %o0
  840. ENDPROC(__retl_o1)