clock-sh7269.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * arch/sh/kernel/cpu/sh2a/clock-sh7269.c
  3. *
  4. * SH7269 clock framework support
  5. *
  6. * Copyright (C) 2012 Phil Edworthy
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/io.h>
  15. #include <linux/clkdev.h>
  16. #include <asm/clock.h>
  17. /* SH7269 registers */
  18. #define FRQCR 0xfffe0010
  19. #define STBCR3 0xfffe0408
  20. #define STBCR4 0xfffe040c
  21. #define STBCR5 0xfffe0410
  22. #define STBCR6 0xfffe0414
  23. #define STBCR7 0xfffe0418
  24. #define PLL_RATE 20
  25. /* Fixed 32 KHz root clock for RTC */
  26. static struct clk r_clk = {
  27. .rate = 32768,
  28. };
  29. /*
  30. * Default rate for the root input clock, reset this with clk_set_rate()
  31. * from the platform code.
  32. */
  33. static struct clk extal_clk = {
  34. .rate = 13340000,
  35. };
  36. static unsigned long pll_recalc(struct clk *clk)
  37. {
  38. return clk->parent->rate * PLL_RATE;
  39. }
  40. static struct sh_clk_ops pll_clk_ops = {
  41. .recalc = pll_recalc,
  42. };
  43. static struct clk pll_clk = {
  44. .ops = &pll_clk_ops,
  45. .parent = &extal_clk,
  46. .flags = CLK_ENABLE_ON_INIT,
  47. };
  48. static unsigned long peripheral0_recalc(struct clk *clk)
  49. {
  50. return clk->parent->rate / 8;
  51. }
  52. static struct sh_clk_ops peripheral0_clk_ops = {
  53. .recalc = peripheral0_recalc,
  54. };
  55. static struct clk peripheral0_clk = {
  56. .ops = &peripheral0_clk_ops,
  57. .parent = &pll_clk,
  58. .flags = CLK_ENABLE_ON_INIT,
  59. };
  60. static unsigned long peripheral1_recalc(struct clk *clk)
  61. {
  62. return clk->parent->rate / 4;
  63. }
  64. static struct sh_clk_ops peripheral1_clk_ops = {
  65. .recalc = peripheral1_recalc,
  66. };
  67. static struct clk peripheral1_clk = {
  68. .ops = &peripheral1_clk_ops,
  69. .parent = &pll_clk,
  70. .flags = CLK_ENABLE_ON_INIT,
  71. };
  72. struct clk *main_clks[] = {
  73. &r_clk,
  74. &extal_clk,
  75. &pll_clk,
  76. &peripheral0_clk,
  77. &peripheral1_clk,
  78. };
  79. static int div2[] = { 1, 2, 0, 4 };
  80. static struct clk_div_mult_table div4_div_mult_table = {
  81. .divisors = div2,
  82. .nr_divisors = ARRAY_SIZE(div2),
  83. };
  84. static struct clk_div4_table div4_table = {
  85. .div_mult_table = &div4_div_mult_table,
  86. };
  87. enum { DIV4_I, DIV4_B,
  88. DIV4_NR };
  89. #define DIV4(_reg, _bit, _mask, _flags) \
  90. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  91. /* The mask field specifies the div2 entries that are valid */
  92. struct clk div4_clks[DIV4_NR] = {
  93. [DIV4_I] = DIV4(FRQCR, 8, 0xB, CLK_ENABLE_REG_16BIT
  94. | CLK_ENABLE_ON_INIT),
  95. [DIV4_B] = DIV4(FRQCR, 4, 0xA, CLK_ENABLE_REG_16BIT
  96. | CLK_ENABLE_ON_INIT),
  97. };
  98. enum { MSTP72,
  99. MSTP60,
  100. MSTP47, MSTP46, MSTP45, MSTP44, MSTP43, MSTP42, MSTP41, MSTP40,
  101. MSTP35, MSTP32, MSTP30,
  102. MSTP_NR };
  103. static struct clk mstp_clks[MSTP_NR] = {
  104. [MSTP72] = SH_CLK_MSTP8(&peripheral0_clk, STBCR7, 2, 0), /* CMT */
  105. [MSTP60] = SH_CLK_MSTP8(&peripheral1_clk, STBCR6, 0, 0), /* USB */
  106. [MSTP47] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 7, 0), /* SCIF0 */
  107. [MSTP46] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 6, 0), /* SCIF1 */
  108. [MSTP45] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 5, 0), /* SCIF2 */
  109. [MSTP44] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 4, 0), /* SCIF3 */
  110. [MSTP43] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 3, 0), /* SCIF4 */
  111. [MSTP42] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 2, 0), /* SCIF5 */
  112. [MSTP41] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 1, 0), /* SCIF6 */
  113. [MSTP40] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 0, 0), /* SCIF7 */
  114. [MSTP35] = SH_CLK_MSTP8(&peripheral0_clk, STBCR3, 5, 0), /* MTU2 */
  115. [MSTP32] = SH_CLK_MSTP8(&peripheral1_clk, STBCR3, 2, 0), /* ADC */
  116. [MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0), /* RTC */
  117. };
  118. static struct clk_lookup lookups[] = {
  119. /* main clocks */
  120. CLKDEV_CON_ID("rclk", &r_clk),
  121. CLKDEV_CON_ID("extal", &extal_clk),
  122. CLKDEV_CON_ID("pll_clk", &pll_clk),
  123. CLKDEV_CON_ID("peripheral_clk", &peripheral1_clk),
  124. /* DIV4 clocks */
  125. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  126. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  127. /* MSTP clocks */
  128. CLKDEV_ICK_ID("sci_fck", "sh-sci.0", &mstp_clks[MSTP47]),
  129. CLKDEV_ICK_ID("sci_fck", "sh-sci.1", &mstp_clks[MSTP46]),
  130. CLKDEV_ICK_ID("sci_fck", "sh-sci.2", &mstp_clks[MSTP45]),
  131. CLKDEV_ICK_ID("sci_fck", "sh-sci.3", &mstp_clks[MSTP44]),
  132. CLKDEV_ICK_ID("sci_fck", "sh-sci.4", &mstp_clks[MSTP43]),
  133. CLKDEV_ICK_ID("sci_fck", "sh-sci.5", &mstp_clks[MSTP42]),
  134. CLKDEV_ICK_ID("sci_fck", "sh-sci.6", &mstp_clks[MSTP41]),
  135. CLKDEV_ICK_ID("sci_fck", "sh-sci.7", &mstp_clks[MSTP40]),
  136. CLKDEV_ICK_ID("fck", "sh-cmt-16.0", &mstp_clks[MSTP72]),
  137. CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]),
  138. CLKDEV_ICK_ID("fck", "sh-mtu2", &mstp_clks[MSTP35]),
  139. CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]),
  140. CLKDEV_CON_ID("rtc0", &mstp_clks[MSTP30]),
  141. };
  142. int __init arch_clk_init(void)
  143. {
  144. int k, ret = 0;
  145. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  146. ret = clk_register(main_clks[k]);
  147. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  148. if (!ret)
  149. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  150. if (!ret)
  151. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  152. return ret;
  153. }