fixups-se7751.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. #include <linux/kernel.h>
  2. #include <linux/types.h>
  3. #include <linux/init.h>
  4. #include <linux/delay.h>
  5. #include <linux/pci.h>
  6. #include <linux/io.h>
  7. #include <linux/sh_intc.h>
  8. #include "pci-sh4.h"
  9. int __init pcibios_map_platform_irq(const struct pci_dev *, u8 slot, u8 pin)
  10. {
  11. switch (slot) {
  12. case 0: return evt2irq(0x3a0);
  13. case 1: return evt2irq(0x3a0); /* AMD Ethernet controller */
  14. case 2: return -1;
  15. case 3: return -1;
  16. case 4: return -1;
  17. default:
  18. printk("PCI: Bad IRQ mapping request for slot %d\n", slot);
  19. return -1;
  20. }
  21. }
  22. #define PCIMCR_MRSET_OFF 0xBFFFFFFF
  23. #define PCIMCR_RFSH_OFF 0xFFFFFFFB
  24. /*
  25. * Only long word accesses of the PCIC's internal local registers and the
  26. * configuration registers from the CPU is supported.
  27. */
  28. #define PCIC_WRITE(x,v) writel((v), PCI_REG(x))
  29. #define PCIC_READ(x) readl(PCI_REG(x))
  30. /*
  31. * Description: This function sets up and initializes the pcic, sets
  32. * up the BARS, maps the DRAM into the address space etc, etc.
  33. */
  34. int pci_fixup_pcic(struct pci_channel *chan)
  35. {
  36. unsigned long bcr1, wcr1, wcr2, wcr3, mcr;
  37. unsigned short bcr2;
  38. /*
  39. * Initialize the slave bus controller on the pcic. The values used
  40. * here should not be hardcoded, but they should be taken from the bsc
  41. * on the processor, to make this function as generic as possible.
  42. * (i.e. Another sbc may usr different SDRAM timing settings -- in order
  43. * for the pcic to work, its settings need to be exactly the same.)
  44. */
  45. bcr1 = (*(volatile unsigned long*)(SH7751_BCR1));
  46. bcr2 = (*(volatile unsigned short*)(SH7751_BCR2));
  47. wcr1 = (*(volatile unsigned long*)(SH7751_WCR1));
  48. wcr2 = (*(volatile unsigned long*)(SH7751_WCR2));
  49. wcr3 = (*(volatile unsigned long*)(SH7751_WCR3));
  50. mcr = (*(volatile unsigned long*)(SH7751_MCR));
  51. bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */
  52. (*(volatile unsigned long*)(SH7751_BCR1)) = bcr1;
  53. bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
  54. PCIC_WRITE(SH7751_PCIBCR1, bcr1); /* PCIC BCR1 */
  55. PCIC_WRITE(SH7751_PCIBCR2, bcr2); /* PCIC BCR2 */
  56. PCIC_WRITE(SH7751_PCIWCR1, wcr1); /* PCIC WCR1 */
  57. PCIC_WRITE(SH7751_PCIWCR2, wcr2); /* PCIC WCR2 */
  58. PCIC_WRITE(SH7751_PCIWCR3, wcr3); /* PCIC WCR3 */
  59. mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
  60. PCIC_WRITE(SH7751_PCIMCR, mcr); /* PCIC MCR */
  61. /* Enable all interrupts, so we know what to fix */
  62. PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff);
  63. PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f);
  64. /* Set up standard PCI config registers */
  65. PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */
  66. PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */
  67. PCIC_WRITE(SH7751_PCICONF4, 0xab000001); /* PCI I/O address (local regs) */
  68. PCIC_WRITE(SH7751_PCICONF5, 0x0c000000); /* PCI MEM address (local RAM) */
  69. PCIC_WRITE(SH7751_PCICONF6, 0xd0000000); /* PCI MEM address (unused) */
  70. PCIC_WRITE(SH7751_PCICONF11, 0x35051054); /* PCI Subsystem ID & Vendor ID */
  71. PCIC_WRITE(SH7751_PCILSR0, 0x03f00000); /* MEM (full 64M exposed) */
  72. PCIC_WRITE(SH7751_PCILSR1, 0x00000000); /* MEM (unused) */
  73. PCIC_WRITE(SH7751_PCILAR0, 0x0c000000); /* MEM (direct map from PCI) */
  74. PCIC_WRITE(SH7751_PCILAR1, 0x00000000); /* MEM (unused) */
  75. /* Now turn it on... */
  76. PCIC_WRITE(SH7751_PCICR, 0xa5000001);
  77. /*
  78. * Set PCIMBR and PCIIOBR here, assuming a single window
  79. * (16M MEM, 256K IO) is enough. If a larger space is
  80. * needed, the readx/writex and inx/outx functions will
  81. * have to do more (e.g. setting registers for each call).
  82. */
  83. /*
  84. * Set the MBR so PCI address is one-to-one with window,
  85. * meaning all calls go straight through... use BUG_ON to
  86. * catch erroneous assumption.
  87. */
  88. BUG_ON(chan->resources[1].start != SH7751_PCI_MEMORY_BASE);
  89. PCIC_WRITE(SH7751_PCIMBR, chan->resources[1].start);
  90. /* Set IOBR for window containing area specified in pci.h */
  91. PCIC_WRITE(SH7751_PCIIOBR, (chan->resources[0].start & SH7751_PCIIOBR_MASK));
  92. /* All done, may as well say so... */
  93. printk("SH7751 PCI: Finished initialization of the PCI controller\n");
  94. return 1;
  95. }