interrupt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Cell Internal Interrupt Controller
  3. *
  4. * Copyright (C) 2006 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  5. * IBM, Corp.
  6. *
  7. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  8. *
  9. * Author: Arnd Bergmann <arndb@de.ibm.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * TODO:
  26. * - Fix various assumptions related to HW CPU numbers vs. linux CPU numbers
  27. * vs node numbers in the setup code
  28. * - Implement proper handling of maxcpus=1/2 (that is, routing of irqs from
  29. * a non-active node to the active node)
  30. */
  31. #include <linux/interrupt.h>
  32. #include <linux/irq.h>
  33. #include <linux/export.h>
  34. #include <linux/percpu.h>
  35. #include <linux/types.h>
  36. #include <linux/ioport.h>
  37. #include <linux/kernel_stat.h>
  38. #include <asm/io.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/prom.h>
  41. #include <asm/ptrace.h>
  42. #include <asm/machdep.h>
  43. #include <asm/cell-regs.h>
  44. #include "interrupt.h"
  45. struct iic {
  46. struct cbe_iic_thread_regs __iomem *regs;
  47. u8 target_id;
  48. u8 eoi_stack[16];
  49. int eoi_ptr;
  50. struct device_node *node;
  51. };
  52. static DEFINE_PER_CPU(struct iic, cpu_iic);
  53. #define IIC_NODE_COUNT 2
  54. static struct irq_domain *iic_host;
  55. /* Convert between "pending" bits and hw irq number */
  56. static irq_hw_number_t iic_pending_to_hwnum(struct cbe_iic_pending_bits bits)
  57. {
  58. unsigned char unit = bits.source & 0xf;
  59. unsigned char node = bits.source >> 4;
  60. unsigned char class = bits.class & 3;
  61. /* Decode IPIs */
  62. if (bits.flags & CBE_IIC_IRQ_IPI)
  63. return IIC_IRQ_TYPE_IPI | (bits.prio >> 4);
  64. else
  65. return (node << IIC_IRQ_NODE_SHIFT) | (class << 4) | unit;
  66. }
  67. static void iic_mask(struct irq_data *d)
  68. {
  69. }
  70. static void iic_unmask(struct irq_data *d)
  71. {
  72. }
  73. static void iic_eoi(struct irq_data *d)
  74. {
  75. struct iic *iic = this_cpu_ptr(&cpu_iic);
  76. out_be64(&iic->regs->prio, iic->eoi_stack[--iic->eoi_ptr]);
  77. BUG_ON(iic->eoi_ptr < 0);
  78. }
  79. static struct irq_chip iic_chip = {
  80. .name = "CELL-IIC",
  81. .irq_mask = iic_mask,
  82. .irq_unmask = iic_unmask,
  83. .irq_eoi = iic_eoi,
  84. };
  85. static void iic_ioexc_eoi(struct irq_data *d)
  86. {
  87. }
  88. static void iic_ioexc_cascade(unsigned int irq, struct irq_desc *desc)
  89. {
  90. struct irq_chip *chip = irq_desc_get_chip(desc);
  91. struct cbe_iic_regs __iomem *node_iic =
  92. (void __iomem *)irq_desc_get_handler_data(desc);
  93. unsigned int base = (irq & 0xffffff00) | IIC_IRQ_TYPE_IOEXC;
  94. unsigned long bits, ack;
  95. int cascade;
  96. for (;;) {
  97. bits = in_be64(&node_iic->iic_is);
  98. if (bits == 0)
  99. break;
  100. /* pre-ack edge interrupts */
  101. ack = bits & IIC_ISR_EDGE_MASK;
  102. if (ack)
  103. out_be64(&node_iic->iic_is, ack);
  104. /* handle them */
  105. for (cascade = 63; cascade >= 0; cascade--)
  106. if (bits & (0x8000000000000000UL >> cascade)) {
  107. unsigned int cirq =
  108. irq_linear_revmap(iic_host,
  109. base | cascade);
  110. if (cirq != NO_IRQ)
  111. generic_handle_irq(cirq);
  112. }
  113. /* post-ack level interrupts */
  114. ack = bits & ~IIC_ISR_EDGE_MASK;
  115. if (ack)
  116. out_be64(&node_iic->iic_is, ack);
  117. }
  118. chip->irq_eoi(&desc->irq_data);
  119. }
  120. static struct irq_chip iic_ioexc_chip = {
  121. .name = "CELL-IOEX",
  122. .irq_mask = iic_mask,
  123. .irq_unmask = iic_unmask,
  124. .irq_eoi = iic_ioexc_eoi,
  125. };
  126. /* Get an IRQ number from the pending state register of the IIC */
  127. static unsigned int iic_get_irq(void)
  128. {
  129. struct cbe_iic_pending_bits pending;
  130. struct iic *iic;
  131. unsigned int virq;
  132. iic = this_cpu_ptr(&cpu_iic);
  133. *(unsigned long *) &pending =
  134. in_be64((u64 __iomem *) &iic->regs->pending_destr);
  135. if (!(pending.flags & CBE_IIC_IRQ_VALID))
  136. return NO_IRQ;
  137. virq = irq_linear_revmap(iic_host, iic_pending_to_hwnum(pending));
  138. if (virq == NO_IRQ)
  139. return NO_IRQ;
  140. iic->eoi_stack[++iic->eoi_ptr] = pending.prio;
  141. BUG_ON(iic->eoi_ptr > 15);
  142. return virq;
  143. }
  144. void iic_setup_cpu(void)
  145. {
  146. out_be64(&this_cpu_ptr(&cpu_iic)->regs->prio, 0xff);
  147. }
  148. u8 iic_get_target_id(int cpu)
  149. {
  150. return per_cpu(cpu_iic, cpu).target_id;
  151. }
  152. EXPORT_SYMBOL_GPL(iic_get_target_id);
  153. #ifdef CONFIG_SMP
  154. /* Use the highest interrupt priorities for IPI */
  155. static inline int iic_msg_to_irq(int msg)
  156. {
  157. return IIC_IRQ_TYPE_IPI + 0xf - msg;
  158. }
  159. void iic_message_pass(int cpu, int msg)
  160. {
  161. out_be64(&per_cpu(cpu_iic, cpu).regs->generate, (0xf - msg) << 4);
  162. }
  163. struct irq_domain *iic_get_irq_host(int node)
  164. {
  165. return iic_host;
  166. }
  167. EXPORT_SYMBOL_GPL(iic_get_irq_host);
  168. static void iic_request_ipi(int msg)
  169. {
  170. int virq;
  171. virq = irq_create_mapping(iic_host, iic_msg_to_irq(msg));
  172. if (virq == NO_IRQ) {
  173. printk(KERN_ERR
  174. "iic: failed to map IPI %s\n", smp_ipi_name[msg]);
  175. return;
  176. }
  177. /*
  178. * If smp_request_message_ipi encounters an error it will notify
  179. * the error. If a message is not needed it will return non-zero.
  180. */
  181. if (smp_request_message_ipi(virq, msg))
  182. irq_dispose_mapping(virq);
  183. }
  184. void iic_request_IPIs(void)
  185. {
  186. iic_request_ipi(PPC_MSG_CALL_FUNCTION);
  187. iic_request_ipi(PPC_MSG_RESCHEDULE);
  188. iic_request_ipi(PPC_MSG_TICK_BROADCAST);
  189. iic_request_ipi(PPC_MSG_DEBUGGER_BREAK);
  190. }
  191. #endif /* CONFIG_SMP */
  192. static int iic_host_match(struct irq_domain *h, struct device_node *node)
  193. {
  194. return of_device_is_compatible(node,
  195. "IBM,CBEA-Internal-Interrupt-Controller");
  196. }
  197. static int iic_host_map(struct irq_domain *h, unsigned int virq,
  198. irq_hw_number_t hw)
  199. {
  200. switch (hw & IIC_IRQ_TYPE_MASK) {
  201. case IIC_IRQ_TYPE_IPI:
  202. irq_set_chip_and_handler(virq, &iic_chip, handle_percpu_irq);
  203. break;
  204. case IIC_IRQ_TYPE_IOEXC:
  205. irq_set_chip_and_handler(virq, &iic_ioexc_chip,
  206. handle_edge_eoi_irq);
  207. break;
  208. default:
  209. irq_set_chip_and_handler(virq, &iic_chip, handle_edge_eoi_irq);
  210. }
  211. return 0;
  212. }
  213. static int iic_host_xlate(struct irq_domain *h, struct device_node *ct,
  214. const u32 *intspec, unsigned int intsize,
  215. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  216. {
  217. unsigned int node, ext, unit, class;
  218. const u32 *val;
  219. if (!of_device_is_compatible(ct,
  220. "IBM,CBEA-Internal-Interrupt-Controller"))
  221. return -ENODEV;
  222. if (intsize != 1)
  223. return -ENODEV;
  224. val = of_get_property(ct, "#interrupt-cells", NULL);
  225. if (val == NULL || *val != 1)
  226. return -ENODEV;
  227. node = intspec[0] >> 24;
  228. ext = (intspec[0] >> 16) & 0xff;
  229. class = (intspec[0] >> 8) & 0xff;
  230. unit = intspec[0] & 0xff;
  231. /* Check if node is in supported range */
  232. if (node > 1)
  233. return -EINVAL;
  234. /* Build up interrupt number, special case for IO exceptions */
  235. *out_hwirq = (node << IIC_IRQ_NODE_SHIFT);
  236. if (unit == IIC_UNIT_IIC && class == 1)
  237. *out_hwirq |= IIC_IRQ_TYPE_IOEXC | ext;
  238. else
  239. *out_hwirq |= IIC_IRQ_TYPE_NORMAL |
  240. (class << IIC_IRQ_CLASS_SHIFT) | unit;
  241. /* Dummy flags, ignored by iic code */
  242. *out_flags = IRQ_TYPE_EDGE_RISING;
  243. return 0;
  244. }
  245. static const struct irq_domain_ops iic_host_ops = {
  246. .match = iic_host_match,
  247. .map = iic_host_map,
  248. .xlate = iic_host_xlate,
  249. };
  250. static void __init init_one_iic(unsigned int hw_cpu, unsigned long addr,
  251. struct device_node *node)
  252. {
  253. /* XXX FIXME: should locate the linux CPU number from the HW cpu
  254. * number properly. We are lucky for now
  255. */
  256. struct iic *iic = &per_cpu(cpu_iic, hw_cpu);
  257. iic->regs = ioremap(addr, sizeof(struct cbe_iic_thread_regs));
  258. BUG_ON(iic->regs == NULL);
  259. iic->target_id = ((hw_cpu & 2) << 3) | ((hw_cpu & 1) ? 0xf : 0xe);
  260. iic->eoi_stack[0] = 0xff;
  261. iic->node = of_node_get(node);
  262. out_be64(&iic->regs->prio, 0);
  263. printk(KERN_INFO "IIC for CPU %d target id 0x%x : %s\n",
  264. hw_cpu, iic->target_id, node->full_name);
  265. }
  266. static int __init setup_iic(void)
  267. {
  268. struct device_node *dn;
  269. struct resource r0, r1;
  270. unsigned int node, cascade, found = 0;
  271. struct cbe_iic_regs __iomem *node_iic;
  272. const u32 *np;
  273. for (dn = NULL;
  274. (dn = of_find_node_by_name(dn,"interrupt-controller")) != NULL;) {
  275. if (!of_device_is_compatible(dn,
  276. "IBM,CBEA-Internal-Interrupt-Controller"))
  277. continue;
  278. np = of_get_property(dn, "ibm,interrupt-server-ranges", NULL);
  279. if (np == NULL) {
  280. printk(KERN_WARNING "IIC: CPU association not found\n");
  281. of_node_put(dn);
  282. return -ENODEV;
  283. }
  284. if (of_address_to_resource(dn, 0, &r0) ||
  285. of_address_to_resource(dn, 1, &r1)) {
  286. printk(KERN_WARNING "IIC: Can't resolve addresses\n");
  287. of_node_put(dn);
  288. return -ENODEV;
  289. }
  290. found++;
  291. init_one_iic(np[0], r0.start, dn);
  292. init_one_iic(np[1], r1.start, dn);
  293. /* Setup cascade for IO exceptions. XXX cleanup tricks to get
  294. * node vs CPU etc...
  295. * Note that we configure the IIC_IRR here with a hard coded
  296. * priority of 1. We might want to improve that later.
  297. */
  298. node = np[0] >> 1;
  299. node_iic = cbe_get_cpu_iic_regs(np[0]);
  300. cascade = node << IIC_IRQ_NODE_SHIFT;
  301. cascade |= 1 << IIC_IRQ_CLASS_SHIFT;
  302. cascade |= IIC_UNIT_IIC;
  303. cascade = irq_create_mapping(iic_host, cascade);
  304. if (cascade == NO_IRQ)
  305. continue;
  306. /*
  307. * irq_data is a generic pointer that gets passed back
  308. * to us later, so the forced cast is fine.
  309. */
  310. irq_set_handler_data(cascade, (void __force *)node_iic);
  311. irq_set_chained_handler(cascade, iic_ioexc_cascade);
  312. out_be64(&node_iic->iic_ir,
  313. (1 << 12) /* priority */ |
  314. (node << 4) /* dest node */ |
  315. IIC_UNIT_THREAD_0 /* route them to thread 0 */);
  316. /* Flush pending (make sure it triggers if there is
  317. * anything pending
  318. */
  319. out_be64(&node_iic->iic_is, 0xfffffffffffffffful);
  320. }
  321. if (found)
  322. return 0;
  323. else
  324. return -ENODEV;
  325. }
  326. void __init iic_init_IRQ(void)
  327. {
  328. /* Setup an irq host data structure */
  329. iic_host = irq_domain_add_linear(NULL, IIC_SOURCE_COUNT, &iic_host_ops,
  330. NULL);
  331. BUG_ON(iic_host == NULL);
  332. irq_set_default_host(iic_host);
  333. /* Discover and initialize iics */
  334. if (setup_iic() < 0)
  335. panic("IIC: Failed to initialize !\n");
  336. /* Set master interrupt handling function */
  337. ppc_md.get_irq = iic_get_irq;
  338. /* Enable on current CPU */
  339. iic_setup_cpu();
  340. }
  341. void iic_set_interrupt_routing(int cpu, int thread, int priority)
  342. {
  343. struct cbe_iic_regs __iomem *iic_regs = cbe_get_cpu_iic_regs(cpu);
  344. u64 iic_ir = 0;
  345. int node = cpu >> 1;
  346. /* Set which node and thread will handle the next interrupt */
  347. iic_ir |= CBE_IIC_IR_PRIO(priority) |
  348. CBE_IIC_IR_DEST_NODE(node);
  349. if (thread == 0)
  350. iic_ir |= CBE_IIC_IR_DEST_UNIT(CBE_IIC_IR_PT_0);
  351. else
  352. iic_ir |= CBE_IIC_IR_DEST_UNIT(CBE_IIC_IR_PT_1);
  353. out_be64(&iic_regs->iic_ir, iic_ir);
  354. }