pci-common.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = slab_is_available();
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. /*
  89. * The function is used to return the minimal alignment
  90. * for memory or I/O windows of the associated P2P bridge.
  91. * By default, 4KiB alignment for I/O windows and 1MiB for
  92. * memory windows.
  93. */
  94. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  95. unsigned long type)
  96. {
  97. struct pci_controller *phb = pci_bus_to_host(bus);
  98. if (phb->controller_ops.window_alignment)
  99. return phb->controller_ops.window_alignment(bus, type);
  100. /*
  101. * PCI core will figure out the default
  102. * alignment: 4KiB for I/O and 1MiB for
  103. * memory window.
  104. */
  105. return 1;
  106. }
  107. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  108. {
  109. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  110. if (phb->controller_ops.reset_secondary_bus) {
  111. phb->controller_ops.reset_secondary_bus(dev);
  112. return;
  113. }
  114. pci_reset_secondary_bus(dev);
  115. }
  116. #ifdef CONFIG_PCI_IOV
  117. resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
  118. {
  119. if (ppc_md.pcibios_iov_resource_alignment)
  120. return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
  121. return pci_iov_resource_size(pdev, resno);
  122. }
  123. #endif /* CONFIG_PCI_IOV */
  124. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  125. {
  126. #ifdef CONFIG_PPC64
  127. return hose->pci_io_size;
  128. #else
  129. return resource_size(&hose->io_resource);
  130. #endif
  131. }
  132. int pcibios_vaddr_is_ioport(void __iomem *address)
  133. {
  134. int ret = 0;
  135. struct pci_controller *hose;
  136. resource_size_t size;
  137. spin_lock(&hose_spinlock);
  138. list_for_each_entry(hose, &hose_list, list_node) {
  139. size = pcibios_io_size(hose);
  140. if (address >= hose->io_base_virt &&
  141. address < (hose->io_base_virt + size)) {
  142. ret = 1;
  143. break;
  144. }
  145. }
  146. spin_unlock(&hose_spinlock);
  147. return ret;
  148. }
  149. unsigned long pci_address_to_pio(phys_addr_t address)
  150. {
  151. struct pci_controller *hose;
  152. resource_size_t size;
  153. unsigned long ret = ~0;
  154. spin_lock(&hose_spinlock);
  155. list_for_each_entry(hose, &hose_list, list_node) {
  156. size = pcibios_io_size(hose);
  157. if (address >= hose->io_base_phys &&
  158. address < (hose->io_base_phys + size)) {
  159. unsigned long base =
  160. (unsigned long)hose->io_base_virt - _IO_BASE;
  161. ret = base + (address - hose->io_base_phys);
  162. break;
  163. }
  164. }
  165. spin_unlock(&hose_spinlock);
  166. return ret;
  167. }
  168. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  169. /*
  170. * Return the domain number for this bus.
  171. */
  172. int pci_domain_nr(struct pci_bus *bus)
  173. {
  174. struct pci_controller *hose = pci_bus_to_host(bus);
  175. return hose->global_number;
  176. }
  177. EXPORT_SYMBOL(pci_domain_nr);
  178. /* This routine is meant to be used early during boot, when the
  179. * PCI bus numbers have not yet been assigned, and you need to
  180. * issue PCI config cycles to an OF device.
  181. * It could also be used to "fix" RTAS config cycles if you want
  182. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  183. * config cycles.
  184. */
  185. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  186. {
  187. while(node) {
  188. struct pci_controller *hose, *tmp;
  189. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  190. if (hose->dn == node)
  191. return hose;
  192. node = node->parent;
  193. }
  194. return NULL;
  195. }
  196. /*
  197. * Reads the interrupt pin to determine if interrupt is use by card.
  198. * If the interrupt is used, then gets the interrupt line from the
  199. * openfirmware and sets it in the pci_dev and pci_config line.
  200. */
  201. static int pci_read_irq_line(struct pci_dev *pci_dev)
  202. {
  203. struct of_phandle_args oirq;
  204. unsigned int virq;
  205. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  206. #ifdef DEBUG
  207. memset(&oirq, 0xff, sizeof(oirq));
  208. #endif
  209. /* Try to get a mapping from the device-tree */
  210. if (of_irq_parse_pci(pci_dev, &oirq)) {
  211. u8 line, pin;
  212. /* If that fails, lets fallback to what is in the config
  213. * space and map that through the default controller. We
  214. * also set the type to level low since that's what PCI
  215. * interrupts are. If your platform does differently, then
  216. * either provide a proper interrupt tree or don't use this
  217. * function.
  218. */
  219. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  220. return -1;
  221. if (pin == 0)
  222. return -1;
  223. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  224. line == 0xff || line == 0) {
  225. return -1;
  226. }
  227. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  228. line, pin);
  229. virq = irq_create_mapping(NULL, line);
  230. if (virq != NO_IRQ)
  231. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  232. } else {
  233. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  234. oirq.args_count, oirq.args[0], oirq.args[1],
  235. of_node_full_name(oirq.np));
  236. virq = irq_create_of_mapping(&oirq);
  237. }
  238. if(virq == NO_IRQ) {
  239. pr_debug(" Failed to map !\n");
  240. return -1;
  241. }
  242. pr_debug(" Mapped to linux irq %d\n", virq);
  243. pci_dev->irq = virq;
  244. return 0;
  245. }
  246. /*
  247. * Platform support for /proc/bus/pci/X/Y mmap()s,
  248. * modelled on the sparc64 implementation by Dave Miller.
  249. * -- paulus.
  250. */
  251. /*
  252. * Adjust vm_pgoff of VMA such that it is the physical page offset
  253. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  254. *
  255. * Basically, the user finds the base address for his device which he wishes
  256. * to mmap. They read the 32-bit value from the config space base register,
  257. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  258. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  259. *
  260. * Returns negative error code on failure, zero on success.
  261. */
  262. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  263. resource_size_t *offset,
  264. enum pci_mmap_state mmap_state)
  265. {
  266. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  267. unsigned long io_offset = 0;
  268. int i, res_bit;
  269. if (hose == NULL)
  270. return NULL; /* should never happen */
  271. /* If memory, add on the PCI bridge address offset */
  272. if (mmap_state == pci_mmap_mem) {
  273. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  274. *offset += hose->pci_mem_offset;
  275. #endif
  276. res_bit = IORESOURCE_MEM;
  277. } else {
  278. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  279. *offset += io_offset;
  280. res_bit = IORESOURCE_IO;
  281. }
  282. /*
  283. * Check that the offset requested corresponds to one of the
  284. * resources of the device.
  285. */
  286. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  287. struct resource *rp = &dev->resource[i];
  288. int flags = rp->flags;
  289. /* treat ROM as memory (should be already) */
  290. if (i == PCI_ROM_RESOURCE)
  291. flags |= IORESOURCE_MEM;
  292. /* Active and same type? */
  293. if ((flags & res_bit) == 0)
  294. continue;
  295. /* In the range of this resource? */
  296. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  297. continue;
  298. /* found it! construct the final physical address */
  299. if (mmap_state == pci_mmap_io)
  300. *offset += hose->io_base_phys - io_offset;
  301. return rp;
  302. }
  303. return NULL;
  304. }
  305. /*
  306. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  307. * device mapping.
  308. */
  309. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  310. pgprot_t protection,
  311. enum pci_mmap_state mmap_state,
  312. int write_combine)
  313. {
  314. /* Write combine is always 0 on non-memory space mappings. On
  315. * memory space, if the user didn't pass 1, we check for a
  316. * "prefetchable" resource. This is a bit hackish, but we use
  317. * this to workaround the inability of /sysfs to provide a write
  318. * combine bit
  319. */
  320. if (mmap_state != pci_mmap_mem)
  321. write_combine = 0;
  322. else if (write_combine == 0) {
  323. if (rp->flags & IORESOURCE_PREFETCH)
  324. write_combine = 1;
  325. }
  326. /* XXX would be nice to have a way to ask for write-through */
  327. if (write_combine)
  328. return pgprot_noncached_wc(protection);
  329. else
  330. return pgprot_noncached(protection);
  331. }
  332. /*
  333. * This one is used by /dev/mem and fbdev who have no clue about the
  334. * PCI device, it tries to find the PCI device first and calls the
  335. * above routine
  336. */
  337. pgprot_t pci_phys_mem_access_prot(struct file *file,
  338. unsigned long pfn,
  339. unsigned long size,
  340. pgprot_t prot)
  341. {
  342. struct pci_dev *pdev = NULL;
  343. struct resource *found = NULL;
  344. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  345. int i;
  346. if (page_is_ram(pfn))
  347. return prot;
  348. prot = pgprot_noncached(prot);
  349. for_each_pci_dev(pdev) {
  350. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  351. struct resource *rp = &pdev->resource[i];
  352. int flags = rp->flags;
  353. /* Active and same type? */
  354. if ((flags & IORESOURCE_MEM) == 0)
  355. continue;
  356. /* In the range of this resource? */
  357. if (offset < (rp->start & PAGE_MASK) ||
  358. offset > rp->end)
  359. continue;
  360. found = rp;
  361. break;
  362. }
  363. if (found)
  364. break;
  365. }
  366. if (found) {
  367. if (found->flags & IORESOURCE_PREFETCH)
  368. prot = pgprot_noncached_wc(prot);
  369. pci_dev_put(pdev);
  370. }
  371. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  372. (unsigned long long)offset, pgprot_val(prot));
  373. return prot;
  374. }
  375. /*
  376. * Perform the actual remap of the pages for a PCI device mapping, as
  377. * appropriate for this architecture. The region in the process to map
  378. * is described by vm_start and vm_end members of VMA, the base physical
  379. * address is found in vm_pgoff.
  380. * The pci device structure is provided so that architectures may make mapping
  381. * decisions on a per-device or per-bus basis.
  382. *
  383. * Returns a negative error code on failure, zero on success.
  384. */
  385. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  386. enum pci_mmap_state mmap_state, int write_combine)
  387. {
  388. resource_size_t offset =
  389. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  390. struct resource *rp;
  391. int ret;
  392. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  393. if (rp == NULL)
  394. return -EINVAL;
  395. vma->vm_pgoff = offset >> PAGE_SHIFT;
  396. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  397. vma->vm_page_prot,
  398. mmap_state, write_combine);
  399. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  400. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  401. return ret;
  402. }
  403. /* This provides legacy IO read access on a bus */
  404. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  405. {
  406. unsigned long offset;
  407. struct pci_controller *hose = pci_bus_to_host(bus);
  408. struct resource *rp = &hose->io_resource;
  409. void __iomem *addr;
  410. /* Check if port can be supported by that bus. We only check
  411. * the ranges of the PHB though, not the bus itself as the rules
  412. * for forwarding legacy cycles down bridges are not our problem
  413. * here. So if the host bridge supports it, we do it.
  414. */
  415. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  416. offset += port;
  417. if (!(rp->flags & IORESOURCE_IO))
  418. return -ENXIO;
  419. if (offset < rp->start || (offset + size) > rp->end)
  420. return -ENXIO;
  421. addr = hose->io_base_virt + port;
  422. switch(size) {
  423. case 1:
  424. *((u8 *)val) = in_8(addr);
  425. return 1;
  426. case 2:
  427. if (port & 1)
  428. return -EINVAL;
  429. *((u16 *)val) = in_le16(addr);
  430. return 2;
  431. case 4:
  432. if (port & 3)
  433. return -EINVAL;
  434. *((u32 *)val) = in_le32(addr);
  435. return 4;
  436. }
  437. return -EINVAL;
  438. }
  439. /* This provides legacy IO write access on a bus */
  440. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  441. {
  442. unsigned long offset;
  443. struct pci_controller *hose = pci_bus_to_host(bus);
  444. struct resource *rp = &hose->io_resource;
  445. void __iomem *addr;
  446. /* Check if port can be supported by that bus. We only check
  447. * the ranges of the PHB though, not the bus itself as the rules
  448. * for forwarding legacy cycles down bridges are not our problem
  449. * here. So if the host bridge supports it, we do it.
  450. */
  451. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  452. offset += port;
  453. if (!(rp->flags & IORESOURCE_IO))
  454. return -ENXIO;
  455. if (offset < rp->start || (offset + size) > rp->end)
  456. return -ENXIO;
  457. addr = hose->io_base_virt + port;
  458. /* WARNING: The generic code is idiotic. It gets passed a pointer
  459. * to what can be a 1, 2 or 4 byte quantity and always reads that
  460. * as a u32, which means that we have to correct the location of
  461. * the data read within those 32 bits for size 1 and 2
  462. */
  463. switch(size) {
  464. case 1:
  465. out_8(addr, val >> 24);
  466. return 1;
  467. case 2:
  468. if (port & 1)
  469. return -EINVAL;
  470. out_le16(addr, val >> 16);
  471. return 2;
  472. case 4:
  473. if (port & 3)
  474. return -EINVAL;
  475. out_le32(addr, val);
  476. return 4;
  477. }
  478. return -EINVAL;
  479. }
  480. /* This provides legacy IO or memory mmap access on a bus */
  481. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  482. struct vm_area_struct *vma,
  483. enum pci_mmap_state mmap_state)
  484. {
  485. struct pci_controller *hose = pci_bus_to_host(bus);
  486. resource_size_t offset =
  487. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  488. resource_size_t size = vma->vm_end - vma->vm_start;
  489. struct resource *rp;
  490. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  491. pci_domain_nr(bus), bus->number,
  492. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  493. (unsigned long long)offset,
  494. (unsigned long long)(offset + size - 1));
  495. if (mmap_state == pci_mmap_mem) {
  496. /* Hack alert !
  497. *
  498. * Because X is lame and can fail starting if it gets an error trying
  499. * to mmap legacy_mem (instead of just moving on without legacy memory
  500. * access) we fake it here by giving it anonymous memory, effectively
  501. * behaving just like /dev/zero
  502. */
  503. if ((offset + size) > hose->isa_mem_size) {
  504. printk(KERN_DEBUG
  505. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  506. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  507. if (vma->vm_flags & VM_SHARED)
  508. return shmem_zero_setup(vma);
  509. return 0;
  510. }
  511. offset += hose->isa_mem_phys;
  512. } else {
  513. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  514. unsigned long roffset = offset + io_offset;
  515. rp = &hose->io_resource;
  516. if (!(rp->flags & IORESOURCE_IO))
  517. return -ENXIO;
  518. if (roffset < rp->start || (roffset + size) > rp->end)
  519. return -ENXIO;
  520. offset += hose->io_base_phys;
  521. }
  522. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  523. vma->vm_pgoff = offset >> PAGE_SHIFT;
  524. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  525. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  526. vma->vm_end - vma->vm_start,
  527. vma->vm_page_prot);
  528. }
  529. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  530. const struct resource *rsrc,
  531. resource_size_t *start, resource_size_t *end)
  532. {
  533. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  534. resource_size_t offset = 0;
  535. if (hose == NULL)
  536. return;
  537. if (rsrc->flags & IORESOURCE_IO)
  538. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  539. /* We pass a fully fixed up address to userland for MMIO instead of
  540. * a BAR value because X is lame and expects to be able to use that
  541. * to pass to /dev/mem !
  542. *
  543. * That means that we'll have potentially 64 bits values where some
  544. * userland apps only expect 32 (like X itself since it thinks only
  545. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  546. * 32 bits CHRPs :-(
  547. *
  548. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  549. * has been fixed (and the fix spread enough), we can re-enable the
  550. * 2 lines below and pass down a BAR value to userland. In that case
  551. * we'll also have to re-enable the matching code in
  552. * __pci_mmap_make_offset().
  553. *
  554. * BenH.
  555. */
  556. #if 0
  557. else if (rsrc->flags & IORESOURCE_MEM)
  558. offset = hose->pci_mem_offset;
  559. #endif
  560. *start = rsrc->start - offset;
  561. *end = rsrc->end - offset;
  562. }
  563. /**
  564. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  565. * @hose: newly allocated pci_controller to be setup
  566. * @dev: device node of the host bridge
  567. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  568. *
  569. * This function will parse the "ranges" property of a PCI host bridge device
  570. * node and setup the resource mapping of a pci controller based on its
  571. * content.
  572. *
  573. * Life would be boring if it wasn't for a few issues that we have to deal
  574. * with here:
  575. *
  576. * - We can only cope with one IO space range and up to 3 Memory space
  577. * ranges. However, some machines (thanks Apple !) tend to split their
  578. * space into lots of small contiguous ranges. So we have to coalesce.
  579. *
  580. * - Some busses have IO space not starting at 0, which causes trouble with
  581. * the way we do our IO resource renumbering. The code somewhat deals with
  582. * it for 64 bits but I would expect problems on 32 bits.
  583. *
  584. * - Some 32 bits platforms such as 4xx can have physical space larger than
  585. * 32 bits so we need to use 64 bits values for the parsing
  586. */
  587. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  588. struct device_node *dev, int primary)
  589. {
  590. int memno = 0;
  591. struct resource *res;
  592. struct of_pci_range range;
  593. struct of_pci_range_parser parser;
  594. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  595. dev->full_name, primary ? "(primary)" : "");
  596. /* Check for ranges property */
  597. if (of_pci_range_parser_init(&parser, dev))
  598. return;
  599. /* Parse it */
  600. for_each_of_pci_range(&parser, &range) {
  601. /* If we failed translation or got a zero-sized region
  602. * (some FW try to feed us with non sensical zero sized regions
  603. * such as power3 which look like some kind of attempt at exposing
  604. * the VGA memory hole)
  605. */
  606. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  607. continue;
  608. /* Act based on address space type */
  609. res = NULL;
  610. switch (range.flags & IORESOURCE_TYPE_BITS) {
  611. case IORESOURCE_IO:
  612. printk(KERN_INFO
  613. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  614. range.cpu_addr, range.cpu_addr + range.size - 1,
  615. range.pci_addr);
  616. /* We support only one IO range */
  617. if (hose->pci_io_size) {
  618. printk(KERN_INFO
  619. " \\--> Skipped (too many) !\n");
  620. continue;
  621. }
  622. #ifdef CONFIG_PPC32
  623. /* On 32 bits, limit I/O space to 16MB */
  624. if (range.size > 0x01000000)
  625. range.size = 0x01000000;
  626. /* 32 bits needs to map IOs here */
  627. hose->io_base_virt = ioremap(range.cpu_addr,
  628. range.size);
  629. /* Expect trouble if pci_addr is not 0 */
  630. if (primary)
  631. isa_io_base =
  632. (unsigned long)hose->io_base_virt;
  633. #endif /* CONFIG_PPC32 */
  634. /* pci_io_size and io_base_phys always represent IO
  635. * space starting at 0 so we factor in pci_addr
  636. */
  637. hose->pci_io_size = range.pci_addr + range.size;
  638. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  639. /* Build resource */
  640. res = &hose->io_resource;
  641. range.cpu_addr = range.pci_addr;
  642. break;
  643. case IORESOURCE_MEM:
  644. printk(KERN_INFO
  645. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  646. range.cpu_addr, range.cpu_addr + range.size - 1,
  647. range.pci_addr,
  648. (range.pci_space & 0x40000000) ?
  649. "Prefetch" : "");
  650. /* We support only 3 memory ranges */
  651. if (memno >= 3) {
  652. printk(KERN_INFO
  653. " \\--> Skipped (too many) !\n");
  654. continue;
  655. }
  656. /* Handles ISA memory hole space here */
  657. if (range.pci_addr == 0) {
  658. if (primary || isa_mem_base == 0)
  659. isa_mem_base = range.cpu_addr;
  660. hose->isa_mem_phys = range.cpu_addr;
  661. hose->isa_mem_size = range.size;
  662. }
  663. /* Build resource */
  664. hose->mem_offset[memno] = range.cpu_addr -
  665. range.pci_addr;
  666. res = &hose->mem_resources[memno++];
  667. break;
  668. }
  669. if (res != NULL) {
  670. res->name = dev->full_name;
  671. res->flags = range.flags;
  672. res->start = range.cpu_addr;
  673. res->end = range.cpu_addr + range.size - 1;
  674. res->parent = res->child = res->sibling = NULL;
  675. }
  676. }
  677. }
  678. /* Decide whether to display the domain number in /proc */
  679. int pci_proc_domain(struct pci_bus *bus)
  680. {
  681. struct pci_controller *hose = pci_bus_to_host(bus);
  682. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  683. return 0;
  684. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  685. return hose->global_number != 0;
  686. return 1;
  687. }
  688. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  689. {
  690. if (ppc_md.pcibios_root_bridge_prepare)
  691. return ppc_md.pcibios_root_bridge_prepare(bridge);
  692. return 0;
  693. }
  694. /* This header fixup will do the resource fixup for all devices as they are
  695. * probed, but not for bridge ranges
  696. */
  697. static void pcibios_fixup_resources(struct pci_dev *dev)
  698. {
  699. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  700. int i;
  701. if (!hose) {
  702. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  703. pci_name(dev));
  704. return;
  705. }
  706. if (dev->is_virtfn)
  707. return;
  708. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  709. struct resource *res = dev->resource + i;
  710. struct pci_bus_region reg;
  711. if (!res->flags)
  712. continue;
  713. /* If we're going to re-assign everything, we mark all resources
  714. * as unset (and 0-base them). In addition, we mark BARs starting
  715. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  716. * since in that case, we don't want to re-assign anything
  717. */
  718. pcibios_resource_to_bus(dev->bus, &reg, res);
  719. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  720. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  721. /* Only print message if not re-assigning */
  722. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  723. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  724. "is unassigned\n",
  725. pci_name(dev), i,
  726. (unsigned long long)res->start,
  727. (unsigned long long)res->end,
  728. (unsigned int)res->flags);
  729. res->end -= res->start;
  730. res->start = 0;
  731. res->flags |= IORESOURCE_UNSET;
  732. continue;
  733. }
  734. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  735. pci_name(dev), i,
  736. (unsigned long long)res->start,\
  737. (unsigned long long)res->end,
  738. (unsigned int)res->flags);
  739. }
  740. /* Call machine specific resource fixup */
  741. if (ppc_md.pcibios_fixup_resources)
  742. ppc_md.pcibios_fixup_resources(dev);
  743. }
  744. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  745. /* This function tries to figure out if a bridge resource has been initialized
  746. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  747. * things go more smoothly when it gets it right. It should covers cases such
  748. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  749. */
  750. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  751. struct resource *res)
  752. {
  753. struct pci_controller *hose = pci_bus_to_host(bus);
  754. struct pci_dev *dev = bus->self;
  755. resource_size_t offset;
  756. struct pci_bus_region region;
  757. u16 command;
  758. int i;
  759. /* We don't do anything if PCI_PROBE_ONLY is set */
  760. if (pci_has_flag(PCI_PROBE_ONLY))
  761. return 0;
  762. /* Job is a bit different between memory and IO */
  763. if (res->flags & IORESOURCE_MEM) {
  764. pcibios_resource_to_bus(dev->bus, &region, res);
  765. /* If the BAR is non-0 then it's probably been initialized */
  766. if (region.start != 0)
  767. return 0;
  768. /* The BAR is 0, let's check if memory decoding is enabled on
  769. * the bridge. If not, we consider it unassigned
  770. */
  771. pci_read_config_word(dev, PCI_COMMAND, &command);
  772. if ((command & PCI_COMMAND_MEMORY) == 0)
  773. return 1;
  774. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  775. * resources covers that starting address (0 then it's good enough for
  776. * us for memory space)
  777. */
  778. for (i = 0; i < 3; i++) {
  779. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  780. hose->mem_resources[i].start == hose->mem_offset[i])
  781. return 0;
  782. }
  783. /* Well, it starts at 0 and we know it will collide so we may as
  784. * well consider it as unassigned. That covers the Apple case.
  785. */
  786. return 1;
  787. } else {
  788. /* If the BAR is non-0, then we consider it assigned */
  789. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  790. if (((res->start - offset) & 0xfffffffful) != 0)
  791. return 0;
  792. /* Here, we are a bit different than memory as typically IO space
  793. * starting at low addresses -is- valid. What we do instead if that
  794. * we consider as unassigned anything that doesn't have IO enabled
  795. * in the PCI command register, and that's it.
  796. */
  797. pci_read_config_word(dev, PCI_COMMAND, &command);
  798. if (command & PCI_COMMAND_IO)
  799. return 0;
  800. /* It's starting at 0 and IO is disabled in the bridge, consider
  801. * it unassigned
  802. */
  803. return 1;
  804. }
  805. }
  806. /* Fixup resources of a PCI<->PCI bridge */
  807. static void pcibios_fixup_bridge(struct pci_bus *bus)
  808. {
  809. struct resource *res;
  810. int i;
  811. struct pci_dev *dev = bus->self;
  812. pci_bus_for_each_resource(bus, res, i) {
  813. if (!res || !res->flags)
  814. continue;
  815. if (i >= 3 && bus->self->transparent)
  816. continue;
  817. /* If we're going to reassign everything, we can
  818. * shrink the P2P resource to have size as being
  819. * of 0 in order to save space.
  820. */
  821. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  822. res->flags |= IORESOURCE_UNSET;
  823. res->start = 0;
  824. res->end = -1;
  825. continue;
  826. }
  827. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  828. pci_name(dev), i,
  829. (unsigned long long)res->start,\
  830. (unsigned long long)res->end,
  831. (unsigned int)res->flags);
  832. /* Try to detect uninitialized P2P bridge resources,
  833. * and clear them out so they get re-assigned later
  834. */
  835. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  836. res->flags = 0;
  837. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  838. }
  839. }
  840. }
  841. void pcibios_setup_bus_self(struct pci_bus *bus)
  842. {
  843. struct pci_controller *phb;
  844. /* Fix up the bus resources for P2P bridges */
  845. if (bus->self != NULL)
  846. pcibios_fixup_bridge(bus);
  847. /* Platform specific bus fixups. This is currently only used
  848. * by fsl_pci and I'm hoping to get rid of it at some point
  849. */
  850. if (ppc_md.pcibios_fixup_bus)
  851. ppc_md.pcibios_fixup_bus(bus);
  852. /* Setup bus DMA mappings */
  853. phb = pci_bus_to_host(bus);
  854. if (phb->controller_ops.dma_bus_setup)
  855. phb->controller_ops.dma_bus_setup(bus);
  856. }
  857. static void pcibios_setup_device(struct pci_dev *dev)
  858. {
  859. struct pci_controller *phb;
  860. /* Fixup NUMA node as it may not be setup yet by the generic
  861. * code and is needed by the DMA init
  862. */
  863. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  864. /* Hook up default DMA ops */
  865. set_dma_ops(&dev->dev, pci_dma_ops);
  866. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  867. /* Additional platform DMA/iommu setup */
  868. phb = pci_bus_to_host(dev->bus);
  869. if (phb->controller_ops.dma_dev_setup)
  870. phb->controller_ops.dma_dev_setup(dev);
  871. /* Read default IRQs and fixup if necessary */
  872. pci_read_irq_line(dev);
  873. if (ppc_md.pci_irq_fixup)
  874. ppc_md.pci_irq_fixup(dev);
  875. }
  876. int pcibios_add_device(struct pci_dev *dev)
  877. {
  878. /*
  879. * We can only call pcibios_setup_device() after bus setup is complete,
  880. * since some of the platform specific DMA setup code depends on it.
  881. */
  882. if (dev->bus->is_added)
  883. pcibios_setup_device(dev);
  884. #ifdef CONFIG_PCI_IOV
  885. if (ppc_md.pcibios_fixup_sriov)
  886. ppc_md.pcibios_fixup_sriov(dev);
  887. #endif /* CONFIG_PCI_IOV */
  888. return 0;
  889. }
  890. void pcibios_setup_bus_devices(struct pci_bus *bus)
  891. {
  892. struct pci_dev *dev;
  893. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  894. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  895. list_for_each_entry(dev, &bus->devices, bus_list) {
  896. /* Cardbus can call us to add new devices to a bus, so ignore
  897. * those who are already fully discovered
  898. */
  899. if (dev->is_added)
  900. continue;
  901. pcibios_setup_device(dev);
  902. }
  903. }
  904. void pcibios_set_master(struct pci_dev *dev)
  905. {
  906. /* No special bus mastering setup handling */
  907. }
  908. void pcibios_fixup_bus(struct pci_bus *bus)
  909. {
  910. /* When called from the generic PCI probe, read PCI<->PCI bridge
  911. * bases. This is -not- called when generating the PCI tree from
  912. * the OF device-tree.
  913. */
  914. pci_read_bridge_bases(bus);
  915. /* Now fixup the bus bus */
  916. pcibios_setup_bus_self(bus);
  917. /* Now fixup devices on that bus */
  918. pcibios_setup_bus_devices(bus);
  919. }
  920. EXPORT_SYMBOL(pcibios_fixup_bus);
  921. void pci_fixup_cardbus(struct pci_bus *bus)
  922. {
  923. /* Now fixup devices on that bus */
  924. pcibios_setup_bus_devices(bus);
  925. }
  926. static int skip_isa_ioresource_align(struct pci_dev *dev)
  927. {
  928. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  929. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  930. return 1;
  931. return 0;
  932. }
  933. /*
  934. * We need to avoid collisions with `mirrored' VGA ports
  935. * and other strange ISA hardware, so we always want the
  936. * addresses to be allocated in the 0x000-0x0ff region
  937. * modulo 0x400.
  938. *
  939. * Why? Because some silly external IO cards only decode
  940. * the low 10 bits of the IO address. The 0x00-0xff region
  941. * is reserved for motherboard devices that decode all 16
  942. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  943. * but we want to try to avoid allocating at 0x2900-0x2bff
  944. * which might have be mirrored at 0x0100-0x03ff..
  945. */
  946. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  947. resource_size_t size, resource_size_t align)
  948. {
  949. struct pci_dev *dev = data;
  950. resource_size_t start = res->start;
  951. if (res->flags & IORESOURCE_IO) {
  952. if (skip_isa_ioresource_align(dev))
  953. return start;
  954. if (start & 0x300)
  955. start = (start + 0x3ff) & ~0x3ff;
  956. }
  957. return start;
  958. }
  959. EXPORT_SYMBOL(pcibios_align_resource);
  960. /*
  961. * Reparent resource children of pr that conflict with res
  962. * under res, and make res replace those children.
  963. */
  964. static int reparent_resources(struct resource *parent,
  965. struct resource *res)
  966. {
  967. struct resource *p, **pp;
  968. struct resource **firstpp = NULL;
  969. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  970. if (p->end < res->start)
  971. continue;
  972. if (res->end < p->start)
  973. break;
  974. if (p->start < res->start || p->end > res->end)
  975. return -1; /* not completely contained */
  976. if (firstpp == NULL)
  977. firstpp = pp;
  978. }
  979. if (firstpp == NULL)
  980. return -1; /* didn't find any conflicting entries? */
  981. res->parent = parent;
  982. res->child = *firstpp;
  983. res->sibling = *pp;
  984. *firstpp = res;
  985. *pp = NULL;
  986. for (p = res->child; p != NULL; p = p->sibling) {
  987. p->parent = res;
  988. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  989. p->name,
  990. (unsigned long long)p->start,
  991. (unsigned long long)p->end, res->name);
  992. }
  993. return 0;
  994. }
  995. /*
  996. * Handle resources of PCI devices. If the world were perfect, we could
  997. * just allocate all the resource regions and do nothing more. It isn't.
  998. * On the other hand, we cannot just re-allocate all devices, as it would
  999. * require us to know lots of host bridge internals. So we attempt to
  1000. * keep as much of the original configuration as possible, but tweak it
  1001. * when it's found to be wrong.
  1002. *
  1003. * Known BIOS problems we have to work around:
  1004. * - I/O or memory regions not configured
  1005. * - regions configured, but not enabled in the command register
  1006. * - bogus I/O addresses above 64K used
  1007. * - expansion ROMs left enabled (this may sound harmless, but given
  1008. * the fact the PCI specs explicitly allow address decoders to be
  1009. * shared between expansion ROMs and other resource regions, it's
  1010. * at least dangerous)
  1011. *
  1012. * Our solution:
  1013. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1014. * This gives us fixed barriers on where we can allocate.
  1015. * (2) Allocate resources for all enabled devices. If there is
  1016. * a collision, just mark the resource as unallocated. Also
  1017. * disable expansion ROMs during this step.
  1018. * (3) Try to allocate resources for disabled devices. If the
  1019. * resources were assigned correctly, everything goes well,
  1020. * if they weren't, they won't disturb allocation of other
  1021. * resources.
  1022. * (4) Assign new addresses to resources which were either
  1023. * not configured at all or misconfigured. If explicitly
  1024. * requested by the user, configure expansion ROM address
  1025. * as well.
  1026. */
  1027. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1028. {
  1029. struct pci_bus *b;
  1030. int i;
  1031. struct resource *res, *pr;
  1032. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1033. pci_domain_nr(bus), bus->number);
  1034. pci_bus_for_each_resource(bus, res, i) {
  1035. if (!res || !res->flags || res->start > res->end || res->parent)
  1036. continue;
  1037. /* If the resource was left unset at this point, we clear it */
  1038. if (res->flags & IORESOURCE_UNSET)
  1039. goto clear_resource;
  1040. if (bus->parent == NULL)
  1041. pr = (res->flags & IORESOURCE_IO) ?
  1042. &ioport_resource : &iomem_resource;
  1043. else {
  1044. pr = pci_find_parent_resource(bus->self, res);
  1045. if (pr == res) {
  1046. /* this happens when the generic PCI
  1047. * code (wrongly) decides that this
  1048. * bridge is transparent -- paulus
  1049. */
  1050. continue;
  1051. }
  1052. }
  1053. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1054. "[0x%x], parent %p (%s)\n",
  1055. bus->self ? pci_name(bus->self) : "PHB",
  1056. bus->number, i,
  1057. (unsigned long long)res->start,
  1058. (unsigned long long)res->end,
  1059. (unsigned int)res->flags,
  1060. pr, (pr && pr->name) ? pr->name : "nil");
  1061. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1062. struct pci_dev *dev = bus->self;
  1063. if (request_resource(pr, res) == 0)
  1064. continue;
  1065. /*
  1066. * Must be a conflict with an existing entry.
  1067. * Move that entry (or entries) under the
  1068. * bridge resource and try again.
  1069. */
  1070. if (reparent_resources(pr, res) == 0)
  1071. continue;
  1072. if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
  1073. pci_claim_bridge_resource(dev,
  1074. i + PCI_BRIDGE_RESOURCES) == 0)
  1075. continue;
  1076. }
  1077. pr_warning("PCI: Cannot allocate resource region "
  1078. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1079. clear_resource:
  1080. /* The resource might be figured out when doing
  1081. * reassignment based on the resources required
  1082. * by the downstream PCI devices. Here we set
  1083. * the size of the resource to be 0 in order to
  1084. * save more space.
  1085. */
  1086. res->start = 0;
  1087. res->end = -1;
  1088. res->flags = 0;
  1089. }
  1090. list_for_each_entry(b, &bus->children, node)
  1091. pcibios_allocate_bus_resources(b);
  1092. }
  1093. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1094. {
  1095. struct resource *pr, *r = &dev->resource[idx];
  1096. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1097. pci_name(dev), idx,
  1098. (unsigned long long)r->start,
  1099. (unsigned long long)r->end,
  1100. (unsigned int)r->flags);
  1101. pr = pci_find_parent_resource(dev, r);
  1102. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1103. request_resource(pr, r) < 0) {
  1104. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1105. " of device %s, will remap\n", idx, pci_name(dev));
  1106. if (pr)
  1107. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1108. pr,
  1109. (unsigned long long)pr->start,
  1110. (unsigned long long)pr->end,
  1111. (unsigned int)pr->flags);
  1112. /* We'll assign a new address later */
  1113. r->flags |= IORESOURCE_UNSET;
  1114. r->end -= r->start;
  1115. r->start = 0;
  1116. }
  1117. }
  1118. static void __init pcibios_allocate_resources(int pass)
  1119. {
  1120. struct pci_dev *dev = NULL;
  1121. int idx, disabled;
  1122. u16 command;
  1123. struct resource *r;
  1124. for_each_pci_dev(dev) {
  1125. pci_read_config_word(dev, PCI_COMMAND, &command);
  1126. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1127. r = &dev->resource[idx];
  1128. if (r->parent) /* Already allocated */
  1129. continue;
  1130. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1131. continue; /* Not assigned at all */
  1132. /* We only allocate ROMs on pass 1 just in case they
  1133. * have been screwed up by firmware
  1134. */
  1135. if (idx == PCI_ROM_RESOURCE )
  1136. disabled = 1;
  1137. if (r->flags & IORESOURCE_IO)
  1138. disabled = !(command & PCI_COMMAND_IO);
  1139. else
  1140. disabled = !(command & PCI_COMMAND_MEMORY);
  1141. if (pass == disabled)
  1142. alloc_resource(dev, idx);
  1143. }
  1144. if (pass)
  1145. continue;
  1146. r = &dev->resource[PCI_ROM_RESOURCE];
  1147. if (r->flags) {
  1148. /* Turn the ROM off, leave the resource region,
  1149. * but keep it unregistered.
  1150. */
  1151. u32 reg;
  1152. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1153. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1154. pr_debug("PCI: Switching off ROM of %s\n",
  1155. pci_name(dev));
  1156. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1157. pci_write_config_dword(dev, dev->rom_base_reg,
  1158. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1159. }
  1160. }
  1161. }
  1162. }
  1163. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1164. {
  1165. struct pci_controller *hose = pci_bus_to_host(bus);
  1166. resource_size_t offset;
  1167. struct resource *res, *pres;
  1168. int i;
  1169. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1170. /* Check for IO */
  1171. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1172. goto no_io;
  1173. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1174. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1175. BUG_ON(res == NULL);
  1176. res->name = "Legacy IO";
  1177. res->flags = IORESOURCE_IO;
  1178. res->start = offset;
  1179. res->end = (offset + 0xfff) & 0xfffffffful;
  1180. pr_debug("Candidate legacy IO: %pR\n", res);
  1181. if (request_resource(&hose->io_resource, res)) {
  1182. printk(KERN_DEBUG
  1183. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1184. pci_domain_nr(bus), bus->number, res);
  1185. kfree(res);
  1186. }
  1187. no_io:
  1188. /* Check for memory */
  1189. for (i = 0; i < 3; i++) {
  1190. pres = &hose->mem_resources[i];
  1191. offset = hose->mem_offset[i];
  1192. if (!(pres->flags & IORESOURCE_MEM))
  1193. continue;
  1194. pr_debug("hose mem res: %pR\n", pres);
  1195. if ((pres->start - offset) <= 0xa0000 &&
  1196. (pres->end - offset) >= 0xbffff)
  1197. break;
  1198. }
  1199. if (i >= 3)
  1200. return;
  1201. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1202. BUG_ON(res == NULL);
  1203. res->name = "Legacy VGA memory";
  1204. res->flags = IORESOURCE_MEM;
  1205. res->start = 0xa0000 + offset;
  1206. res->end = 0xbffff + offset;
  1207. pr_debug("Candidate VGA memory: %pR\n", res);
  1208. if (request_resource(pres, res)) {
  1209. printk(KERN_DEBUG
  1210. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1211. pci_domain_nr(bus), bus->number, res);
  1212. kfree(res);
  1213. }
  1214. }
  1215. void __init pcibios_resource_survey(void)
  1216. {
  1217. struct pci_bus *b;
  1218. /* Allocate and assign resources */
  1219. list_for_each_entry(b, &pci_root_buses, node)
  1220. pcibios_allocate_bus_resources(b);
  1221. pcibios_allocate_resources(0);
  1222. pcibios_allocate_resources(1);
  1223. /* Before we start assigning unassigned resource, we try to reserve
  1224. * the low IO area and the VGA memory area if they intersect the
  1225. * bus available resources to avoid allocating things on top of them
  1226. */
  1227. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1228. list_for_each_entry(b, &pci_root_buses, node)
  1229. pcibios_reserve_legacy_regions(b);
  1230. }
  1231. /* Now, if the platform didn't decide to blindly trust the firmware,
  1232. * we proceed to assigning things that were left unassigned
  1233. */
  1234. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1235. pr_debug("PCI: Assigning unassigned resources...\n");
  1236. pci_assign_unassigned_resources();
  1237. }
  1238. /* Call machine dependent fixup */
  1239. if (ppc_md.pcibios_fixup)
  1240. ppc_md.pcibios_fixup();
  1241. }
  1242. /* This is used by the PCI hotplug driver to allocate resource
  1243. * of newly plugged busses. We can try to consolidate with the
  1244. * rest of the code later, for now, keep it as-is as our main
  1245. * resource allocation function doesn't deal with sub-trees yet.
  1246. */
  1247. void pcibios_claim_one_bus(struct pci_bus *bus)
  1248. {
  1249. struct pci_dev *dev;
  1250. struct pci_bus *child_bus;
  1251. list_for_each_entry(dev, &bus->devices, bus_list) {
  1252. int i;
  1253. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1254. struct resource *r = &dev->resource[i];
  1255. if (r->parent || !r->start || !r->flags)
  1256. continue;
  1257. pr_debug("PCI: Claiming %s: "
  1258. "Resource %d: %016llx..%016llx [%x]\n",
  1259. pci_name(dev), i,
  1260. (unsigned long long)r->start,
  1261. (unsigned long long)r->end,
  1262. (unsigned int)r->flags);
  1263. if (pci_claim_resource(dev, i) == 0)
  1264. continue;
  1265. pci_claim_bridge_resource(dev, i);
  1266. }
  1267. }
  1268. list_for_each_entry(child_bus, &bus->children, node)
  1269. pcibios_claim_one_bus(child_bus);
  1270. }
  1271. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1272. /* pcibios_finish_adding_to_bus
  1273. *
  1274. * This is to be called by the hotplug code after devices have been
  1275. * added to a bus, this include calling it for a PHB that is just
  1276. * being added
  1277. */
  1278. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1279. {
  1280. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1281. pci_domain_nr(bus), bus->number);
  1282. /* Allocate bus and devices resources */
  1283. pcibios_allocate_bus_resources(bus);
  1284. pcibios_claim_one_bus(bus);
  1285. if (!pci_has_flag(PCI_PROBE_ONLY))
  1286. pci_assign_unassigned_bus_resources(bus);
  1287. /* Fixup EEH */
  1288. eeh_add_device_tree_late(bus);
  1289. /* Add new devices to global lists. Register in proc, sysfs. */
  1290. pci_bus_add_devices(bus);
  1291. /* sysfs files should only be added after devices are added */
  1292. eeh_add_sysfs_files(bus);
  1293. }
  1294. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1295. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1296. {
  1297. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1298. if (phb->controller_ops.enable_device_hook)
  1299. if (!phb->controller_ops.enable_device_hook(dev))
  1300. return -EINVAL;
  1301. return pci_enable_resources(dev, mask);
  1302. }
  1303. void pcibios_disable_device(struct pci_dev *dev)
  1304. {
  1305. struct pci_controller *phb = pci_bus_to_host(dev->bus);
  1306. if (phb->controller_ops.disable_device)
  1307. phb->controller_ops.disable_device(dev);
  1308. }
  1309. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1310. {
  1311. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1312. }
  1313. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1314. struct list_head *resources)
  1315. {
  1316. struct resource *res;
  1317. resource_size_t offset;
  1318. int i;
  1319. /* Hookup PHB IO resource */
  1320. res = &hose->io_resource;
  1321. if (!res->flags) {
  1322. pr_info("PCI: I/O resource not set for host"
  1323. " bridge %s (domain %d)\n",
  1324. hose->dn->full_name, hose->global_number);
  1325. } else {
  1326. offset = pcibios_io_space_offset(hose);
  1327. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1328. (unsigned long long)res->start,
  1329. (unsigned long long)res->end,
  1330. (unsigned long)res->flags,
  1331. (unsigned long long)offset);
  1332. pci_add_resource_offset(resources, res, offset);
  1333. }
  1334. /* Hookup PHB Memory resources */
  1335. for (i = 0; i < 3; ++i) {
  1336. res = &hose->mem_resources[i];
  1337. if (!res->flags) {
  1338. if (i == 0)
  1339. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1340. "host bridge %s (domain %d)\n",
  1341. hose->dn->full_name, hose->global_number);
  1342. continue;
  1343. }
  1344. offset = hose->mem_offset[i];
  1345. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1346. (unsigned long long)res->start,
  1347. (unsigned long long)res->end,
  1348. (unsigned long)res->flags,
  1349. (unsigned long long)offset);
  1350. pci_add_resource_offset(resources, res, offset);
  1351. }
  1352. }
  1353. /*
  1354. * Null PCI config access functions, for the case when we can't
  1355. * find a hose.
  1356. */
  1357. #define NULL_PCI_OP(rw, size, type) \
  1358. static int \
  1359. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1360. { \
  1361. return PCIBIOS_DEVICE_NOT_FOUND; \
  1362. }
  1363. static int
  1364. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1365. int len, u32 *val)
  1366. {
  1367. return PCIBIOS_DEVICE_NOT_FOUND;
  1368. }
  1369. static int
  1370. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1371. int len, u32 val)
  1372. {
  1373. return PCIBIOS_DEVICE_NOT_FOUND;
  1374. }
  1375. static struct pci_ops null_pci_ops =
  1376. {
  1377. .read = null_read_config,
  1378. .write = null_write_config,
  1379. };
  1380. /*
  1381. * These functions are used early on before PCI scanning is done
  1382. * and all of the pci_dev and pci_bus structures have been created.
  1383. */
  1384. static struct pci_bus *
  1385. fake_pci_bus(struct pci_controller *hose, int busnr)
  1386. {
  1387. static struct pci_bus bus;
  1388. if (hose == NULL) {
  1389. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1390. }
  1391. bus.number = busnr;
  1392. bus.sysdata = hose;
  1393. bus.ops = hose? hose->ops: &null_pci_ops;
  1394. return &bus;
  1395. }
  1396. #define EARLY_PCI_OP(rw, size, type) \
  1397. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1398. int devfn, int offset, type value) \
  1399. { \
  1400. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1401. devfn, offset, value); \
  1402. }
  1403. EARLY_PCI_OP(read, byte, u8 *)
  1404. EARLY_PCI_OP(read, word, u16 *)
  1405. EARLY_PCI_OP(read, dword, u32 *)
  1406. EARLY_PCI_OP(write, byte, u8)
  1407. EARLY_PCI_OP(write, word, u16)
  1408. EARLY_PCI_OP(write, dword, u32)
  1409. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1410. int cap)
  1411. {
  1412. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1413. }
  1414. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1415. {
  1416. struct pci_controller *hose = bus->sysdata;
  1417. return of_node_get(hose->dn);
  1418. }
  1419. /**
  1420. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1421. * @hose: Pointer to the PCI host controller instance structure
  1422. */
  1423. void pcibios_scan_phb(struct pci_controller *hose)
  1424. {
  1425. LIST_HEAD(resources);
  1426. struct pci_bus *bus;
  1427. struct device_node *node = hose->dn;
  1428. int mode;
  1429. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1430. /* Get some IO space for the new PHB */
  1431. pcibios_setup_phb_io_space(hose);
  1432. /* Wire up PHB bus resources */
  1433. pcibios_setup_phb_resources(hose, &resources);
  1434. hose->busn.start = hose->first_busno;
  1435. hose->busn.end = hose->last_busno;
  1436. hose->busn.flags = IORESOURCE_BUS;
  1437. pci_add_resource(&resources, &hose->busn);
  1438. /* Create an empty bus for the toplevel */
  1439. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1440. hose->ops, hose, &resources);
  1441. if (bus == NULL) {
  1442. pr_err("Failed to create bus for PCI domain %04x\n",
  1443. hose->global_number);
  1444. pci_free_resource_list(&resources);
  1445. return;
  1446. }
  1447. hose->bus = bus;
  1448. /* Get probe mode and perform scan */
  1449. mode = PCI_PROBE_NORMAL;
  1450. if (node && hose->controller_ops.probe_mode)
  1451. mode = hose->controller_ops.probe_mode(bus);
  1452. pr_debug(" probe mode: %d\n", mode);
  1453. if (mode == PCI_PROBE_DEVTREE)
  1454. of_scan_bus(node, bus);
  1455. if (mode == PCI_PROBE_NORMAL) {
  1456. pci_bus_update_busn_res_end(bus, 255);
  1457. hose->last_busno = pci_scan_child_bus(bus);
  1458. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1459. }
  1460. /* Platform gets a chance to do some global fixups before
  1461. * we proceed to resource allocation
  1462. */
  1463. if (ppc_md.pcibios_fixup_phb)
  1464. ppc_md.pcibios_fixup_phb(hose);
  1465. /* Configure PCI Express settings */
  1466. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1467. struct pci_bus *child;
  1468. list_for_each_entry(child, &bus->children, node)
  1469. pcie_bus_configure_settings(child);
  1470. }
  1471. }
  1472. EXPORT_SYMBOL_GPL(pcibios_scan_phb);
  1473. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1474. {
  1475. int i, class = dev->class >> 8;
  1476. /* When configured as agent, programing interface = 1 */
  1477. int prog_if = dev->class & 0xf;
  1478. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1479. class == PCI_CLASS_BRIDGE_OTHER) &&
  1480. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1481. (prog_if == 0) &&
  1482. (dev->bus->parent == NULL)) {
  1483. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1484. dev->resource[i].start = 0;
  1485. dev->resource[i].end = 0;
  1486. dev->resource[i].flags = 0;
  1487. }
  1488. }
  1489. }
  1490. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1491. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1492. static void fixup_vga(struct pci_dev *pdev)
  1493. {
  1494. u16 cmd;
  1495. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1496. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1497. vga_set_default_device(pdev);
  1498. }
  1499. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1500. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);