time.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * linux/arch/parisc/kernel/time.c
  3. *
  4. * Copyright (C) 1991, 1992, 1995 Linus Torvalds
  5. * Modifications for ARM (C) 1994, 1995, 1996,1997 Russell King
  6. * Copyright (C) 1999 SuSE GmbH, (Philipp Rumpf, prumpf@tux.org)
  7. *
  8. * 1994-07-02 Alan Modra
  9. * fixed set_rtc_mmss, fixed time.year for >= 2000, new mktime
  10. * 1998-12-20 Updated NTP code according to technical memorandum Jan '96
  11. * "A Kernel Model for Precision Timekeeping" by Dave Mills
  12. */
  13. #include <linux/errno.h>
  14. #include <linux/module.h>
  15. #include <linux/sched.h>
  16. #include <linux/kernel.h>
  17. #include <linux/param.h>
  18. #include <linux/string.h>
  19. #include <linux/mm.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/time.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <linux/profile.h>
  25. #include <linux/clocksource.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/ftrace.h>
  28. #include <asm/uaccess.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <asm/page.h>
  32. #include <asm/param.h>
  33. #include <asm/pdc.h>
  34. #include <asm/led.h>
  35. #include <linux/timex.h>
  36. static unsigned long clocktick __read_mostly; /* timer cycles per tick */
  37. /*
  38. * We keep time on PA-RISC Linux by using the Interval Timer which is
  39. * a pair of registers; one is read-only and one is write-only; both
  40. * accessed through CR16. The read-only register is 32 or 64 bits wide,
  41. * and increments by 1 every CPU clock tick. The architecture only
  42. * guarantees us a rate between 0.5 and 2, but all implementations use a
  43. * rate of 1. The write-only register is 32-bits wide. When the lowest
  44. * 32 bits of the read-only register compare equal to the write-only
  45. * register, it raises a maskable external interrupt. Each processor has
  46. * an Interval Timer of its own and they are not synchronised.
  47. *
  48. * We want to generate an interrupt every 1/HZ seconds. So we program
  49. * CR16 to interrupt every @clocktick cycles. The it_value in cpu_data
  50. * is programmed with the intended time of the next tick. We can be
  51. * held off for an arbitrarily long period of time by interrupts being
  52. * disabled, so we may miss one or more ticks.
  53. */
  54. irqreturn_t __irq_entry timer_interrupt(int irq, void *dev_id)
  55. {
  56. unsigned long now, now2;
  57. unsigned long next_tick;
  58. unsigned long cycles_elapsed, ticks_elapsed = 1;
  59. unsigned long cycles_remainder;
  60. unsigned int cpu = smp_processor_id();
  61. struct cpuinfo_parisc *cpuinfo = &per_cpu(cpu_data, cpu);
  62. /* gcc can optimize for "read-only" case with a local clocktick */
  63. unsigned long cpt = clocktick;
  64. profile_tick(CPU_PROFILING);
  65. /* Initialize next_tick to the expected tick time. */
  66. next_tick = cpuinfo->it_value;
  67. /* Get current cycle counter (Control Register 16). */
  68. now = mfctl(16);
  69. cycles_elapsed = now - next_tick;
  70. if ((cycles_elapsed >> 6) < cpt) {
  71. /* use "cheap" math (add/subtract) instead
  72. * of the more expensive div/mul method
  73. */
  74. cycles_remainder = cycles_elapsed;
  75. while (cycles_remainder > cpt) {
  76. cycles_remainder -= cpt;
  77. ticks_elapsed++;
  78. }
  79. } else {
  80. /* TODO: Reduce this to one fdiv op */
  81. cycles_remainder = cycles_elapsed % cpt;
  82. ticks_elapsed += cycles_elapsed / cpt;
  83. }
  84. /* convert from "division remainder" to "remainder of clock tick" */
  85. cycles_remainder = cpt - cycles_remainder;
  86. /* Determine when (in CR16 cycles) next IT interrupt will fire.
  87. * We want IT to fire modulo clocktick even if we miss/skip some.
  88. * But those interrupts don't in fact get delivered that regularly.
  89. */
  90. next_tick = now + cycles_remainder;
  91. cpuinfo->it_value = next_tick;
  92. /* Program the IT when to deliver the next interrupt.
  93. * Only bottom 32-bits of next_tick are writable in CR16!
  94. */
  95. mtctl(next_tick, 16);
  96. /* Skip one clocktick on purpose if we missed next_tick.
  97. * The new CR16 must be "later" than current CR16 otherwise
  98. * itimer would not fire until CR16 wrapped - e.g 4 seconds
  99. * later on a 1Ghz processor. We'll account for the missed
  100. * tick on the next timer interrupt.
  101. *
  102. * "next_tick - now" will always give the difference regardless
  103. * if one or the other wrapped. If "now" is "bigger" we'll end up
  104. * with a very large unsigned number.
  105. */
  106. now2 = mfctl(16);
  107. if (next_tick - now2 > cpt)
  108. mtctl(next_tick+cpt, 16);
  109. #if 1
  110. /*
  111. * GGG: DEBUG code for how many cycles programming CR16 used.
  112. */
  113. if (unlikely(now2 - now > 0x3000)) /* 12K cycles */
  114. printk (KERN_CRIT "timer_interrupt(CPU %d): SLOW! 0x%lx cycles!"
  115. " cyc %lX rem %lX "
  116. " next/now %lX/%lX\n",
  117. cpu, now2 - now, cycles_elapsed, cycles_remainder,
  118. next_tick, now );
  119. #endif
  120. /* Can we differentiate between "early CR16" (aka Scenario 1) and
  121. * "long delay" (aka Scenario 3)? I don't think so.
  122. *
  123. * Timer_interrupt will be delivered at least a few hundred cycles
  124. * after the IT fires. But it's arbitrary how much time passes
  125. * before we call it "late". I've picked one second.
  126. *
  127. * It's important NO printk's are between reading CR16 and
  128. * setting up the next value. May introduce huge variance.
  129. */
  130. if (unlikely(ticks_elapsed > HZ)) {
  131. /* Scenario 3: very long delay? bad in any case */
  132. printk (KERN_CRIT "timer_interrupt(CPU %d): delayed!"
  133. " cycles %lX rem %lX "
  134. " next/now %lX/%lX\n",
  135. cpu,
  136. cycles_elapsed, cycles_remainder,
  137. next_tick, now );
  138. }
  139. /* Done mucking with unreliable delivery of interrupts.
  140. * Go do system house keeping.
  141. */
  142. if (!--cpuinfo->prof_counter) {
  143. cpuinfo->prof_counter = cpuinfo->prof_multiplier;
  144. update_process_times(user_mode(get_irq_regs()));
  145. }
  146. if (cpu == 0)
  147. xtime_update(ticks_elapsed);
  148. return IRQ_HANDLED;
  149. }
  150. unsigned long profile_pc(struct pt_regs *regs)
  151. {
  152. unsigned long pc = instruction_pointer(regs);
  153. if (regs->gr[0] & PSW_N)
  154. pc -= 4;
  155. #ifdef CONFIG_SMP
  156. if (in_lock_functions(pc))
  157. pc = regs->gr[2];
  158. #endif
  159. return pc;
  160. }
  161. EXPORT_SYMBOL(profile_pc);
  162. /* clock source code */
  163. static cycle_t read_cr16(struct clocksource *cs)
  164. {
  165. return get_cycles();
  166. }
  167. static struct clocksource clocksource_cr16 = {
  168. .name = "cr16",
  169. .rating = 300,
  170. .read = read_cr16,
  171. .mask = CLOCKSOURCE_MASK(BITS_PER_LONG),
  172. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  173. };
  174. #ifdef CONFIG_SMP
  175. int update_cr16_clocksource(void)
  176. {
  177. /* since the cr16 cycle counters are not synchronized across CPUs,
  178. we'll check if we should switch to a safe clocksource: */
  179. if (clocksource_cr16.rating != 0 && num_online_cpus() > 1) {
  180. clocksource_change_rating(&clocksource_cr16, 0);
  181. return 1;
  182. }
  183. return 0;
  184. }
  185. #else
  186. int update_cr16_clocksource(void)
  187. {
  188. return 0; /* no change */
  189. }
  190. #endif /*CONFIG_SMP*/
  191. void __init start_cpu_itimer(void)
  192. {
  193. unsigned int cpu = smp_processor_id();
  194. unsigned long next_tick = mfctl(16) + clocktick;
  195. mtctl(next_tick, 16); /* kick off Interval Timer (CR16) */
  196. per_cpu(cpu_data, cpu).it_value = next_tick;
  197. }
  198. static struct platform_device rtc_generic_dev = {
  199. .name = "rtc-generic",
  200. .id = -1,
  201. };
  202. static int __init rtc_init(void)
  203. {
  204. if (platform_device_register(&rtc_generic_dev) < 0)
  205. printk(KERN_ERR "unable to register rtc device...\n");
  206. /* not necessarily an error */
  207. return 0;
  208. }
  209. module_init(rtc_init);
  210. void read_persistent_clock(struct timespec *ts)
  211. {
  212. static struct pdc_tod tod_data;
  213. if (pdc_tod_read(&tod_data) == 0) {
  214. ts->tv_sec = tod_data.tod_sec;
  215. ts->tv_nsec = tod_data.tod_usec * 1000;
  216. } else {
  217. printk(KERN_ERR "Error reading tod clock\n");
  218. ts->tv_sec = 0;
  219. ts->tv_nsec = 0;
  220. }
  221. }
  222. void __init time_init(void)
  223. {
  224. unsigned long current_cr16_khz;
  225. clocktick = (100 * PAGE0->mem_10msec) / HZ;
  226. start_cpu_itimer(); /* get CPU 0 started */
  227. /* register at clocksource framework */
  228. current_cr16_khz = PAGE0->mem_10msec/10; /* kHz */
  229. clocksource_register_khz(&clocksource_cr16, current_cr16_khz);
  230. }