gpio.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * Miscellaneous functions for IDT EB434 board
  3. *
  4. * Copyright 2004 IDT Inc. (rischelp@idt.com)
  5. * Copyright 2006 Phil Sutter <n0-1@freewrt.org>
  6. * Copyright 2007 Florian Fainelli <florian@openwrt.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/init.h>
  30. #include <linux/types.h>
  31. #include <linux/export.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/gpio.h>
  35. #include <asm/mach-rc32434/rb.h>
  36. #include <asm/mach-rc32434/gpio.h>
  37. struct rb532_gpio_chip {
  38. struct gpio_chip chip;
  39. void __iomem *regbase;
  40. };
  41. static struct resource rb532_gpio_reg0_res[] = {
  42. {
  43. .name = "gpio_reg0",
  44. .start = REGBASE + GPIOBASE,
  45. .end = REGBASE + GPIOBASE + sizeof(struct rb532_gpio_reg) - 1,
  46. .flags = IORESOURCE_MEM,
  47. }
  48. };
  49. /* rb532_set_bit - sanely set a bit
  50. *
  51. * bitval: new value for the bit
  52. * offset: bit index in the 4 byte address range
  53. * ioaddr: 4 byte aligned address being altered
  54. */
  55. static inline void rb532_set_bit(unsigned bitval,
  56. unsigned offset, void __iomem *ioaddr)
  57. {
  58. unsigned long flags;
  59. u32 val;
  60. local_irq_save(flags);
  61. val = readl(ioaddr);
  62. val &= ~(!bitval << offset); /* unset bit if bitval == 0 */
  63. val |= (!!bitval << offset); /* set bit if bitval == 1 */
  64. writel(val, ioaddr);
  65. local_irq_restore(flags);
  66. }
  67. /* rb532_get_bit - read a bit
  68. *
  69. * returns the boolean state of the bit, which may be > 1
  70. */
  71. static inline int rb532_get_bit(unsigned offset, void __iomem *ioaddr)
  72. {
  73. return readl(ioaddr) & (1 << offset);
  74. }
  75. /*
  76. * Return GPIO level */
  77. static int rb532_gpio_get(struct gpio_chip *chip, unsigned offset)
  78. {
  79. struct rb532_gpio_chip *gpch;
  80. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  81. return rb532_get_bit(offset, gpch->regbase + GPIOD);
  82. }
  83. /*
  84. * Set output GPIO level
  85. */
  86. static void rb532_gpio_set(struct gpio_chip *chip,
  87. unsigned offset, int value)
  88. {
  89. struct rb532_gpio_chip *gpch;
  90. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  91. rb532_set_bit(value, offset, gpch->regbase + GPIOD);
  92. }
  93. /*
  94. * Set GPIO direction to input
  95. */
  96. static int rb532_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  97. {
  98. struct rb532_gpio_chip *gpch;
  99. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  100. /* disable alternate function in case it's set */
  101. rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
  102. rb532_set_bit(0, offset, gpch->regbase + GPIOCFG);
  103. return 0;
  104. }
  105. /*
  106. * Set GPIO direction to output
  107. */
  108. static int rb532_gpio_direction_output(struct gpio_chip *chip,
  109. unsigned offset, int value)
  110. {
  111. struct rb532_gpio_chip *gpch;
  112. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  113. /* disable alternate function in case it's set */
  114. rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
  115. /* set the initial output value */
  116. rb532_set_bit(value, offset, gpch->regbase + GPIOD);
  117. rb532_set_bit(1, offset, gpch->regbase + GPIOCFG);
  118. return 0;
  119. }
  120. static struct rb532_gpio_chip rb532_gpio_chip[] = {
  121. [0] = {
  122. .chip = {
  123. .label = "gpio0",
  124. .direction_input = rb532_gpio_direction_input,
  125. .direction_output = rb532_gpio_direction_output,
  126. .get = rb532_gpio_get,
  127. .set = rb532_gpio_set,
  128. .base = 0,
  129. .ngpio = 32,
  130. },
  131. },
  132. };
  133. /*
  134. * Set GPIO interrupt level
  135. */
  136. void rb532_gpio_set_ilevel(int bit, unsigned gpio)
  137. {
  138. rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOILEVEL);
  139. }
  140. EXPORT_SYMBOL(rb532_gpio_set_ilevel);
  141. /*
  142. * Set GPIO interrupt status
  143. */
  144. void rb532_gpio_set_istat(int bit, unsigned gpio)
  145. {
  146. rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOISTAT);
  147. }
  148. EXPORT_SYMBOL(rb532_gpio_set_istat);
  149. /*
  150. * Configure GPIO alternate function
  151. */
  152. void rb532_gpio_set_func(unsigned gpio)
  153. {
  154. rb532_set_bit(1, gpio, rb532_gpio_chip->regbase + GPIOFUNC);
  155. }
  156. EXPORT_SYMBOL(rb532_gpio_set_func);
  157. int __init rb532_gpio_init(void)
  158. {
  159. struct resource *r;
  160. r = rb532_gpio_reg0_res;
  161. rb532_gpio_chip->regbase = ioremap_nocache(r->start, resource_size(r));
  162. if (!rb532_gpio_chip->regbase) {
  163. printk(KERN_ERR "rb532: cannot remap GPIO register 0\n");
  164. return -ENXIO;
  165. }
  166. /* Register our GPIO chip */
  167. gpiochip_add(&rb532_gpio_chip->chip);
  168. return 0;
  169. }
  170. arch_initcall(rb532_gpio_init);