fixup-cobalt.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Cobalt Qube/Raq PCI support
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995, 1996, 1997, 2002, 2003 by Ralf Baechle
  9. * Copyright (C) 2001, 2002, 2003 by Liam Davies (ldavies@agile.tv)
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. #include <asm/gt64120.h>
  17. #include <cobalt.h>
  18. #include <irq.h>
  19. /*
  20. * PCI slot numbers
  21. */
  22. #define COBALT_PCICONF_CPU 0x06
  23. #define COBALT_PCICONF_ETH0 0x07
  24. #define COBALT_PCICONF_RAQSCSI 0x08
  25. #define COBALT_PCICONF_VIA 0x09
  26. #define COBALT_PCICONF_PCISLOT 0x0A
  27. #define COBALT_PCICONF_ETH1 0x0C
  28. /*
  29. * The Cobalt board ID information. The boards have an ID number wired
  30. * into the VIA that is available in the high nibble of register 94.
  31. */
  32. #define VIA_COBALT_BRD_ID_REG 0x94
  33. #define VIA_COBALT_BRD_REG_to_ID(reg) ((unsigned char)(reg) >> 4)
  34. static void qube_raq_galileo_early_fixup(struct pci_dev *dev)
  35. {
  36. if (dev->devfn == PCI_DEVFN(0, 0) &&
  37. (dev->class >> 8) == PCI_CLASS_MEMORY_OTHER) {
  38. dev->class = (PCI_CLASS_BRIDGE_HOST << 8) | (dev->class & 0xff);
  39. printk(KERN_INFO "Galileo: fixed bridge class\n");
  40. }
  41. }
  42. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
  43. qube_raq_galileo_early_fixup);
  44. static void qube_raq_via_bmIDE_fixup(struct pci_dev *dev)
  45. {
  46. unsigned short cfgword;
  47. unsigned char lt;
  48. /* Enable Bus Mastering and fast back to back. */
  49. pci_read_config_word(dev, PCI_COMMAND, &cfgword);
  50. cfgword |= (PCI_COMMAND_FAST_BACK | PCI_COMMAND_MASTER);
  51. pci_write_config_word(dev, PCI_COMMAND, cfgword);
  52. /* Enable both ide interfaces. ROM only enables primary one. */
  53. pci_write_config_byte(dev, 0x40, 0xb);
  54. /* Set latency timer to reasonable value. */
  55. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lt);
  56. if (lt < 64)
  57. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  58. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
  59. }
  60. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1,
  61. qube_raq_via_bmIDE_fixup);
  62. static void qube_raq_galileo_fixup(struct pci_dev *dev)
  63. {
  64. if (dev->devfn != PCI_DEVFN(0, 0))
  65. return;
  66. /* Fix PCI latency-timer and cache-line-size values in Galileo
  67. * host bridge.
  68. */
  69. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  70. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
  71. /*
  72. * The code described by the comment below has been removed
  73. * as it causes bus mastering by the Ethernet controllers
  74. * to break under any kind of network load. We always set
  75. * the retry timeouts to their maximum.
  76. *
  77. * --x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--
  78. *
  79. * On all machines prior to Q2, we had the STOP line disconnected
  80. * from Galileo to VIA on PCI. The new Galileo does not function
  81. * correctly unless we have it connected.
  82. *
  83. * Therefore we must set the disconnect/retry cycle values to
  84. * something sensible when using the new Galileo.
  85. */
  86. printk(KERN_INFO "Galileo: revision %u\n", dev->revision);
  87. #if 0
  88. if (dev->revision >= 0x10) {
  89. /* New Galileo, assumes PCI stop line to VIA is connected. */
  90. GT_WRITE(GT_PCI0_TOR_OFS, 0x4020);
  91. } else if (dev->revision == 0x1 || dev->revision == 0x2)
  92. #endif
  93. {
  94. signed int timeo;
  95. /* XXX WE MUST DO THIS ELSE GALILEO LOCKS UP! -DaveM */
  96. timeo = GT_READ(GT_PCI0_TOR_OFS);
  97. /* Old Galileo, assumes PCI STOP line to VIA is disconnected. */
  98. GT_WRITE(GT_PCI0_TOR_OFS,
  99. (0xff << 16) | /* retry count */
  100. (0xff << 8) | /* timeout 1 */
  101. 0xff); /* timeout 0 */
  102. /* enable PCI retry exceeded interrupt */
  103. GT_WRITE(GT_INTRMASK_OFS, GT_INTR_RETRYCTR0_MSK | GT_READ(GT_INTRMASK_OFS));
  104. }
  105. }
  106. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
  107. qube_raq_galileo_fixup);
  108. int cobalt_board_id;
  109. static void qube_raq_via_board_id_fixup(struct pci_dev *dev)
  110. {
  111. u8 id;
  112. int retval;
  113. retval = pci_read_config_byte(dev, VIA_COBALT_BRD_ID_REG, &id);
  114. if (retval) {
  115. panic("Cannot read board ID");
  116. return;
  117. }
  118. cobalt_board_id = VIA_COBALT_BRD_REG_to_ID(id);
  119. printk(KERN_INFO "Cobalt board ID: %d\n", cobalt_board_id);
  120. }
  121. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0,
  122. qube_raq_via_board_id_fixup);
  123. static char irq_tab_qube1[] __initdata = {
  124. [COBALT_PCICONF_CPU] = 0,
  125. [COBALT_PCICONF_ETH0] = QUBE1_ETH0_IRQ,
  126. [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
  127. [COBALT_PCICONF_VIA] = 0,
  128. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  129. [COBALT_PCICONF_ETH1] = 0
  130. };
  131. static char irq_tab_cobalt[] __initdata = {
  132. [COBALT_PCICONF_CPU] = 0,
  133. [COBALT_PCICONF_ETH0] = ETH0_IRQ,
  134. [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
  135. [COBALT_PCICONF_VIA] = 0,
  136. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  137. [COBALT_PCICONF_ETH1] = ETH1_IRQ
  138. };
  139. static char irq_tab_raq2[] __initdata = {
  140. [COBALT_PCICONF_CPU] = 0,
  141. [COBALT_PCICONF_ETH0] = ETH0_IRQ,
  142. [COBALT_PCICONF_RAQSCSI] = RAQ2_SCSI_IRQ,
  143. [COBALT_PCICONF_VIA] = 0,
  144. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  145. [COBALT_PCICONF_ETH1] = ETH1_IRQ
  146. };
  147. int __init pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  148. {
  149. if (cobalt_board_id <= COBALT_BRD_ID_QUBE1)
  150. return irq_tab_qube1[slot];
  151. if (cobalt_board_id == COBALT_BRD_ID_RAQ2)
  152. return irq_tab_raq2[slot];
  153. return irq_tab_cobalt[slot];
  154. }
  155. /* Do platform specific device initialization at pci_enable_device() time */
  156. int pcibios_plat_dev_init(struct pci_dev *dev)
  157. {
  158. return 0;
  159. }