usb-init.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (c) 2003-2012 Broadcom Corporation
  3. * All Rights Reserved
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the Broadcom
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #include <linux/dma-mapping.h>
  35. #include <linux/kernel.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/pci.h>
  39. #include <linux/platform_device.h>
  40. #include <asm/netlogic/haldefs.h>
  41. #include <asm/netlogic/xlp-hal/iomap.h>
  42. #include <asm/netlogic/xlp-hal/xlp.h>
  43. /*
  44. * USB glue logic registers, used only during initialization
  45. */
  46. #define USB_CTL_0 0x01
  47. #define USB_PHY_0 0x0A
  48. #define USB_PHY_RESET 0x01
  49. #define USB_PHY_PORT_RESET_0 0x10
  50. #define USB_PHY_PORT_RESET_1 0x20
  51. #define USB_CONTROLLER_RESET 0x01
  52. #define USB_INT_STATUS 0x0E
  53. #define USB_INT_EN 0x0F
  54. #define USB_PHY_INTERRUPT_EN 0x01
  55. #define USB_OHCI_INTERRUPT_EN 0x02
  56. #define USB_OHCI_INTERRUPT1_EN 0x04
  57. #define USB_OHCI_INTERRUPT2_EN 0x08
  58. #define USB_CTRL_INTERRUPT_EN 0x10
  59. #define nlm_read_usb_reg(b, r) nlm_read_reg(b, r)
  60. #define nlm_write_usb_reg(b, r, v) nlm_write_reg(b, r, v)
  61. #define nlm_get_usb_pcibase(node, inst) \
  62. nlm_pcicfg_base(XLP_IO_USB_OFFSET(node, inst))
  63. #define nlm_get_usb_regbase(node, inst) \
  64. (nlm_get_usb_pcibase(node, inst) + XLP_IO_PCI_HDRSZ)
  65. static void nlm_usb_intr_en(int node, int port)
  66. {
  67. uint32_t val;
  68. uint64_t port_addr;
  69. port_addr = nlm_get_usb_regbase(node, port);
  70. val = nlm_read_usb_reg(port_addr, USB_INT_EN);
  71. val = USB_CTRL_INTERRUPT_EN | USB_OHCI_INTERRUPT_EN |
  72. USB_OHCI_INTERRUPT1_EN | USB_OHCI_INTERRUPT2_EN;
  73. nlm_write_usb_reg(port_addr, USB_INT_EN, val);
  74. }
  75. static void nlm_usb_hw_reset(int node, int port)
  76. {
  77. uint64_t port_addr;
  78. uint32_t val;
  79. /* reset USB phy */
  80. port_addr = nlm_get_usb_regbase(node, port);
  81. val = nlm_read_usb_reg(port_addr, USB_PHY_0);
  82. val &= ~(USB_PHY_RESET | USB_PHY_PORT_RESET_0 | USB_PHY_PORT_RESET_1);
  83. nlm_write_usb_reg(port_addr, USB_PHY_0, val);
  84. mdelay(100);
  85. val = nlm_read_usb_reg(port_addr, USB_CTL_0);
  86. val &= ~(USB_CONTROLLER_RESET);
  87. val |= 0x4;
  88. nlm_write_usb_reg(port_addr, USB_CTL_0, val);
  89. }
  90. static int __init nlm_platform_usb_init(void)
  91. {
  92. if (cpu_is_xlpii())
  93. return 0;
  94. pr_info("Initializing USB Interface\n");
  95. nlm_usb_hw_reset(0, 0);
  96. nlm_usb_hw_reset(0, 3);
  97. /* Enable PHY interrupts */
  98. nlm_usb_intr_en(0, 0);
  99. nlm_usb_intr_en(0, 3);
  100. return 0;
  101. }
  102. arch_initcall(nlm_platform_usb_init);
  103. static u64 xlp_usb_dmamask = ~(u32)0;
  104. /* Fixup the IRQ for USB devices which is exist on XLP SOC PCIE bus */
  105. static void nlm_usb_fixup_final(struct pci_dev *dev)
  106. {
  107. dev->dev.dma_mask = &xlp_usb_dmamask;
  108. dev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
  109. switch (dev->devfn) {
  110. case 0x10:
  111. dev->irq = PIC_EHCI_0_IRQ;
  112. break;
  113. case 0x11:
  114. dev->irq = PIC_OHCI_0_IRQ;
  115. break;
  116. case 0x12:
  117. dev->irq = PIC_OHCI_1_IRQ;
  118. break;
  119. case 0x13:
  120. dev->irq = PIC_EHCI_1_IRQ;
  121. break;
  122. case 0x14:
  123. dev->irq = PIC_OHCI_2_IRQ;
  124. break;
  125. case 0x15:
  126. dev->irq = PIC_OHCI_3_IRQ;
  127. break;
  128. }
  129. }
  130. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_EHCI,
  131. nlm_usb_fixup_final);
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_OHCI,
  133. nlm_usb_fixup_final);