m54xxgpt.h 3.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * File: m54xxgpt.h
  3. * Purpose: Register and bit definitions for the MCF54XX
  4. *
  5. * Notes:
  6. *
  7. */
  8. #ifndef m54xxgpt_h
  9. #define m54xxgpt_h
  10. /*********************************************************************
  11. *
  12. * General Purpose Timers (GPT)
  13. *
  14. *********************************************************************/
  15. /* Register read/write macros */
  16. #define MCF_GPT_GMS0 (MCF_MBAR + 0x000800)
  17. #define MCF_GPT_GCIR0 (MCF_MBAR + 0x000804)
  18. #define MCF_GPT_GPWM0 (MCF_MBAR + 0x000808)
  19. #define MCF_GPT_GSR0 (MCF_MBAR + 0x00080C)
  20. #define MCF_GPT_GMS1 (MCF_MBAR + 0x000810)
  21. #define MCF_GPT_GCIR1 (MCF_MBAR + 0x000814)
  22. #define MCF_GPT_GPWM1 (MCF_MBAR + 0x000818)
  23. #define MCF_GPT_GSR1 (MCF_MBAR + 0x00081C)
  24. #define MCF_GPT_GMS2 (MCF_MBAR + 0x000820)
  25. #define MCF_GPT_GCIR2 (MCF_MBAR + 0x000824)
  26. #define MCF_GPT_GPWM2 (MCF_MBAR + 0x000828)
  27. #define MCF_GPT_GSR2 (MCF_MBAR + 0x00082C)
  28. #define MCF_GPT_GMS3 (MCF_MBAR + 0x000830)
  29. #define MCF_GPT_GCIR3 (MCF_MBAR + 0x000834)
  30. #define MCF_GPT_GPWM3 (MCF_MBAR + 0x000838)
  31. #define MCF_GPT_GSR3 (MCF_MBAR + 0x00083C)
  32. #define MCF_GPT_GMS(x) (MCF_MBAR + 0x000800 + ((x) * 0x010))
  33. #define MCF_GPT_GCIR(x) (MCF_MBAR + 0x000804 + ((x) * 0x010))
  34. #define MCF_GPT_GPWM(x) (MCF_MBAR + 0x000808 + ((x) * 0x010))
  35. #define MCF_GPT_GSR(x) (MCF_MBAR + 0x00080C + ((x) * 0x010))
  36. /* Bit definitions and macros for MCF_GPT_GMS */
  37. #define MCF_GPT_GMS_TMS(x) (((x)&0x00000007)<<0)
  38. #define MCF_GPT_GMS_GPIO(x) (((x)&0x00000003)<<4)
  39. #define MCF_GPT_GMS_IEN (0x00000100)
  40. #define MCF_GPT_GMS_OD (0x00000200)
  41. #define MCF_GPT_GMS_SC (0x00000400)
  42. #define MCF_GPT_GMS_CE (0x00001000)
  43. #define MCF_GPT_GMS_WDEN (0x00008000)
  44. #define MCF_GPT_GMS_ICT(x) (((x)&0x00000003)<<16)
  45. #define MCF_GPT_GMS_OCT(x) (((x)&0x00000003)<<20)
  46. #define MCF_GPT_GMS_OCPW(x) (((x)&0x000000FF)<<24)
  47. #define MCF_GPT_GMS_OCT_FRCLOW (0x00000000)
  48. #define MCF_GPT_GMS_OCT_PULSEHI (0x00100000)
  49. #define MCF_GPT_GMS_OCT_PULSELO (0x00200000)
  50. #define MCF_GPT_GMS_OCT_TOGGLE (0x00300000)
  51. #define MCF_GPT_GMS_ICT_ANY (0x00000000)
  52. #define MCF_GPT_GMS_ICT_RISE (0x00010000)
  53. #define MCF_GPT_GMS_ICT_FALL (0x00020000)
  54. #define MCF_GPT_GMS_ICT_PULSE (0x00030000)
  55. #define MCF_GPT_GMS_GPIO_INPUT (0x00000000)
  56. #define MCF_GPT_GMS_GPIO_OUTLO (0x00000020)
  57. #define MCF_GPT_GMS_GPIO_OUTHI (0x00000030)
  58. #define MCF_GPT_GMS_GPIO_MASK (0x00000030)
  59. #define MCF_GPT_GMS_TMS_DISABLE (0x00000000)
  60. #define MCF_GPT_GMS_TMS_INCAPT (0x00000001)
  61. #define MCF_GPT_GMS_TMS_OUTCAPT (0x00000002)
  62. #define MCF_GPT_GMS_TMS_PWM (0x00000003)
  63. #define MCF_GPT_GMS_TMS_GPIO (0x00000004)
  64. #define MCF_GPT_GMS_TMS_MASK (0x00000007)
  65. /* Bit definitions and macros for MCF_GPT_GCIR */
  66. #define MCF_GPT_GCIR_CNT(x) (((x)&0x0000FFFF)<<0)
  67. #define MCF_GPT_GCIR_PRE(x) (((x)&0x0000FFFF)<<16)
  68. /* Bit definitions and macros for MCF_GPT_GPWM */
  69. #define MCF_GPT_GPWM_LOAD (0x00000001)
  70. #define MCF_GPT_GPWM_PWMOP (0x00000100)
  71. #define MCF_GPT_GPWM_WIDTH(x) (((x)&0x0000FFFF)<<16)
  72. /* Bit definitions and macros for MCF_GPT_GSR */
  73. #define MCF_GPT_GSR_CAPT (0x00000001)
  74. #define MCF_GPT_GSR_COMP (0x00000002)
  75. #define MCF_GPT_GSR_PWMP (0x00000004)
  76. #define MCF_GPT_GSR_TEXP (0x00000008)
  77. #define MCF_GPT_GSR_PIN (0x00000100)
  78. #define MCF_GPT_GSR_OVF(x) (((x)&0x00000007)<<12)
  79. #define MCF_GPT_GSR_CAPTURE(x) (((x)&0x0000FFFF)<<16)
  80. /********************************************************************/
  81. #endif /* m54xxgpt_h */