m53xxacr.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /****************************************************************************/
  2. /*
  3. * m53xxacr.h -- ColdFire version 3 core cache support
  4. *
  5. * (C) Copyright 2010, Greg Ungerer <gerg@snapgear.com>
  6. */
  7. /****************************************************************************/
  8. #ifndef m53xxacr_h
  9. #define m53xxacr_h
  10. /****************************************************************************/
  11. /*
  12. * All varients of the ColdFire using version 3 cores have a similar
  13. * cache setup. They have a unified instruction and data cache, with
  14. * configurable write-through or copy-back operation.
  15. */
  16. /*
  17. * Define the Cache Control register flags.
  18. */
  19. #define CACR_EC 0x80000000 /* Enable cache */
  20. #define CACR_ESB 0x20000000 /* Enable store buffer */
  21. #define CACR_DPI 0x10000000 /* Disable invalidation by CPUSHL */
  22. #define CACR_HLCK 0x08000000 /* Half cache lock mode */
  23. #define CACR_CINVA 0x01000000 /* Invalidate cache */
  24. #define CACR_DNFB 0x00000400 /* Inhibited fill buffer */
  25. #define CACR_DCM_WT 0x00000000 /* Cacheable write-through */
  26. #define CACR_DCM_CB 0x00000100 /* Cacheable copy-back */
  27. #define CACR_DCM_PRE 0x00000200 /* Cache inhibited, precise */
  28. #define CACR_DCM_IMPRE 0x00000300 /* Cache inhibited, imprecise */
  29. #define CACR_WPROTECT 0x00000020 /* Write protect*/
  30. #define CACR_EUSP 0x00000010 /* Eanble separate user a7 */
  31. /*
  32. * Define the Access Control register flags.
  33. */
  34. #define ACR_BASE_POS 24 /* Address Base (upper 8 bits) */
  35. #define ACR_MASK_POS 16 /* Address Mask (next 8 bits) */
  36. #define ACR_ENABLE 0x00008000 /* Enable this ACR */
  37. #define ACR_USER 0x00000000 /* Allow only user accesses */
  38. #define ACR_SUPER 0x00002000 /* Allow supervisor access only */
  39. #define ACR_ANY 0x00004000 /* Allow any access type */
  40. #define ACR_CM_WT 0x00000000 /* Cacheable, write-through */
  41. #define ACR_CM_CB 0x00000020 /* Cacheable, copy-back */
  42. #define ACR_CM_PRE 0x00000040 /* Cache inhibited, precise */
  43. #define ACR_CM_IMPRE 0x00000060 /* Cache inhibited, imprecise */
  44. #define ACR_WPROTECT 0x00000004 /* Write protect region */
  45. /*
  46. * Define the cache type and arrangement (needed for pushes).
  47. */
  48. #if defined(CONFIG_M5307)
  49. #define CACHE_SIZE 0x2000 /* 8k of unified cache */
  50. #define ICACHE_SIZE CACHE_SIZE
  51. #define DCACHE_SIZE CACHE_SIZE
  52. #elif defined(CONFIG_M53xx)
  53. #define CACHE_SIZE 0x4000 /* 16k of unified cache */
  54. #define ICACHE_SIZE CACHE_SIZE
  55. #define DCACHE_SIZE CACHE_SIZE
  56. #endif
  57. #define CACHE_LINE_SIZE 16 /* 16 byte line size */
  58. #define CACHE_WAYS 4 /* 4 ways - set associative */
  59. /*
  60. * Set the cache controller settings we will use. This default in the
  61. * CACR is cache inhibited, we use the ACR register to set cacheing
  62. * enabled on the regions we want (eg RAM).
  63. */
  64. #if defined(CONFIG_CACHE_COPYBACK)
  65. #define CACHE_TYPE ACR_CM_CB
  66. #define CACHE_PUSH
  67. #else
  68. #define CACHE_TYPE ACR_CM_WT
  69. #endif
  70. #ifdef CONFIG_COLDFIRE_SW_A7
  71. #define CACHE_MODE (CACR_EC + CACR_ESB + CACR_DCM_PRE)
  72. #else
  73. #define CACHE_MODE (CACR_EC + CACR_ESB + CACR_DCM_PRE + CACR_EUSP)
  74. #endif
  75. /*
  76. * Unified cache means we will never need to flush for coherency of
  77. * instruction fetch. We will need to flush to maintain memory/DMA
  78. * coherency though in all cases. And for copyback caches we will need
  79. * to push cached data as well.
  80. */
  81. #define CACHE_INIT CACR_CINVA
  82. #define CACHE_INVALIDATE CACR_CINVA
  83. #define CACHE_INVALIDATED CACR_CINVA
  84. #define ACR0_MODE ((CONFIG_RAMBASE & 0xff000000) + \
  85. (0x000f0000) + \
  86. (ACR_ENABLE + ACR_ANY + CACHE_TYPE))
  87. #define ACR1_MODE 0
  88. /****************************************************************************/
  89. #endif /* m53xxsim_h */