m525xsim.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /****************************************************************************/
  2. /*
  3. * m525xsim.h -- ColdFire 525x System Integration Module support.
  4. *
  5. * (C) Copyright 2012, Steven king <sfking@fdwdc.com>
  6. * (C) Copyright 2002, Greg Ungerer (gerg@snapgear.com)
  7. */
  8. /****************************************************************************/
  9. #ifndef m525xsim_h
  10. #define m525xsim_h
  11. /****************************************************************************/
  12. /*
  13. * This header supports ColdFire 5249, 5251 and 5253. There are a few
  14. * little differences between them, but most of the peripheral support
  15. * can be used by all of them.
  16. */
  17. #define CPU_NAME "COLDFIRE(m525x)"
  18. #define CPU_INSTR_PER_JIFFY 3
  19. #define MCF_BUSCLK (MCF_CLK / 2)
  20. #include <asm/m52xxacr.h>
  21. /*
  22. * The 525x has a second MBAR region, define its address.
  23. */
  24. #define MCF_MBAR2 0x80000000
  25. /*
  26. * Define the 525x SIM register set addresses.
  27. */
  28. #define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */
  29. #define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */
  30. #define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */
  31. #define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog srv */
  32. #define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */
  33. #define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */
  34. #define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */
  35. #define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
  36. #define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
  37. #define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
  38. #define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
  39. #define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
  40. #define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
  41. #define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
  42. #define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
  43. #define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
  44. #define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
  45. #define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
  46. #define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
  47. #define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */
  48. #define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */
  49. #define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */
  50. #define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */
  51. #define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */
  52. #define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */
  53. #define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */
  54. #define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */
  55. #define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */
  56. #define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */
  57. #define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */
  58. #define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */
  59. #define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */
  60. #define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */
  61. #define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */
  62. #define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */
  63. #define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */
  64. #define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM 0 Mask */
  65. #define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */
  66. #define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM 1 Mask */
  67. /*
  68. * Secondary Interrupt Controller (in MBAR2)
  69. */
  70. #define MCFINTC2_INTBASE (MCF_MBAR2 + 0x168) /* Base Vector Reg */
  71. #define MCFINTC2_INTPRI1 (MCF_MBAR2 + 0x140) /* 0-7 priority */
  72. #define MCFINTC2_INTPRI2 (MCF_MBAR2 + 0x144) /* 8-15 priority */
  73. #define MCFINTC2_INTPRI3 (MCF_MBAR2 + 0x148) /* 16-23 priority */
  74. #define MCFINTC2_INTPRI4 (MCF_MBAR2 + 0x14c) /* 24-31 priority */
  75. #define MCFINTC2_INTPRI5 (MCF_MBAR2 + 0x150) /* 32-39 priority */
  76. #define MCFINTC2_INTPRI6 (MCF_MBAR2 + 0x154) /* 40-47 priority */
  77. #define MCFINTC2_INTPRI7 (MCF_MBAR2 + 0x158) /* 48-55 priority */
  78. #define MCFINTC2_INTPRI8 (MCF_MBAR2 + 0x15c) /* 56-63 priority */
  79. #define MCFINTC2_INTPRI_REG(i) (MCFINTC2_INTPRI1 + \
  80. ((((i) - MCFINTC2_VECBASE) / 8) * 4))
  81. #define MCFINTC2_INTPRI_BITS(b, i) ((b) << (((i) % 8) * 4))
  82. /*
  83. * Timer module.
  84. */
  85. #define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */
  86. #define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */
  87. /*
  88. * UART module.
  89. */
  90. #define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */
  91. #define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */
  92. /*
  93. * QSPI module.
  94. */
  95. #define MCFQSPI_BASE (MCF_MBAR + 0x400) /* Base address QSPI */
  96. #define MCFQSPI_SIZE 0x40 /* Register set size */
  97. #ifdef CONFIG_M5249
  98. #define MCFQSPI_CS0 29
  99. #define MCFQSPI_CS1 24
  100. #define MCFQSPI_CS2 21
  101. #define MCFQSPI_CS3 22
  102. #else
  103. #define MCFQSPI_CS0 15
  104. #define MCFQSPI_CS1 16
  105. #define MCFQSPI_CS2 24
  106. #define MCFQSPI_CS3 28
  107. #endif
  108. /*
  109. * I2C module.
  110. */
  111. #define MCFI2C_BASE0 (MCF_MBAR + 0x280) /* Base addreess I2C0 */
  112. #define MCFI2C_SIZE0 0x20 /* Register set size */
  113. #define MCFI2C_BASE1 (MCF_MBAR2 + 0x440) /* Base addreess I2C1 */
  114. #define MCFI2C_SIZE1 0x20 /* Register set size */
  115. /*
  116. * DMA unit base addresses.
  117. */
  118. #define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */
  119. #define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */
  120. #define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */
  121. #define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
  122. /*
  123. * Some symbol defines for the above...
  124. */
  125. #define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */
  126. #define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */
  127. #define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */
  128. #define MCFSIM_I2CICR MCFSIM_ICR3 /* I2C ICR */
  129. #define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */
  130. #define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */
  131. #define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */
  132. #define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */
  133. #define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */
  134. #define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */
  135. #define MCFSIM_QSPIICR MCFSIM_ICR10 /* QSPI ICR */
  136. /*
  137. * Define system peripheral IRQ usage.
  138. */
  139. #define MCF_IRQ_QSPI 28 /* QSPI, Level 4 */
  140. #define MCF_IRQ_I2C0 29
  141. #define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */
  142. #define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */
  143. #define MCF_IRQ_UART0 73 /* UART0 */
  144. #define MCF_IRQ_UART1 74 /* UART1 */
  145. /*
  146. * Define the base interrupt for the second interrupt controller.
  147. * We set it to 128, out of the way of the base interrupts, and plenty
  148. * of room for its 64 interrupts.
  149. */
  150. #define MCFINTC2_VECBASE 128
  151. #define MCF_IRQ_GPIO0 (MCFINTC2_VECBASE + 32)
  152. #define MCF_IRQ_GPIO1 (MCFINTC2_VECBASE + 33)
  153. #define MCF_IRQ_GPIO2 (MCFINTC2_VECBASE + 34)
  154. #define MCF_IRQ_GPIO3 (MCFINTC2_VECBASE + 35)
  155. #define MCF_IRQ_GPIO4 (MCFINTC2_VECBASE + 36)
  156. #define MCF_IRQ_GPIO5 (MCFINTC2_VECBASE + 37)
  157. #define MCF_IRQ_GPIO6 (MCFINTC2_VECBASE + 38)
  158. #define MCF_IRQ_GPIO7 (MCFINTC2_VECBASE + 39)
  159. #define MCF_IRQ_USBWUP (MCFINTC2_VECBASE + 40)
  160. #define MCF_IRQ_I2C1 (MCFINTC2_VECBASE + 62)
  161. /*
  162. * General purpose IO registers (in MBAR2).
  163. */
  164. #define MCFSIM2_GPIOREAD (MCF_MBAR2 + 0x000) /* GPIO read values */
  165. #define MCFSIM2_GPIOWRITE (MCF_MBAR2 + 0x004) /* GPIO write values */
  166. #define MCFSIM2_GPIOENABLE (MCF_MBAR2 + 0x008) /* GPIO enabled */
  167. #define MCFSIM2_GPIOFUNC (MCF_MBAR2 + 0x00C) /* GPIO function */
  168. #define MCFSIM2_GPIO1READ (MCF_MBAR2 + 0x0B0) /* GPIO1 read values */
  169. #define MCFSIM2_GPIO1WRITE (MCF_MBAR2 + 0x0B4) /* GPIO1 write values */
  170. #define MCFSIM2_GPIO1ENABLE (MCF_MBAR2 + 0x0B8) /* GPIO1 enabled */
  171. #define MCFSIM2_GPIO1FUNC (MCF_MBAR2 + 0x0BC) /* GPIO1 function */
  172. #define MCFSIM2_GPIOINTSTAT (MCF_MBAR2 + 0xc0) /* GPIO intr status */
  173. #define MCFSIM2_GPIOINTCLEAR (MCF_MBAR2 + 0xc0) /* GPIO intr clear */
  174. #define MCFSIM2_GPIOINTENABLE (MCF_MBAR2 + 0xc4) /* GPIO intr enable */
  175. #define MCFSIM2_DMAROUTE (MCF_MBAR2 + 0x188) /* DMA routing */
  176. #define MCFSIM2_IDECONFIG1 (MCF_MBAR2 + 0x18c) /* IDEconfig1 */
  177. #define MCFSIM2_IDECONFIG2 (MCF_MBAR2 + 0x190) /* IDEconfig2 */
  178. /*
  179. * Generic GPIO support
  180. */
  181. #define MCFGPIO_PIN_MAX 64
  182. #ifdef CONFIG_M5249
  183. #define MCFGPIO_IRQ_MAX -1
  184. #define MCFGPIO_IRQ_VECBASE -1
  185. #else
  186. #define MCFGPIO_IRQ_MAX 7
  187. #define MCFGPIO_IRQ_VECBASE MCF_IRQ_GPIO0
  188. #endif
  189. /****************************************************************************/
  190. #ifdef __ASSEMBLER__
  191. #ifdef CONFIG_M5249C3
  192. /*
  193. * The M5249C3 board needs a little help getting all its SIM devices
  194. * initialized at kernel start time. dBUG doesn't set much up, so
  195. * we need to do it manually.
  196. */
  197. .macro m5249c3_setup
  198. /*
  199. * Set MBAR1 and MBAR2, just incase they are not set.
  200. */
  201. movel #0x10000001,%a0
  202. movec %a0,%MBAR /* map MBAR region */
  203. subql #1,%a0 /* get MBAR address in a0 */
  204. movel #0x80000001,%a1
  205. movec %a1,#3086 /* map MBAR2 region */
  206. subql #1,%a1 /* get MBAR2 address in a1 */
  207. /*
  208. * Move secondary interrupts to their base (128).
  209. */
  210. moveb #MCFINTC2_VECBASE,%d0
  211. moveb %d0,0x16b(%a1) /* interrupt base register */
  212. /*
  213. * Work around broken CSMR0/DRAM vector problem.
  214. */
  215. movel #0x001F0021,%d0 /* disable C/I bit */
  216. movel %d0,0x84(%a0) /* set CSMR0 */
  217. /*
  218. * Disable the PLL firstly. (Who knows what state it is
  219. * in here!).
  220. */
  221. movel 0x180(%a1),%d0 /* get current PLL value */
  222. andl #0xfffffffe,%d0 /* PLL bypass first */
  223. movel %d0,0x180(%a1) /* set PLL register */
  224. nop
  225. #if CONFIG_CLOCK_FREQ == 140000000
  226. /*
  227. * Set initial clock frequency. This assumes M5249C3 board
  228. * is fitted with 11.2896MHz crystal. It will program the
  229. * PLL for 140MHz. Lets go fast :-)
  230. */
  231. movel #0x125a40f0,%d0 /* set for 140MHz */
  232. movel %d0,0x180(%a1) /* set PLL register */
  233. orl #0x1,%d0
  234. movel %d0,0x180(%a1) /* set PLL register */
  235. #endif
  236. /*
  237. * Setup CS1 for ethernet controller.
  238. * (Setup as per M5249C3 doco).
  239. */
  240. movel #0xe0000000,%d0 /* CS1 mapped at 0xe0000000 */
  241. movel %d0,0x8c(%a0)
  242. movel #0x001f0021,%d0 /* CS1 size of 1Mb */
  243. movel %d0,0x90(%a0)
  244. movew #0x0080,%d0 /* CS1 = 16bit port, AA */
  245. movew %d0,0x96(%a0)
  246. /*
  247. * Setup CS2 for IDE interface.
  248. */
  249. movel #0x50000000,%d0 /* CS2 mapped at 0x50000000 */
  250. movel %d0,0x98(%a0)
  251. movel #0x001f0001,%d0 /* CS2 size of 1MB */
  252. movel %d0,0x9c(%a0)
  253. movew #0x0080,%d0 /* CS2 = 16bit, TA */
  254. movew %d0,0xa2(%a0)
  255. movel #0x00107000,%d0 /* IDEconfig1 */
  256. movel %d0,0x18c(%a1)
  257. movel #0x000c0400,%d0 /* IDEconfig2 */
  258. movel %d0,0x190(%a1)
  259. movel #0x00080000,%d0 /* GPIO19, IDE reset bit */
  260. orl %d0,0xc(%a1) /* function GPIO19 */
  261. orl %d0,0x8(%a1) /* enable GPIO19 as output */
  262. orl %d0,0x4(%a1) /* de-assert IDE reset */
  263. .endm
  264. #define PLATFORM_SETUP m5249c3_setup
  265. #endif /* CONFIG_M5249C3 */
  266. #endif /* __ASSEMBLER__ */
  267. /****************************************************************************/
  268. #endif /* m525xsim_h */