anomaly.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * DO NOT EDIT THIS FILE
  3. * This file is under version control at
  4. * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
  5. * and can be replaced with that version at any time
  6. * DO NOT EDIT THIS FILE
  7. *
  8. * Copyright 2004-2011 Analog Devices Inc.
  9. * Licensed under the Clear BSD license.
  10. */
  11. /* This file should be up to date with:
  12. * - Revision S, 05/23/2011; ADSP-BF561 Blackfin Processor Anomaly List
  13. */
  14. #ifndef _MACH_ANOMALY_H_
  15. #define _MACH_ANOMALY_H_
  16. /* We do not support 0.1, 0.2, or 0.4 silicon - sorry */
  17. #if __SILICON_REVISION__ < 3 || __SILICON_REVISION__ == 4
  18. # error will not work on BF561 silicon version 0.0, 0.1, 0.2, or 0.4
  19. #endif
  20. /* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
  21. #define ANOMALY_05000074 (1)
  22. /* UART Line Status Register (UART_LSR) Bits Are Not Updated at the Same Time */
  23. #define ANOMALY_05000099 (__SILICON_REVISION__ < 5)
  24. /* TESTSET Instructions Restricted to 32-Bit Aligned Memory Locations */
  25. #define ANOMALY_05000120 (1)
  26. /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
  27. #define ANOMALY_05000122 (1)
  28. /* SIGNBITS Instruction Not Functional under Certain Conditions */
  29. #define ANOMALY_05000127 (1)
  30. /* IMDMA S1/D1 Channel May Stall */
  31. #define ANOMALY_05000149 (1)
  32. /* Timers in PWM-Out Mode with PPI GP Receive (Input) Mode with 0 Frame Syncs */
  33. #define ANOMALY_05000156 (__SILICON_REVISION__ < 4)
  34. /* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */
  35. #define ANOMALY_05000166 (1)
  36. /* Turning SPORTs on while External Frame Sync Is Active May Corrupt Data */
  37. #define ANOMALY_05000167 (1)
  38. /* Undefined Behavior when Power-Up Sequence Is Issued to SDRAM during Auto-Refresh */
  39. #define ANOMALY_05000168 (__SILICON_REVISION__ < 5)
  40. /* DATA CPLB Page Miss Can Result in Lost Write-Through Data Cache Writes */
  41. #define ANOMALY_05000169 (__SILICON_REVISION__ < 5)
  42. /* Boot-ROM Modifies SICA_IWRx Wakeup Registers */
  43. #define ANOMALY_05000171 (__SILICON_REVISION__ < 5)
  44. /* Cache Fill Buffer Data lost */
  45. #define ANOMALY_05000174 (__SILICON_REVISION__ < 5)
  46. /* Overlapping Sequencer and Memory Stalls */
  47. #define ANOMALY_05000175 (__SILICON_REVISION__ < 5)
  48. /* Overflow Bit Asserted when Multiplication of -1 by -1 Followed by Accumulator Saturation */
  49. #define ANOMALY_05000176 (__SILICON_REVISION__ < 5)
  50. /* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */
  51. #define ANOMALY_05000179 (__SILICON_REVISION__ < 5)
  52. /* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
  53. #define ANOMALY_05000180 (1)
  54. /* Disabling the PPI Resets the PPI Configuration Registers */
  55. #define ANOMALY_05000181 (__SILICON_REVISION__ < 5)
  56. /* Internal Memory DMA Does Not Operate at Full Speed */
  57. #define ANOMALY_05000182 (1)
  58. /* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */
  59. #define ANOMALY_05000184 (__SILICON_REVISION__ < 5)
  60. /* Early PPI Transmit when FS1 Asserts before FS2 in TX Mode with 2 External Frame Syncs */
  61. #define ANOMALY_05000185 (__SILICON_REVISION__ < 5)
  62. /* Upper PPI Pins Driven when PPI Packing Enabled and Data Length >8 Bits */
  63. #define ANOMALY_05000186 (__SILICON_REVISION__ < 5)
  64. /* IMDMA Corrupted Data after a Halt */
  65. #define ANOMALY_05000187 (1)
  66. /* IMDMA Restrictions on Descriptor and Buffer Placement in Memory */
  67. #define ANOMALY_05000188 (__SILICON_REVISION__ < 5)
  68. /* False Protection Exceptions when Speculative Fetch Is Cancelled */
  69. #define ANOMALY_05000189 (__SILICON_REVISION__ < 5)
  70. /* PPI Not Functional at Core Voltage < 1Volt */
  71. #define ANOMALY_05000190 (1)
  72. /* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */
  73. #define ANOMALY_05000193 (__SILICON_REVISION__ < 5)
  74. /* Restarting SPORT in Specific Modes May Cause Data Corruption */
  75. #define ANOMALY_05000194 (__SILICON_REVISION__ < 5)
  76. /* Failing MMR Accesses when Preceding Memory Read Stalls */
  77. #define ANOMALY_05000198 (__SILICON_REVISION__ < 5)
  78. /* Current DMA Address Shows Wrong Value During Carry Fix */
  79. #define ANOMALY_05000199 (__SILICON_REVISION__ < 5)
  80. /* SPORT TFS and DT Are Incorrectly Driven During Inactive Channels in Certain Conditions */
  81. #define ANOMALY_05000200 (__SILICON_REVISION__ < 5)
  82. /* Possible Infinite Stall with Specific Dual-DAG Situation */
  83. #define ANOMALY_05000202 (__SILICON_REVISION__ < 5)
  84. /* Incorrect Data Read with Writethrough "Allocate Cache Lines on Reads Only" Cache Mode */
  85. #define ANOMALY_05000204 (__SILICON_REVISION__ < 5)
  86. /* Specific Sequence that Can Cause DMA Error or DMA Stopping */
  87. #define ANOMALY_05000205 (__SILICON_REVISION__ < 5)
  88. /* Recovery from "Brown-Out" Condition */
  89. #define ANOMALY_05000207 (__SILICON_REVISION__ < 5)
  90. /* VSTAT Status Bit in PLL_STAT Register Is Not Functional */
  91. #define ANOMALY_05000208 (1)
  92. /* Speed Path in Computational Unit Affects Certain Instructions */
  93. #define ANOMALY_05000209 (__SILICON_REVISION__ < 5)
  94. /* UART TX Interrupt Masked Erroneously */
  95. #define ANOMALY_05000215 (__SILICON_REVISION__ < 5)
  96. /* NMI Event at Boot Time Results in Unpredictable State */
  97. #define ANOMALY_05000219 (__SILICON_REVISION__ < 5)
  98. /* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */
  99. #define ANOMALY_05000220 (__SILICON_REVISION__ < 4)
  100. /* Incorrect Pulse-Width of UART Start Bit */
  101. #define ANOMALY_05000225 (__SILICON_REVISION__ < 5)
  102. /* Scratchpad Memory Bank Reads May Return Incorrect Data */
  103. #define ANOMALY_05000227 (__SILICON_REVISION__ < 5)
  104. /* UART Receiver is Less Robust Against Baudrate Differences in Certain Conditions */
  105. #define ANOMALY_05000230 (__SILICON_REVISION__ < 5)
  106. /* UART STB Bit Incorrectly Affects Receiver Setting */
  107. #define ANOMALY_05000231 (__SILICON_REVISION__ < 5)
  108. /* SPORT Data Transmit Lines Are Incorrectly Driven in Multichannel Mode */
  109. #define ANOMALY_05000232 (__SILICON_REVISION__ < 5)
  110. /* DF Bit in PLL_CTL Register Does Not Respond to Hardware Reset */
  111. #define ANOMALY_05000242 (__SILICON_REVISION__ < 5)
  112. /* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
  113. #define ANOMALY_05000244 (__SILICON_REVISION__ < 5)
  114. /* False Hardware Error from an Access in the Shadow of a Conditional Branch */
  115. #define ANOMALY_05000245 (__SILICON_REVISION__ < 5)
  116. /* TESTSET Operation Forces Stall on the Other Core */
  117. #define ANOMALY_05000248 (__SILICON_REVISION__ < 5)
  118. /* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */
  119. #define ANOMALY_05000250 (__SILICON_REVISION__ > 2 && __SILICON_REVISION__ < 5)
  120. /* Exception Not Generated for MMR Accesses in Reserved Region */
  121. #define ANOMALY_05000251 (__SILICON_REVISION__ < 5)
  122. /* Maximum External Clock Speed for Timers */
  123. #define ANOMALY_05000253 (__SILICON_REVISION__ < 5)
  124. /* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
  125. #define ANOMALY_05000254 (__SILICON_REVISION__ > 3)
  126. /* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */
  127. /* Tempoary work around for kgdb bug 6333 in SMP kernel. It looks coreb hangs in exception
  128. * without handling anomaly 05000257 properly on bf561 v0.5. This work around may change
  129. * after the behavior and the root cause are confirmed with hardware team.
  130. */
  131. #define ANOMALY_05000257 (__SILICON_REVISION__ < 5 || (__SILICON_REVISION__ == 5 && CONFIG_SMP))
  132. /* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */
  133. #define ANOMALY_05000258 (__SILICON_REVISION__ < 5)
  134. /* ICPLB_STATUS MMR Register May Be Corrupted */
  135. #define ANOMALY_05000260 (__SILICON_REVISION__ < 5)
  136. /* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
  137. #define ANOMALY_05000261 (__SILICON_REVISION__ < 5)
  138. /* Stores To Data Cache May Be Lost */
  139. #define ANOMALY_05000262 (__SILICON_REVISION__ < 5)
  140. /* Hardware Loop Corrupted When Taking an ICPLB Exception */
  141. #define ANOMALY_05000263 (__SILICON_REVISION__ < 5)
  142. /* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */
  143. #define ANOMALY_05000264 (__SILICON_REVISION__ < 5)
  144. /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
  145. #define ANOMALY_05000265 (__SILICON_REVISION__ < 5)
  146. /* IMDMA Destination IRQ Status Must Be Read Prior to Using IMDMA */
  147. #define ANOMALY_05000266 (__SILICON_REVISION__ > 3)
  148. /* IMDMA May Corrupt Data under Certain Conditions */
  149. #define ANOMALY_05000267 (1)
  150. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Increase */
  151. #define ANOMALY_05000269 (1)
  152. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
  153. #define ANOMALY_05000270 (1)
  154. /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
  155. #define ANOMALY_05000272 (1)
  156. /* Data Cache Write Back to External Synchronous Memory May Be Lost */
  157. #define ANOMALY_05000274 (1)
  158. /* PPI Timing and Sampling Information Updates */
  159. #define ANOMALY_05000275 (__SILICON_REVISION__ > 2)
  160. /* Timing Requirements Change for External Frame Sync PPI Modes with Non-Zero PPI_DELAY */
  161. #define ANOMALY_05000276 (__SILICON_REVISION__ < 5)
  162. /* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
  163. #define ANOMALY_05000277 (__SILICON_REVISION__ < 5)
  164. /* Disabling Peripherals with DMA Running May Cause DMA System Instability */
  165. #define ANOMALY_05000278 (__SILICON_REVISION__ < 5)
  166. /* False Hardware Error when ISR Context Is Not Restored */
  167. /* Temporarily walk around for bug 5423 till this issue is confirmed by
  168. * official anomaly document. It looks 05000281 still exists on bf561
  169. * v0.5.
  170. */
  171. #define ANOMALY_05000281 (__SILICON_REVISION__ <= 5)
  172. /* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
  173. #define ANOMALY_05000283 (1)
  174. /* Reads Will Receive Incorrect Data under Certain Conditions */
  175. #define ANOMALY_05000287 (__SILICON_REVISION__ < 5)
  176. /* SPORTs May Receive Bad Data If FIFOs Fill Up */
  177. #define ANOMALY_05000288 (__SILICON_REVISION__ < 5)
  178. /* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
  179. #define ANOMALY_05000301 (1)
  180. /* SSYNCs after Writes to DMA MMR Registers May Not Be Handled Correctly */
  181. #define ANOMALY_05000302 (1)
  182. /* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */
  183. #define ANOMALY_05000305 (__SILICON_REVISION__ < 5)
  184. /* SCKELOW Bit Does Not Maintain State Through Hibernate */
  185. #define ANOMALY_05000307 (__SILICON_REVISION__ < 5)
  186. /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
  187. #define ANOMALY_05000310 (1)
  188. /* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
  189. #define ANOMALY_05000312 (1)
  190. /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
  191. #define ANOMALY_05000313 (1)
  192. /* Killed System MMR Write Completes Erroneously on Next System MMR Access */
  193. #define ANOMALY_05000315 (1)
  194. /* PF2 Output Remains Asserted after SPI Master Boot */
  195. #define ANOMALY_05000320 (__SILICON_REVISION__ > 3)
  196. /* Erroneous GPIO Flag Pin Operations under Specific Sequences */
  197. #define ANOMALY_05000323 (1)
  198. /* SPORT Secondary Receive Channel Not Functional when Word Length >16 Bits */
  199. #define ANOMALY_05000326 (__SILICON_REVISION__ > 3)
  200. /* 24-Bit SPI Boot Mode Is Not Functional */
  201. #define ANOMALY_05000331 (__SILICON_REVISION__ < 5)
  202. /* Slave SPI Boot Mode Is Not Functional */
  203. #define ANOMALY_05000332 (__SILICON_REVISION__ < 5)
  204. /* Flag Data Register Writes One SCLK Cycle after Edge Is Detected May Clear Interrupt Status */
  205. #define ANOMALY_05000333 (__SILICON_REVISION__ < 5)
  206. /* ALT_TIMING Bit in PLL_CTL Register Is Not Functional */
  207. #define ANOMALY_05000339 (__SILICON_REVISION__ < 5)
  208. /* Memory DMA FIFO Causes Throughput Degradation on Writes to External Memory */
  209. #define ANOMALY_05000343 (__SILICON_REVISION__ < 5)
  210. /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
  211. #define ANOMALY_05000357 (1)
  212. /* Conflicting Column Address Widths Causes SDRAM Errors */
  213. #define ANOMALY_05000362 (1)
  214. /* UART Break Signal Issues */
  215. #define ANOMALY_05000363 (__SILICON_REVISION__ < 5)
  216. /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
  217. #define ANOMALY_05000366 (1)
  218. /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
  219. #define ANOMALY_05000371 (1)
  220. /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
  221. #define ANOMALY_05000403 (1)
  222. /* TESTSET Instruction Causes Data Corruption with Writeback Data Cache Enabled */
  223. #define ANOMALY_05000412 (1)
  224. /* Speculative Fetches Can Cause Undesired External FIFO Operations */
  225. #define ANOMALY_05000416 (1)
  226. /* Multichannel SPORT Channel Misalignment Under Specific Configuration */
  227. #define ANOMALY_05000425 (1)
  228. /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
  229. #define ANOMALY_05000426 (1)
  230. /* Lost/Corrupted L2/L3 Memory Write after Speculative L2 Memory Read by Core B */
  231. #define ANOMALY_05000428 (__SILICON_REVISION__ > 3)
  232. /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
  233. #define ANOMALY_05000443 (1)
  234. /* SCKELOW Feature Is Not Functional */
  235. #define ANOMALY_05000458 (1)
  236. /* False Hardware Error when RETI Points to Invalid Memory */
  237. #define ANOMALY_05000461 (1)
  238. /* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
  239. #define ANOMALY_05000462 (1)
  240. /* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */
  241. #define ANOMALY_05000471 (1)
  242. /* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
  243. #define ANOMALY_05000473 (1)
  244. /* Possible Lockup Condition when Modifying PLL from External Memory */
  245. #define ANOMALY_05000475 (1)
  246. /* TESTSET Instruction Cannot Be Interrupted */
  247. #define ANOMALY_05000477 (1)
  248. /* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
  249. #define ANOMALY_05000481 (1)
  250. /* PLL May Latch Incorrect Values Coming Out of Reset */
  251. #define ANOMALY_05000489 (1)
  252. /* Instruction Memory Stalls Can Cause IFLUSH to Fail */
  253. #define ANOMALY_05000491 (1)
  254. /* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
  255. #define ANOMALY_05000494 (1)
  256. /* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
  257. #define ANOMALY_05000501 (1)
  258. /*
  259. * These anomalies have been "phased" out of analog.com anomaly sheets and are
  260. * here to show running on older silicon just isn't feasible.
  261. */
  262. /* Trace Buffers May Contain Errors in Emulation Mode and/or Exception, NMI, Reset Handlers */
  263. #define ANOMALY_05000116 (__SILICON_REVISION__ < 3)
  264. /* Erroneous Exception when Enabling Cache */
  265. #define ANOMALY_05000125 (__SILICON_REVISION__ < 3)
  266. /* Two bits in the Watchpoint Status Register (WPSTAT) are swapped */
  267. #define ANOMALY_05000134 (__SILICON_REVISION__ < 3)
  268. /* Enable wires from the Data Watchpoint Address Control Register (WPDACTL) are swapped */
  269. #define ANOMALY_05000135 (__SILICON_REVISION__ < 3)
  270. /* Stall in multi-unit DMA operations */
  271. #define ANOMALY_05000136 (__SILICON_REVISION__ < 3)
  272. /* Allowing the SPORT RX FIFO to fill will cause an overflow */
  273. #define ANOMALY_05000140 (__SILICON_REVISION__ < 3)
  274. /* Infinite Stall may occur with a particular sequence of consecutive dual dag events */
  275. #define ANOMALY_05000141 (__SILICON_REVISION__ < 3)
  276. /* Interrupts may be lost when a programmable input flag is configured to be edge sensitive */
  277. #define ANOMALY_05000142 (__SILICON_REVISION__ < 3)
  278. /* DMA and TESTSET conflict when both are accessing external memory */
  279. #define ANOMALY_05000144 (__SILICON_REVISION__ < 3)
  280. /* In PWM_OUT mode, you must enable the PPI block to generate a waveform from PPI_CLK */
  281. #define ANOMALY_05000145 (__SILICON_REVISION__ < 3)
  282. /* MDMA may lose the first few words of a descriptor chain */
  283. #define ANOMALY_05000146 (__SILICON_REVISION__ < 3)
  284. /* Source MDMA descriptor may stop with a DMA Error near beginning of descriptor fetch */
  285. #define ANOMALY_05000147 (__SILICON_REVISION__ < 3)
  286. /* DMA engine may lose data due to incorrect handshaking */
  287. #define ANOMALY_05000150 (__SILICON_REVISION__ < 3)
  288. /* DMA stalls when all three controllers read data from the same source */
  289. #define ANOMALY_05000151 (__SILICON_REVISION__ < 3)
  290. /* Execution stall when executing in L2 and doing external accesses */
  291. #define ANOMALY_05000152 (__SILICON_REVISION__ < 3)
  292. /* Frame Delay in SPORT Multichannel Mode */
  293. #define ANOMALY_05000153 (__SILICON_REVISION__ < 3)
  294. /* SPORT TFS signal stays active in multichannel mode outside of valid channels */
  295. #define ANOMALY_05000154 (__SILICON_REVISION__ < 3)
  296. /* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */
  297. #define ANOMALY_05000157 (__SILICON_REVISION__ < 3)
  298. /* DMA Lock-up at CCLK to SCLK ratios of 4:1, 2:1, or 1:1 */
  299. #define ANOMALY_05000159 (__SILICON_REVISION__ < 3)
  300. /* A read from external memory may return a wrong value with data cache enabled */
  301. #define ANOMALY_05000160 (__SILICON_REVISION__ < 3)
  302. /* Data Cache Fill data can be corrupted after/during Instruction DMA if certain core stalls exist */
  303. #define ANOMALY_05000161 (__SILICON_REVISION__ < 3)
  304. /* DMEM_CONTROL<12> is not set on Reset */
  305. #define ANOMALY_05000162 (__SILICON_REVISION__ < 3)
  306. /* SPORT Transmit Data Is Not Gated by External Frame Sync in Certain Conditions */
  307. #define ANOMALY_05000163 (__SILICON_REVISION__ < 3)
  308. /* DSPID register values incorrect */
  309. #define ANOMALY_05000172 (__SILICON_REVISION__ < 3)
  310. /* DMA vs Core accesses to external memory */
  311. #define ANOMALY_05000173 (__SILICON_REVISION__ < 3)
  312. /* PPI does not invert the Driving PPICLK edge in Transmit Modes */
  313. #define ANOMALY_05000191 (__SILICON_REVISION__ < 3)
  314. /* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
  315. #define ANOMALY_05000402 (__SILICON_REVISION__ == 4)
  316. /* Anomalies that don't exist on this proc */
  317. #define ANOMALY_05000119 (0)
  318. #define ANOMALY_05000158 (0)
  319. #define ANOMALY_05000183 (0)
  320. #define ANOMALY_05000233 (0)
  321. #define ANOMALY_05000234 (0)
  322. #define ANOMALY_05000273 (0)
  323. #define ANOMALY_05000311 (0)
  324. #define ANOMALY_05000353 (1)
  325. #define ANOMALY_05000364 (0)
  326. #define ANOMALY_05000380 (0)
  327. #define ANOMALY_05000383 (0)
  328. #define ANOMALY_05000386 (1)
  329. #define ANOMALY_05000389 (0)
  330. #define ANOMALY_05000400 (0)
  331. #define ANOMALY_05000430 (0)
  332. #define ANOMALY_05000432 (0)
  333. #define ANOMALY_05000435 (0)
  334. #define ANOMALY_05000440 (0)
  335. #define ANOMALY_05000447 (0)
  336. #define ANOMALY_05000448 (0)
  337. #define ANOMALY_05000456 (0)
  338. #define ANOMALY_05000450 (0)
  339. #define ANOMALY_05000465 (0)
  340. #define ANOMALY_05000467 (0)
  341. #define ANOMALY_05000474 (0)
  342. #define ANOMALY_05000480 (0)
  343. #define ANOMALY_05000485 (0)
  344. #define ANOMALY_16000030 (0)
  345. #endif