head.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <linux/irqchip/arm-gic-v3.h>
  25. #include <asm/assembler.h>
  26. #include <asm/ptrace.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cache.h>
  29. #include <asm/cputype.h>
  30. #include <asm/memory.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/virt.h>
  36. #define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
  37. #if (TEXT_OFFSET & 0xfff) != 0
  38. #error TEXT_OFFSET must be at least 4KB aligned
  39. #elif (PAGE_OFFSET & 0x1fffff) != 0
  40. #error PAGE_OFFSET must be at least 2MB aligned
  41. #elif TEXT_OFFSET > 0x1fffff
  42. #error TEXT_OFFSET must be less than 2MB
  43. #endif
  44. #ifdef CONFIG_ARM64_64K_PAGES
  45. #define BLOCK_SHIFT PAGE_SHIFT
  46. #define BLOCK_SIZE PAGE_SIZE
  47. #define TABLE_SHIFT PMD_SHIFT
  48. #else
  49. #define BLOCK_SHIFT SECTION_SHIFT
  50. #define BLOCK_SIZE SECTION_SIZE
  51. #define TABLE_SHIFT PUD_SHIFT
  52. #endif
  53. #define KERNEL_START _text
  54. #define KERNEL_END _end
  55. /*
  56. * Initial memory map attributes.
  57. */
  58. #ifndef CONFIG_SMP
  59. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
  60. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
  61. #else
  62. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  63. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  64. #endif
  65. #ifdef CONFIG_ARM64_64K_PAGES
  66. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  67. #else
  68. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  69. #endif
  70. /*
  71. * Kernel startup entry point.
  72. * ---------------------------
  73. *
  74. * The requirements are:
  75. * MMU = off, D-cache = off, I-cache = on or off,
  76. * x0 = physical address to the FDT blob.
  77. *
  78. * This code is mostly position independent so you call this at
  79. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  80. *
  81. * Note that the callee-saved registers are used for storing variables
  82. * that are useful before the MMU is enabled. The allocations are described
  83. * in the entry routines.
  84. */
  85. __HEAD
  86. /*
  87. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  88. */
  89. #ifdef CONFIG_EFI
  90. efi_head:
  91. /*
  92. * This add instruction has no meaningful effect except that
  93. * its opcode forms the magic "MZ" signature required by UEFI.
  94. */
  95. add x13, x18, #0x16
  96. b stext
  97. #else
  98. b stext // branch to kernel start, magic
  99. .long 0 // reserved
  100. #endif
  101. .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
  102. .quad _kernel_size_le // Effective size of kernel image, little-endian
  103. .quad _kernel_flags_le // Informative flags, little-endian
  104. .quad 0 // reserved
  105. .quad 0 // reserved
  106. .quad 0 // reserved
  107. .byte 0x41 // Magic number, "ARM\x64"
  108. .byte 0x52
  109. .byte 0x4d
  110. .byte 0x64
  111. #ifdef CONFIG_EFI
  112. .long pe_header - efi_head // Offset to the PE header.
  113. #else
  114. .word 0 // reserved
  115. #endif
  116. #ifdef CONFIG_EFI
  117. .globl stext_offset
  118. .set stext_offset, stext - efi_head
  119. .align 3
  120. pe_header:
  121. .ascii "PE"
  122. .short 0
  123. coff_header:
  124. .short 0xaa64 // AArch64
  125. .short 2 // nr_sections
  126. .long 0 // TimeDateStamp
  127. .long 0 // PointerToSymbolTable
  128. .long 1 // NumberOfSymbols
  129. .short section_table - optional_header // SizeOfOptionalHeader
  130. .short 0x206 // Characteristics.
  131. // IMAGE_FILE_DEBUG_STRIPPED |
  132. // IMAGE_FILE_EXECUTABLE_IMAGE |
  133. // IMAGE_FILE_LINE_NUMS_STRIPPED
  134. optional_header:
  135. .short 0x20b // PE32+ format
  136. .byte 0x02 // MajorLinkerVersion
  137. .byte 0x14 // MinorLinkerVersion
  138. .long _end - stext // SizeOfCode
  139. .long 0 // SizeOfInitializedData
  140. .long 0 // SizeOfUninitializedData
  141. .long efi_stub_entry - efi_head // AddressOfEntryPoint
  142. .long stext_offset // BaseOfCode
  143. extra_header_fields:
  144. .quad 0 // ImageBase
  145. .long 0x1000 // SectionAlignment
  146. .long PECOFF_FILE_ALIGNMENT // FileAlignment
  147. .short 0 // MajorOperatingSystemVersion
  148. .short 0 // MinorOperatingSystemVersion
  149. .short 0 // MajorImageVersion
  150. .short 0 // MinorImageVersion
  151. .short 0 // MajorSubsystemVersion
  152. .short 0 // MinorSubsystemVersion
  153. .long 0 // Win32VersionValue
  154. .long _end - efi_head // SizeOfImage
  155. // Everything before the kernel image is considered part of the header
  156. .long stext_offset // SizeOfHeaders
  157. .long 0 // CheckSum
  158. .short 0xa // Subsystem (EFI application)
  159. .short 0 // DllCharacteristics
  160. .quad 0 // SizeOfStackReserve
  161. .quad 0 // SizeOfStackCommit
  162. .quad 0 // SizeOfHeapReserve
  163. .quad 0 // SizeOfHeapCommit
  164. .long 0 // LoaderFlags
  165. .long 0x6 // NumberOfRvaAndSizes
  166. .quad 0 // ExportTable
  167. .quad 0 // ImportTable
  168. .quad 0 // ResourceTable
  169. .quad 0 // ExceptionTable
  170. .quad 0 // CertificationTable
  171. .quad 0 // BaseRelocationTable
  172. // Section table
  173. section_table:
  174. /*
  175. * The EFI application loader requires a relocation section
  176. * because EFI applications must be relocatable. This is a
  177. * dummy section as far as we are concerned.
  178. */
  179. .ascii ".reloc"
  180. .byte 0
  181. .byte 0 // end of 0 padding of section name
  182. .long 0
  183. .long 0
  184. .long 0 // SizeOfRawData
  185. .long 0 // PointerToRawData
  186. .long 0 // PointerToRelocations
  187. .long 0 // PointerToLineNumbers
  188. .short 0 // NumberOfRelocations
  189. .short 0 // NumberOfLineNumbers
  190. .long 0x42100040 // Characteristics (section flags)
  191. .ascii ".text"
  192. .byte 0
  193. .byte 0
  194. .byte 0 // end of 0 padding of section name
  195. .long _end - stext // VirtualSize
  196. .long stext_offset // VirtualAddress
  197. .long _edata - stext // SizeOfRawData
  198. .long stext_offset // PointerToRawData
  199. .long 0 // PointerToRelocations (0 for executables)
  200. .long 0 // PointerToLineNumbers (0 for executables)
  201. .short 0 // NumberOfRelocations (0 for executables)
  202. .short 0 // NumberOfLineNumbers (0 for executables)
  203. .long 0xe0500020 // Characteristics (section flags)
  204. /*
  205. * EFI will load stext onwards at the 4k section alignment
  206. * described in the PE/COFF header. To ensure that instruction
  207. * sequences using an adrp and a :lo12: immediate will function
  208. * correctly at this alignment, we must ensure that stext is
  209. * placed at a 4k boundary in the Image to begin with.
  210. */
  211. .align 12
  212. #endif
  213. ENTRY(stext)
  214. bl preserve_boot_args
  215. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  216. adrp x24, __PHYS_OFFSET
  217. bl set_cpu_boot_mode_flag
  218. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  219. /*
  220. * The following calls CPU setup code, see arch/arm64/mm/proc.S for
  221. * details.
  222. * On return, the CPU will be ready for the MMU to be turned on and
  223. * the TCR will have been set.
  224. */
  225. ldr x27, =__mmap_switched // address to jump to after
  226. // MMU has been enabled
  227. adr_l lr, __enable_mmu // return (PIC) address
  228. b __cpu_setup // initialise processor
  229. ENDPROC(stext)
  230. /*
  231. * Preserve the arguments passed by the bootloader in x0 .. x3
  232. */
  233. preserve_boot_args:
  234. mov x21, x0 // x21=FDT
  235. adr_l x0, boot_args // record the contents of
  236. stp x21, x1, [x0] // x0 .. x3 at kernel entry
  237. stp x2, x3, [x0, #16]
  238. dmb sy // needed before dc ivac with
  239. // MMU off
  240. add x1, x0, #0x20 // 4 x 8 bytes
  241. b __inval_cache_range // tail call
  242. ENDPROC(preserve_boot_args)
  243. /*
  244. * Macro to create a table entry to the next page.
  245. *
  246. * tbl: page table address
  247. * virt: virtual address
  248. * shift: #imm page table shift
  249. * ptrs: #imm pointers per table page
  250. *
  251. * Preserves: virt
  252. * Corrupts: tmp1, tmp2
  253. * Returns: tbl -> next level table page address
  254. */
  255. .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
  256. lsr \tmp1, \virt, #\shift
  257. and \tmp1, \tmp1, #\ptrs - 1 // table index
  258. add \tmp2, \tbl, #PAGE_SIZE
  259. orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
  260. str \tmp2, [\tbl, \tmp1, lsl #3]
  261. add \tbl, \tbl, #PAGE_SIZE // next level table page
  262. .endm
  263. /*
  264. * Macro to populate the PGD (and possibily PUD) for the corresponding
  265. * block entry in the next level (tbl) for the given virtual address.
  266. *
  267. * Preserves: tbl, next, virt
  268. * Corrupts: tmp1, tmp2
  269. */
  270. .macro create_pgd_entry, tbl, virt, tmp1, tmp2
  271. create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
  272. #if SWAPPER_PGTABLE_LEVELS == 3
  273. create_table_entry \tbl, \virt, TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
  274. #endif
  275. .endm
  276. /*
  277. * Macro to populate block entries in the page table for the start..end
  278. * virtual range (inclusive).
  279. *
  280. * Preserves: tbl, flags
  281. * Corrupts: phys, start, end, pstate
  282. */
  283. .macro create_block_map, tbl, flags, phys, start, end
  284. lsr \phys, \phys, #BLOCK_SHIFT
  285. lsr \start, \start, #BLOCK_SHIFT
  286. and \start, \start, #PTRS_PER_PTE - 1 // table index
  287. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  288. lsr \end, \end, #BLOCK_SHIFT
  289. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  290. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  291. add \start, \start, #1 // next entry
  292. add \phys, \phys, #BLOCK_SIZE // next block
  293. cmp \start, \end
  294. b.ls 9999b
  295. .endm
  296. /*
  297. * Setup the initial page tables. We only setup the barest amount which is
  298. * required to get the kernel running. The following sections are required:
  299. * - identity mapping to enable the MMU (low address, TTBR0)
  300. * - first few MB of the kernel linear mapping to jump to once the MMU has
  301. * been enabled
  302. */
  303. __create_page_tables:
  304. adrp x25, idmap_pg_dir
  305. adrp x26, swapper_pg_dir
  306. mov x27, lr
  307. /*
  308. * Invalidate the idmap and swapper page tables to avoid potential
  309. * dirty cache lines being evicted.
  310. */
  311. mov x0, x25
  312. add x1, x26, #SWAPPER_DIR_SIZE
  313. bl __inval_cache_range
  314. /*
  315. * Clear the idmap and swapper page tables.
  316. */
  317. mov x0, x25
  318. add x6, x26, #SWAPPER_DIR_SIZE
  319. 1: stp xzr, xzr, [x0], #16
  320. stp xzr, xzr, [x0], #16
  321. stp xzr, xzr, [x0], #16
  322. stp xzr, xzr, [x0], #16
  323. cmp x0, x6
  324. b.lo 1b
  325. ldr x7, =MM_MMUFLAGS
  326. /*
  327. * Create the identity mapping.
  328. */
  329. mov x0, x25 // idmap_pg_dir
  330. adrp x3, __idmap_text_start // __pa(__idmap_text_start)
  331. #ifndef CONFIG_ARM64_VA_BITS_48
  332. #define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
  333. #define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
  334. /*
  335. * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
  336. * created that covers system RAM if that is located sufficiently high
  337. * in the physical address space. So for the ID map, use an extended
  338. * virtual range in that case, by configuring an additional translation
  339. * level.
  340. * First, we have to verify our assumption that the current value of
  341. * VA_BITS was chosen such that all translation levels are fully
  342. * utilised, and that lowering T0SZ will always result in an additional
  343. * translation level to be configured.
  344. */
  345. #if VA_BITS != EXTRA_SHIFT
  346. #error "Mismatch between VA_BITS and page size/number of translation levels"
  347. #endif
  348. /*
  349. * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
  350. * entire ID map region can be mapped. As T0SZ == (64 - #bits used),
  351. * this number conveniently equals the number of leading zeroes in
  352. * the physical address of __idmap_text_end.
  353. */
  354. adrp x5, __idmap_text_end
  355. clz x5, x5
  356. cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
  357. b.ge 1f // .. then skip additional level
  358. adr_l x6, idmap_t0sz
  359. str x5, [x6]
  360. dmb sy
  361. dc ivac, x6 // Invalidate potentially stale cache line
  362. create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
  363. 1:
  364. #endif
  365. create_pgd_entry x0, x3, x5, x6
  366. mov x5, x3 // __pa(__idmap_text_start)
  367. adr_l x6, __idmap_text_end // __pa(__idmap_text_end)
  368. create_block_map x0, x7, x3, x5, x6
  369. /*
  370. * Map the kernel image (starting with PHYS_OFFSET).
  371. */
  372. mov x0, x26 // swapper_pg_dir
  373. mov x5, #PAGE_OFFSET
  374. create_pgd_entry x0, x5, x3, x6
  375. ldr x6, =KERNEL_END // __va(KERNEL_END)
  376. mov x3, x24 // phys offset
  377. create_block_map x0, x7, x3, x5, x6
  378. /*
  379. * Since the page tables have been populated with non-cacheable
  380. * accesses (MMU disabled), invalidate the idmap and swapper page
  381. * tables again to remove any speculatively loaded cache lines.
  382. */
  383. mov x0, x25
  384. add x1, x26, #SWAPPER_DIR_SIZE
  385. dmb sy
  386. bl __inval_cache_range
  387. mov lr, x27
  388. ret
  389. ENDPROC(__create_page_tables)
  390. .ltorg
  391. /*
  392. * The following fragment of code is executed with the MMU enabled.
  393. */
  394. .set initial_sp, init_thread_union + THREAD_START_SP
  395. __mmap_switched:
  396. adr_l x6, __bss_start
  397. adr_l x7, __bss_stop
  398. 1: cmp x6, x7
  399. b.hs 2f
  400. str xzr, [x6], #8 // Clear BSS
  401. b 1b
  402. 2:
  403. adr_l sp, initial_sp, x4
  404. str_l x21, __fdt_pointer, x5 // Save FDT pointer
  405. str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
  406. mov x29, #0
  407. b start_kernel
  408. ENDPROC(__mmap_switched)
  409. /*
  410. * end early head section, begin head code that is also used for
  411. * hotplug and needs to have the same protections as the text region
  412. */
  413. .section ".text","ax"
  414. /*
  415. * If we're fortunate enough to boot at EL2, ensure that the world is
  416. * sane before dropping to EL1.
  417. *
  418. * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
  419. * booted in EL1 or EL2 respectively.
  420. */
  421. ENTRY(el2_setup)
  422. mrs x0, CurrentEL
  423. cmp x0, #CurrentEL_EL2
  424. b.ne 1f
  425. mrs x0, sctlr_el2
  426. CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
  427. CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
  428. msr sctlr_el2, x0
  429. b 2f
  430. 1: mrs x0, sctlr_el1
  431. CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
  432. CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
  433. msr sctlr_el1, x0
  434. mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
  435. isb
  436. ret
  437. /* Hyp configuration. */
  438. 2: mov x0, #(1 << 31) // 64-bit EL1
  439. msr hcr_el2, x0
  440. /* Generic timers. */
  441. mrs x0, cnthctl_el2
  442. orr x0, x0, #3 // Enable EL1 physical timers
  443. msr cnthctl_el2, x0
  444. msr cntvoff_el2, xzr // Clear virtual offset
  445. #ifdef CONFIG_ARM_GIC_V3
  446. /* GICv3 system register access */
  447. mrs x0, id_aa64pfr0_el1
  448. ubfx x0, x0, #24, #4
  449. cmp x0, #1
  450. b.ne 3f
  451. mrs_s x0, ICC_SRE_EL2
  452. orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
  453. orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
  454. msr_s ICC_SRE_EL2, x0
  455. isb // Make sure SRE is now set
  456. msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
  457. 3:
  458. #endif
  459. /* Populate ID registers. */
  460. mrs x0, midr_el1
  461. mrs x1, mpidr_el1
  462. msr vpidr_el2, x0
  463. msr vmpidr_el2, x1
  464. /* sctlr_el1 */
  465. mov x0, #0x0800 // Set/clear RES{1,0} bits
  466. CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
  467. CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
  468. msr sctlr_el1, x0
  469. /* Coprocessor traps. */
  470. mov x0, #0x33ff
  471. msr cptr_el2, x0 // Disable copro. traps to EL2
  472. #ifdef CONFIG_COMPAT
  473. msr hstr_el2, xzr // Disable CP15 traps to EL2
  474. #endif
  475. /* Stage-2 translation */
  476. msr vttbr_el2, xzr
  477. /* Hypervisor stub */
  478. adrp x0, __hyp_stub_vectors
  479. add x0, x0, #:lo12:__hyp_stub_vectors
  480. msr vbar_el2, x0
  481. /* spsr */
  482. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  483. PSR_MODE_EL1h)
  484. msr spsr_el2, x0
  485. msr elr_el2, lr
  486. mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
  487. eret
  488. ENDPROC(el2_setup)
  489. /*
  490. * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
  491. * in x20. See arch/arm64/include/asm/virt.h for more info.
  492. */
  493. ENTRY(set_cpu_boot_mode_flag)
  494. adr_l x1, __boot_cpu_mode
  495. cmp w20, #BOOT_CPU_MODE_EL2
  496. b.ne 1f
  497. add x1, x1, #4
  498. 1: str w20, [x1] // This CPU has booted in EL1
  499. dmb sy
  500. dc ivac, x1 // Invalidate potentially stale cache line
  501. ret
  502. ENDPROC(set_cpu_boot_mode_flag)
  503. /*
  504. * We need to find out the CPU boot mode long after boot, so we need to
  505. * store it in a writable variable.
  506. *
  507. * This is not in .bss, because we set it sufficiently early that the boot-time
  508. * zeroing of .bss would clobber it.
  509. */
  510. .pushsection .data..cacheline_aligned
  511. .align L1_CACHE_SHIFT
  512. ENTRY(__boot_cpu_mode)
  513. .long BOOT_CPU_MODE_EL2
  514. .long BOOT_CPU_MODE_EL1
  515. .popsection
  516. #ifdef CONFIG_SMP
  517. /*
  518. * This provides a "holding pen" for platforms to hold all secondary
  519. * cores are held until we're ready for them to initialise.
  520. */
  521. ENTRY(secondary_holding_pen)
  522. bl el2_setup // Drop to EL1, w20=cpu_boot_mode
  523. bl set_cpu_boot_mode_flag
  524. mrs x0, mpidr_el1
  525. ldr x1, =MPIDR_HWID_BITMASK
  526. and x0, x0, x1
  527. adr_l x3, secondary_holding_pen_release
  528. pen: ldr x4, [x3]
  529. cmp x4, x0
  530. b.eq secondary_startup
  531. wfe
  532. b pen
  533. ENDPROC(secondary_holding_pen)
  534. /*
  535. * Secondary entry point that jumps straight into the kernel. Only to
  536. * be used where CPUs are brought online dynamically by the kernel.
  537. */
  538. ENTRY(secondary_entry)
  539. bl el2_setup // Drop to EL1
  540. bl set_cpu_boot_mode_flag
  541. b secondary_startup
  542. ENDPROC(secondary_entry)
  543. ENTRY(secondary_startup)
  544. /*
  545. * Common entry point for secondary CPUs.
  546. */
  547. adrp x25, idmap_pg_dir
  548. adrp x26, swapper_pg_dir
  549. bl __cpu_setup // initialise processor
  550. ldr x21, =secondary_data
  551. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  552. b __enable_mmu
  553. ENDPROC(secondary_startup)
  554. ENTRY(__secondary_switched)
  555. ldr x0, [x21] // get secondary_data.stack
  556. mov sp, x0
  557. mov x29, #0
  558. b secondary_start_kernel
  559. ENDPROC(__secondary_switched)
  560. #endif /* CONFIG_SMP */
  561. /*
  562. * Enable the MMU.
  563. *
  564. * x0 = SCTLR_EL1 value for turning on the MMU.
  565. * x27 = *virtual* address to jump to upon completion
  566. *
  567. * other registers depend on the function called upon completion
  568. */
  569. .section ".idmap.text", "ax"
  570. __enable_mmu:
  571. ldr x5, =vectors
  572. msr vbar_el1, x5
  573. msr ttbr0_el1, x25 // load TTBR0
  574. msr ttbr1_el1, x26 // load TTBR1
  575. isb
  576. msr sctlr_el1, x0
  577. isb
  578. br x27
  579. ENDPROC(__enable_mmu)