123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670 |
- // Precalculate constants
- // MD 0 = PI
- // MD 4 = -PI
- // MD 8 = PI/2
- // MD 12 = -PI/2
- // MD 16 = PI/4
- // MD 20 = -PI/4
- L __CNST_PI
- T MD 0
- NEGR
- T MD 4
- L __CNST_PI
- L 2.0
- /R
- T MD 8
- NEGR
- T MD 12
- L __CNST_PI
- L 4.0
- /R
- T MD 16
- NEGR
- T MD 20
- L -0.0
- __ASSERT== __ACCU 1, DW#16#80000000
- // Run tests
- __STWRST
- L 1.0
- L 1.0
- +R
- __ASSERT== __ACCU 1, 2.0
- __ASSERT== __ACCU 1, DW#16#40000000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L 1.0
- L -1.0
- +R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L -1.0
- L -1.0
- +R
- __ASSERT== __ACCU 1, -2.0
- __ASSERT== __ACCU 1, DW#16#C0000000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PINF
- L 1.0
- +R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PINF
- +R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PINF
- L -1.0
- +R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PINF
- +R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L 1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NINF
- +R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L -1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NINF
- +R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L 1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PNAN
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L -1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PNAN
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L 1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NNAN
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L -1.0
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NNAN
- +R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L 1.0
- -R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L 1.0
- L -1.0
- -R
- __ASSERT== __ACCU 1, 2.0
- __ASSERT== __ACCU 1, DW#16#40000000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L -1.0
- L -1.0
- -R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __ACCU 1, DW#16#00000000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PINF
- L 1.0
- -R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PINF
- -R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PINF
- L -1.0
- -R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PINF
- -R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L 1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NINF
- -R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L -1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NINF
- -R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L 1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PNAN
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L -1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PNAN
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L 1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NNAN
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L -1.0
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NNAN
- -R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 3.0
- L 2.0
- *R
- __ASSERT== __ACCU 1, 6.0
- __ASSERT== __ACCU 1, DW#16#40C00000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L 3.0
- L -2.0
- *R
- __ASSERT== __ACCU 1, -6.0
- __ASSERT== __ACCU 1, DW#16#C0C00000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L -3.0
- L -2.0
- *R
- __ASSERT== __ACCU 1, 6.0
- __ASSERT== __ACCU 1, DW#16#40C00000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PINF
- L 1.0
- *R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PINF
- *R
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PINF
- L -1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PINF
- *R
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L 1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NINF
- *R
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NINF
- L -1.0
- *R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NINF
- *R
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L 1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PNAN
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L -1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PNAN
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L 1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NNAN
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L -1.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NNAN
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: Inf * 0.0 = NaN
- __STWRST
- L __CNST_PINF
- L 0.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: -Inf * 0.0 = NaN
- __STWRST
- L __CNST_NINF
- L 0.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: 0.0 * Inf = NaN
- __STWRST
- L 0.0
- L __CNST_PINF
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: 0.0 * -Inf = NaN
- __STWRST
- L 0.0
- L __CNST_NINF
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: Inf * -0.0 = NaN
- __STWRST
- L __CNST_PINF
- L -0.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: -Inf * -0.0 = NaN
- __STWRST
- L __CNST_NINF
- L -0.0
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: -0.0 * Inf = NaN
- __STWRST
- L -0.0
- L __CNST_PINF
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: -0.0 * -Inf = NaN
- __STWRST
- L -0.0
- L __CNST_NINF
- *R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 3.0
- L 2.0
- /R
- __ASSERT== __ACCU 1, 1.5
- __ASSERT== __ACCU 1, DW#16#3FC00000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L 3.0
- L -2.0
- /R
- __ASSERT== __ACCU 1, -1.5
- __ASSERT== __ACCU 1, DW#16#BFC00000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L -3.0
- L -2.0
- /R
- __ASSERT== __ACCU 1, 1.5
- __ASSERT== __ACCU 1, DW#16#3FC00000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PINF
- L 1.0
- /R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PINF
- /R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PINF
- L -1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PINF
- /R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_NINF
- L 1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NINF
- /R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_NINF
- L -1.0
- /R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NINF
- /R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- __STWRST
- L __CNST_PNAN
- L 1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_PNAN
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_PNAN
- L -1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_PNAN
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L 1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L 1.0
- L __CNST_NNAN
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L __CNST_NNAN
- L -1.0
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- __STWRST
- L -1.0
- L __CNST_NNAN
- /R
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: denormalized
- __STWRST
- L DW#16#00000001
- L 2.0
- /R
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: pos / 0.0 = +inf
- __STWRST
- L 1.5
- L 0.0
- /R
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: neg / 0.0 = -inf
- __STWRST
- L -1.5
- L 0.0
- /R
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: -(0.0)
- __STWRST
- L 0.0
- NEGR
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -(-0.0)
- __STWRST
- L -0.0
- NEGR
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -neg
- __STWRST
- L -1.5
- NEGR
- __ASSERT== __ACCU 1, 1.5
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -(pInf)
- __STWRST
- L __CNST_PINF
- NEGR
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -(nInf)
- __STWRST
- L __CNST_NINF
- NEGR
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -(pNaN)
- __STWRST
- L __CNST_PNAN
- NEGR
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -(nNaN)
- __STWRST
- L __CNST_NNAN
- NEGR
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: abs(0.0)
- __STWRST
- L 0.0
- ABS
- __ASSERT== __ACCU 1, 0.0
- // Test: abs(-0.0)
- __STWRST
- L -0.0
- ABS
- __ASSERT== __ACCU 1, 0.0
- // Test: abs(pos)
- __STWRST
- L 1.5
- ABS
- __ASSERT== __ACCU 1, 1.5
- // Test: abs(neg)
- __STWRST
- L -1.5
- ABS
- __ASSERT== __ACCU 1, 1.5
- // Test: abs(pInf)
- __STWRST
- L __CNST_PINF
- ABS
- __ASSERT== __ACCU 1, __CNST_PINF
- // Test: abs(nInf)
- __STWRST
- L __CNST_NINF
- ABS
- __ASSERT== __ACCU 1, __CNST_PINF
- // Test: abs(pNaN)
- __STWRST
- L __CNST_PNAN
- ABS
- __ASSERT== __ACCU 1, __CNST_PNAN
- // Test: abs(nNaN)
- __STWRST
- L __CNST_NNAN
- ABS
- __ASSERT== __ACCU 1, __CNST_PNAN
- // Test: 0^2
- __STWRST
- L 0.0
- SQR
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: -0^2
- __STWRST
- L -0.0
- SQR
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: pos^2
- __STWRST
- L 1.5
- SQR
- __ASSERT== __ACCU 1, 2.25
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: neg^2
- __STWRST
- L -1.5
- SQR
- __ASSERT== __ACCU 1, 2.25
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: pInf^2
- __STWRST
- L __CNST_PINF
- SQR
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: nInf^2
- __STWRST
- L __CNST_NINF
- SQR
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: pNaN^2
- __STWRST
- L __CNST_PNAN
- SQR
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: nNaN^2
- __STWRST
- L __CNST_NNAN
- SQR
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(pos)
- __STWRST
- L 9.0
- SQRT
- __ASSERT== __ACCU 1, 3.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sqrt(-0.0)
- __STWRST
- L -0.0
- SQRT
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sqrt(-0.5)
- __STWRST
- L -0.5
- SQRT
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(-1.5)
- __STWRST
- L -1.5
- SQRT
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(pInf)
- __STWRST
- L __CNST_PINF
- SQRT
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(nInf)
- __STWRST
- L __CNST_NINF
- SQRT
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(pNaN)
- __STWRST
- L __CNST_PNAN
- SQRT
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sqrt(nNaN)
- __STWRST
- L __CNST_NNAN
- SQRT
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: exp(0.0)
- __STWRST
- L 0.0
- EXP
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: exp(-0.0)
- __STWRST
- L -0.0
- EXP
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: exp(1.5)
- __STWRST
- L 1.5
- EXP
- __ASSERT== __ACCU 1, DW#16#408F69FF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: exp(-1.5)
- __STWRST
- L -1.5
- EXP
- __ASSERT== __ACCU 1, DW#16#3E647C3C
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: exp(max value)
- __STWRST
- L DW#16#42B00000
- EXP
- __ASSERT<> __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: exp(max value + epsilon)
- __STWRST
- L DW#16#42B00001
- EXP
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: exp(pInf)
- __STWRST
- L __CNST_PINF
- EXP
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: exp(nInf)
- __STWRST
- L __CNST_NINF
- EXP
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: exp(pNaN)
- __STWRST
- L __CNST_PNAN
- EXP
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: exp(nNaN)
- __STWRST
- L __CNST_NNAN
- EXP
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(0.0)
- __STWRST
- L 0.0
- LN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(-0.0)
- __STWRST
- L -0.0
- LN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(1.5)
- __STWRST
- L 1.5
- LN
- __ASSERT== __ACCU 1, DW#16#3ECF991F
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: ln(-1.5)
- __STWRST
- L -1.5
- LN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(pInf)
- __STWRST
- L __CNST_PINF
- LN
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(nInf)
- __STWRST
- L __CNST_NINF
- LN
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(pNaN)
- __STWRST
- L __CNST_PNAN
- LN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: ln(nNaN)
- __STWRST
- L __CNST_NNAN
- LN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sin(0.0 deg)
- __STWRST
- L 0.0
- SIN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(-0.0 deg)
- __STWRST
- L -0.0
- SIN
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(90.0 deg)
- __STWRST
- L MD 8 // PI/2
- SIN
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(180.0 deg)
- __STWRST
- L MD 0 // PI
- SIN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(-90.0 deg)
- __STWRST
- L MD 12 // -PI/2
- SIN
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(-180.0 deg)
- __STWRST
- L MD 4 // -PI
- SIN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: sin(pInf)
- __STWRST
- L __CNST_PINF
- SIN
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sin(nInf)
- __STWRST
- L __CNST_NINF
- SIN
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sin(pNaN)
- __STWRST
- L __CNST_PNAN
- SIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: sin(nNaN)
- __STWRST
- L __CNST_NNAN
- SIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: cos(0.0 deg)
- __STWRST
- L 0.0
- COS
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(-0.0 deg)
- __STWRST
- L -0.0
- COS
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(90.0 deg)
- __STWRST
- L MD 8 // PI/2
- COS
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(180.0 deg)
- __STWRST
- L MD 0 // PI
- COS
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(-90.0 deg)
- __STWRST
- L MD 12 // -PI/2
- COS
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(-180.0 deg)
- __STWRST
- L MD 4 // -PI
- COS
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: cos(pInf)
- __STWRST
- L __CNST_PINF
- COS
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: cos(nInf)
- __STWRST
- L __CNST_NINF
- COS
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: cos(pNaN)
- __STWRST
- L __CNST_PNAN
- COS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: cos(nNaN)
- __STWRST
- L __CNST_NNAN
- COS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(0.0 deg)
- __STWRST
- L 0.0
- TAN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(-0.0 deg)
- __STWRST
- L -0.0
- TAN
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(45.0 deg)
- __STWRST
- L MD 16 // PI/4
- TAN
- __ASSERT== __ACCU 1, 1.0
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(90.0 deg)
- __STWRST
- L MD 8 // PI/2
- TAN
- __ASSERT== __ACCU 1, DW#16#7F800000
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(180.0 deg)
- __STWRST
- L MD 0 // PI
- TAN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(-45.0 deg)
- __STWRST
- L MD 20 // -PI/4
- TAN
- __ASSERT== __ACCU 1, -1.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(-90.0 deg)
- __STWRST
- L MD 12 // -PI/2
- TAN
- __ASSERT== __ACCU 1, DW#16#FF800000
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(-180.0 deg)
- __STWRST
- L MD 4 // -PI
- TAN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: tan(pInf)
- __STWRST
- L __CNST_PINF
- TAN
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(nInf)
- __STWRST
- L __CNST_NINF
- TAN
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(pNaN)
- __STWRST
- L __CNST_PNAN
- TAN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: tan(nNaN)
- __STWRST
- L __CNST_NNAN
- TAN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(0.0)
- __STWRST
- L 0.0
- ASIN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: asin(-0.0)
- __STWRST
- L -0.0
- ASIN
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: asin(1.0)
- __STWRST
- L 1.0
- ASIN
- __ASSERT== __ACCU 1, MD 8 // PI/2
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: asin(-1.0)
- __STWRST
- L -1.0
- ASIN
- __ASSERT== __ACCU 1, MD 12 // -PI/2
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: asin(1.1)
- __STWRST
- L 1.1
- ASIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(-1.1)
- __STWRST
- L -1.1
- ASIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(pInf)
- __STWRST
- L __CNST_PINF
- ASIN
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(nInf)
- __STWRST
- L __CNST_NINF
- ASIN
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(pNaN)
- __STWRST
- L __CNST_PNAN
- ASIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: asin(nNaN)
- __STWRST
- L __CNST_NNAN
- ASIN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(1.0)
- __STWRST
- L 1.0
- ACOS
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: acos(0.0)
- __STWRST
- L 0.0
- ACOS
- __ASSERT== __ACCU 1, MD 8 // PI/2
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: acos(-1.0)
- __STWRST
- L -1.0
- ACOS
- __ASSERT== __ACCU 1, MD 0 // PI
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: acos(1.1)
- __STWRST
- L 1.1
- ACOS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(-1.1)
- __STWRST
- L -1.1
- ACOS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(pInf)
- __STWRST
- L __CNST_PINF
- ACOS
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(nInf)
- __STWRST
- L __CNST_NINF
- ACOS
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(pNaN)
- __STWRST
- L __CNST_PNAN
- ACOS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: acos(nNaN)
- __STWRST
- L __CNST_NNAN
- ACOS
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: atan(0.0)
- __STWRST
- L 0.0
- ATAN
- __ASSERT== __ACCU 1, 0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: atan(-0.0)
- __STWRST
- L -0.0
- ATAN
- __ASSERT== __ACCU 1, -0.0
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: atan(1.0)
- __STWRST
- L 1.0
- ATAN
- __ASSERT== __ACCU 1, MD 16 // PI/4
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: atan(-1.0)
- __STWRST
- L -1.0
- ATAN
- __ASSERT== __ACCU 1, MD 20 // -PI/4
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: atan(pInf)
- __STWRST
- L __CNST_PINF
- ATAN
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: atan(nInf)
- __STWRST
- L __CNST_NINF
- ATAN
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW A1, 0
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: atan(pNaN)
- __STWRST
- L __CNST_PNAN
- ATAN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: atan(nNaN)
- __STWRST
- L __CNST_NNAN
- ATAN
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW A1, 1
- __ASSERT== __STW A0, 1
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: 1 -> 1.0
- __STWRST
- L 1
- DTR
- __ASSERT== __ACCU 1, 1.0
- // Test: -1 -> -1.0
- __STWRST
- L L#-1
- DTR
- __ASSERT== __ACCU 1, -1.0
- // Test: RND(1.1)
- __STWRST
- L 1.1
- RND
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(1.5)
- __STWRST
- L 1.5
- RND
- __ASSERT== __ACCU 1, 2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(2.5)
- __STWRST
- L 2.5
- RND
- __ASSERT== __ACCU 1, 2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(-1.1)
- __STWRST
- L -1.1
- RND
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(-1.5)
- __STWRST
- L -1.5
- RND
- __ASSERT== __ACCU 1, L#-2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(-2.5)
- __STWRST
- L -2.5
- RND
- __ASSERT== __ACCU 1, L#-2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND(3000000000.0)
- __STWRST
- L 3000000000.0
- RND
- __ASSERT== __ACCU 1, 3000000000.0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND(nNAN)
- __STWRST
- L __CNST_NNAN
- RND
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND(pNAN)
- __STWRST
- L __CNST_PNAN
- RND
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND(nINF)
- __STWRST
- L __CNST_NINF
- RND
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND(pINF)
- __STWRST
- L __CNST_PINF
- RND
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: TRUNC(1.1)
- __STWRST
- L 1.1
- TRUNC
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(1.5)
- __STWRST
- L 1.5
- TRUNC
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(2.5)
- __STWRST
- L 2.5
- TRUNC
- __ASSERT== __ACCU 1, 2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(-1.1)
- __STWRST
- L -1.1
- TRUNC
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(-1.5)
- __STWRST
- L -1.5
- TRUNC
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(-2.5)
- __STWRST
- L -2.5
- TRUNC
- __ASSERT== __ACCU 1, L#-2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: TRUNC(3000000000.0)
- __STWRST
- L 3000000000.0
- TRUNC
- __ASSERT== __ACCU 1, 3000000000.0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: TRUNC(nNAN)
- __STWRST
- L __CNST_NNAN
- TRUNC
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: TRUNC(pNAN)
- __STWRST
- L __CNST_PNAN
- TRUNC
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: TRUNC(nINF)
- __STWRST
- L __CNST_NINF
- TRUNC
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: TRUNC(pINF)
- __STWRST
- L __CNST_PINF
- TRUNC
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND+(0.0)
- __STWRST
- L 0.0
- RND+
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(0.1)
- __STWRST
- L 0.1
- RND+
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(0.5)
- __STWRST
- L 0.5
- RND+
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(1.0)
- __STWRST
- L 1.0
- RND+
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(1.5)
- __STWRST
- L 1.5
- RND+
- __ASSERT== __ACCU 1, 2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(2.5)
- __STWRST
- L 2.5
- RND+
- __ASSERT== __ACCU 1, 3
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(-0.1)
- __STWRST
- L -0.1
- RND+
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(-0.5)
- __STWRST
- L -0.5
- RND+
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(-1.0)
- __STWRST
- L -1.0
- RND+
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(-1.5)
- __STWRST
- L -1.5
- RND+
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(-2.5)
- __STWRST
- L -2.5
- RND+
- __ASSERT== __ACCU 1, L#-2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND+(3000000000.0)
- __STWRST
- L 3000000000.0
- RND+
- __ASSERT== __ACCU 1, 3000000000.0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND+(nNAN)
- __STWRST
- L __CNST_NNAN
- RND+
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND+(pNAN)
- __STWRST
- L __CNST_PNAN
- RND+
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND+(nINF)
- __STWRST
- L __CNST_NINF
- RND+
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND+(pINF)
- __STWRST
- L __CNST_PINF
- RND+
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND-(0.0)
- __STWRST
- L 0.0
- RND-
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(0.1)
- __STWRST
- L 0.1
- RND-
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(0.5)
- __STWRST
- L 0.5
- RND-
- __ASSERT== __ACCU 1, 0
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(1.0)
- __STWRST
- L 1.0
- RND-
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(1.5)
- __STWRST
- L 1.5
- RND-
- __ASSERT== __ACCU 1, 1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(2.5)
- __STWRST
- L 2.5
- RND-
- __ASSERT== __ACCU 1, 2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(-0.1)
- __STWRST
- L -0.1
- RND-
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(-0.5)
- __STWRST
- L -0.5
- RND-
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(-1.0)
- __STWRST
- L -1.0
- RND-
- __ASSERT== __ACCU 1, L#-1
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(-1.5)
- __STWRST
- L -1.5
- RND-
- __ASSERT== __ACCU 1, L#-2
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(-2.5)
- __STWRST
- L -2.5
- RND-
- __ASSERT== __ACCU 1, L#-3
- __ASSERT== __STW OV, 0
- __ASSERT== __STW OS, 0
- // Test: RND-(3000000000.0)
- __STWRST
- L 3000000000.0
- RND-
- __ASSERT== __ACCU 1, 3000000000.0
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND-(nNAN)
- __STWRST
- L __CNST_NNAN
- RND-
- __ASSERT== __ACCU 1, __CNST_NNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND-(pNAN)
- __STWRST
- L __CNST_PNAN
- RND-
- __ASSERT== __ACCU 1, __CNST_PNAN
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND-(nINF)
- __STWRST
- L __CNST_NINF
- RND-
- __ASSERT== __ACCU 1, __CNST_NINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- // Test: RND-(pINF)
- __STWRST
- L __CNST_PINF
- RND-
- __ASSERT== __ACCU 1, __CNST_PINF
- __ASSERT== __STW OV, 1
- __ASSERT== __STW OS, 1
- CALL SFC 46 // STOP CPU
|