rn5t618.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * MFD core driver for Ricoh RN5T618 PMIC
  4. *
  5. * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  6. */
  7. #ifndef __LINUX_MFD_RN5T618_H
  8. #define __LINUX_MFD_RN5T618_H
  9. #include <linux/regmap.h>
  10. #define RN5T618_LSIVER 0x00
  11. #define RN5T618_OTPVER 0x01
  12. #define RN5T618_IODAC 0x02
  13. #define RN5T618_VINDAC 0x03
  14. #define RN5T618_OUT32KEN 0x05
  15. #define RN5T618_CPUCNT 0x06
  16. #define RN5T618_PSWR 0x07
  17. #define RN5T618_PONHIS 0x09
  18. #define RN5T618_POFFHIS 0x0a
  19. #define RN5T618_WATCHDOG 0x0b
  20. #define RN5T618_WATCHDOGCNT 0x0c
  21. #define RN5T618_PWRFUNC 0x0d
  22. #define RN5T618_SLPCNT 0x0e
  23. #define RN5T618_REPCNT 0x0f
  24. #define RN5T618_PWRONTIMSET 0x10
  25. #define RN5T618_NOETIMSETCNT 0x11
  26. #define RN5T618_PWRIREN 0x12
  27. #define RN5T618_PWRIRQ 0x13
  28. #define RN5T618_PWRMON 0x14
  29. #define RN5T618_PWRIRSEL 0x15
  30. #define RN5T618_DC1_SLOT 0x16
  31. #define RN5T618_DC2_SLOT 0x17
  32. #define RN5T618_DC3_SLOT 0x18
  33. #define RN5T618_DC4_SLOT 0x19
  34. #define RN5T618_LDO1_SLOT 0x1b
  35. #define RN5T618_LDO2_SLOT 0x1c
  36. #define RN5T618_LDO3_SLOT 0x1d
  37. #define RN5T618_LDO4_SLOT 0x1e
  38. #define RN5T618_LDO5_SLOT 0x1f
  39. #define RN5T618_PSO0_SLOT 0x25
  40. #define RN5T618_PSO1_SLOT 0x26
  41. #define RN5T618_PSO2_SLOT 0x27
  42. #define RN5T618_PSO3_SLOT 0x28
  43. #define RN5T618_LDORTC1_SLOT 0x2a
  44. #define RN5T618_DC1CTL 0x2c
  45. #define RN5T618_DC1CTL2 0x2d
  46. #define RN5T618_DC2CTL 0x2e
  47. #define RN5T618_DC2CTL2 0x2f
  48. #define RN5T618_DC3CTL 0x30
  49. #define RN5T618_DC3CTL2 0x31
  50. #define RN5T618_DC4CTL 0x32
  51. #define RN5T618_DC4CTL2 0x33
  52. #define RN5T618_DC5CTL 0x34
  53. #define RN5T618_DC5CTL2 0x35
  54. #define RN5T618_DC1DAC 0x36
  55. #define RN5T618_DC2DAC 0x37
  56. #define RN5T618_DC3DAC 0x38
  57. #define RN5T618_DC4DAC 0x39
  58. #define RN5T618_DC5DAC 0x3a
  59. #define RN5T618_DC1DAC_SLP 0x3b
  60. #define RN5T618_DC2DAC_SLP 0x3c
  61. #define RN5T618_DC3DAC_SLP 0x3d
  62. #define RN5T618_DC4DAC_SLP 0x3e
  63. #define RN5T618_DCIREN 0x40
  64. #define RN5T618_DCIRQ 0x41
  65. #define RN5T618_DCIRMON 0x42
  66. #define RN5T618_LDOEN1 0x44
  67. #define RN5T618_LDOEN2 0x45
  68. #define RN5T618_LDODIS 0x46
  69. #define RN5T618_LDO1DAC 0x4c
  70. #define RN5T618_LDO2DAC 0x4d
  71. #define RN5T618_LDO3DAC 0x4e
  72. #define RN5T618_LDO4DAC 0x4f
  73. #define RN5T618_LDO5DAC 0x50
  74. #define RN5T618_LDO6DAC 0x51
  75. #define RN5T618_LDO7DAC 0x52
  76. #define RN5T618_LDO8DAC 0x53
  77. #define RN5T618_LDO9DAC 0x54
  78. #define RN5T618_LDO10DAC 0x55
  79. #define RN5T618_LDORTCDAC 0x56
  80. #define RN5T618_LDORTC2DAC 0x57
  81. #define RN5T618_LDO1DAC_SLP 0x58
  82. #define RN5T618_LDO2DAC_SLP 0x59
  83. #define RN5T618_LDO3DAC_SLP 0x5a
  84. #define RN5T618_LDO4DAC_SLP 0x5b
  85. #define RN5T618_LDO5DAC_SLP 0x5c
  86. #define RN5T618_ADCCNT1 0x64
  87. #define RN5T618_ADCCNT2 0x65
  88. #define RN5T618_ADCCNT3 0x66
  89. #define RN5T618_ILIMDATAH 0x68
  90. #define RN5T618_ILIMDATAL 0x69
  91. #define RN5T618_VBATDATAH 0x6a
  92. #define RN5T618_VBATDATAL 0x6b
  93. #define RN5T618_VADPDATAH 0x6c
  94. #define RN5T618_VADPDATAL 0x6d
  95. #define RN5T618_VUSBDATAH 0x6e
  96. #define RN5T618_VUSBDATAL 0x6f
  97. #define RN5T618_VSYSDATAH 0x70
  98. #define RN5T618_VSYSDATAL 0x71
  99. #define RN5T618_VTHMDATAH 0x72
  100. #define RN5T618_VTHMDATAL 0x73
  101. #define RN5T618_AIN1DATAH 0x74
  102. #define RN5T618_AIN1DATAL 0x75
  103. #define RN5T618_AIN0DATAH 0x76
  104. #define RN5T618_AIN0DATAL 0x77
  105. #define RN5T618_ILIMTHL 0x78
  106. #define RN5T618_ILIMTHH 0x79
  107. #define RN5T618_VBATTHL 0x7a
  108. #define RN5T618_VBATTHH 0x7b
  109. #define RN5T618_VADPTHL 0x7c
  110. #define RN5T618_VADPTHH 0x7d
  111. #define RN5T618_VUSBTHL 0x7e
  112. #define RN5T618_VUSBTHH 0x7f
  113. #define RN5T618_VSYSTHL 0x80
  114. #define RN5T618_VSYSTHH 0x81
  115. #define RN5T618_VTHMTHL 0x82
  116. #define RN5T618_VTHMTHH 0x83
  117. #define RN5T618_AIN1THL 0x84
  118. #define RN5T618_AIN1THH 0x85
  119. #define RN5T618_AIN0THL 0x86
  120. #define RN5T618_AIN0THH 0x87
  121. #define RN5T618_EN_ADCIR1 0x88
  122. #define RN5T618_EN_ADCIR2 0x89
  123. #define RN5T618_EN_ADCIR3 0x8a
  124. #define RN5T618_IR_ADC1 0x8c
  125. #define RN5T618_IR_ADC2 0x8d
  126. #define RN5T618_IR_ADC3 0x8e
  127. #define RN5T618_IOSEL 0x90
  128. #define RN5T618_IOOUT 0x91
  129. #define RN5T618_GPEDGE1 0x92
  130. #define RN5T618_GPEDGE2 0x93
  131. #define RN5T618_EN_GPIR 0x94
  132. #define RN5T618_IR_GPR 0x95
  133. #define RN5T618_IR_GPF 0x96
  134. #define RN5T618_MON_IOIN 0x97
  135. #define RN5T618_GPLED_FUNC 0x98
  136. #define RN5T618_INTPOL 0x9c
  137. #define RN5T618_INTEN 0x9d
  138. #define RN5T618_INTMON 0x9e
  139. #define RN5T618_PREVINDAC 0xb0
  140. #define RN5T618_BATDAC 0xb1
  141. #define RN5T618_CHGCTL1 0xb3
  142. #define RN5T618_CHGCTL2 0xb4
  143. #define RN5T618_VSYSSET 0xb5
  144. #define RN5T618_REGISET1 0xb6
  145. #define RN5T618_REGISET2 0xb7
  146. #define RN5T618_CHGISET 0xb8
  147. #define RN5T618_TIMSET 0xb9
  148. #define RN5T618_BATSET1 0xba
  149. #define RN5T618_BATSET2 0xbb
  150. #define RN5T618_DIESET 0xbc
  151. #define RN5T618_CHGSTATE 0xbd
  152. #define RN5T618_CHGCTRL_IRFMASK 0xbe
  153. #define RN5T618_CHGSTAT_IRFMASK1 0xbf
  154. #define RN5T618_CHGSTAT_IRFMASK2 0xc0
  155. #define RN5T618_CHGERR_IRFMASK 0xc1
  156. #define RN5T618_CHGCTRL_IRR 0xc2
  157. #define RN5T618_CHGSTAT_IRR1 0xc3
  158. #define RN5T618_CHGSTAT_IRR2 0xc4
  159. #define RN5T618_CHGERR_IRR 0xc5
  160. #define RN5T618_CHGCTRL_MONI 0xc6
  161. #define RN5T618_CHGSTAT_MONI1 0xc7
  162. #define RN5T618_CHGSTAT_MONI2 0xc8
  163. #define RN5T618_CHGERR_MONI 0xc9
  164. #define RN5T618_CHGCTRL_DETMOD1 0xca
  165. #define RN5T618_CHGCTRL_DETMOD2 0xcb
  166. #define RN5T618_CHGSTAT_DETMOD1 0xcc
  167. #define RN5T618_CHGSTAT_DETMOD2 0xcd
  168. #define RN5T618_CHGSTAT_DETMOD3 0xce
  169. #define RN5T618_CHGERR_DETMOD1 0xcf
  170. #define RN5T618_CHGERR_DETMOD2 0xd0
  171. #define RN5T618_CHGOSCCTL 0xd4
  172. #define RN5T618_CHGOSCSCORESET1 0xd5
  173. #define RN5T618_CHGOSCSCORESET2 0xd6
  174. #define RN5T618_CHGOSCSCORESET3 0xd7
  175. #define RN5T618_CHGOSCFREQSET1 0xd8
  176. #define RN5T618_CHGOSCFREQSET2 0xd9
  177. #define RN5T618_CONTROL 0xe0
  178. #define RN5T618_SOC 0xe1
  179. #define RN5T618_RE_CAP_H 0xe2
  180. #define RN5T618_RE_CAP_L 0xe3
  181. #define RN5T618_FA_CAP_H 0xe4
  182. #define RN5T618_FA_CAP_L 0xe5
  183. #define RN5T618_AGE 0xe6
  184. #define RN5T618_TT_EMPTY_H 0xe7
  185. #define RN5T618_TT_EMPTY_L 0xe8
  186. #define RN5T618_TT_FULL_H 0xe9
  187. #define RN5T618_TT_FULL_L 0xea
  188. #define RN5T618_VOLTAGE_1 0xeb
  189. #define RN5T618_VOLTAGE_0 0xec
  190. #define RN5T618_TEMP_1 0xed
  191. #define RN5T618_TEMP_0 0xee
  192. #define RN5T618_CC_CTRL 0xef
  193. #define RN5T618_CC_COUNT2 0xf0
  194. #define RN5T618_CC_COUNT1 0xf1
  195. #define RN5T618_CC_COUNT0 0xf2
  196. #define RN5T618_CC_SUMREG3 0xf3
  197. #define RN5T618_CC_SUMREG2 0xf4
  198. #define RN5T618_CC_SUMREG1 0xf5
  199. #define RN5T618_CC_SUMREG0 0xf6
  200. #define RN5T618_CC_OFFREG1 0xf7
  201. #define RN5T618_CC_OFFREG0 0xf8
  202. #define RN5T618_CC_GAINREG1 0xf9
  203. #define RN5T618_CC_GAINREG0 0xfa
  204. #define RN5T618_CC_AVEREG1 0xfb
  205. #define RN5T618_CC_AVEREG0 0xfc
  206. #define RN5T618_MAX_REG 0xfc
  207. #define RN5T618_REPCNT_REPWRON BIT(0)
  208. #define RN5T618_SLPCNT_SWPWROFF BIT(0)
  209. #define RN5T618_WATCHDOG_WDOGEN BIT(2)
  210. #define RN5T618_WATCHDOG_WDOGTIM_M (BIT(0) | BIT(1))
  211. #define RN5T618_WATCHDOG_WDOGTIM_S 0
  212. #define RN5T618_PWRIRQ_IR_WDOG BIT(6)
  213. enum {
  214. RN5T618_DCDC1,
  215. RN5T618_DCDC2,
  216. RN5T618_DCDC3,
  217. RN5T618_DCDC4,
  218. RN5T618_DCDC5,
  219. RN5T618_LDO1,
  220. RN5T618_LDO2,
  221. RN5T618_LDO3,
  222. RN5T618_LDO4,
  223. RN5T618_LDO5,
  224. RN5T618_LDO6,
  225. RN5T618_LDO7,
  226. RN5T618_LDO8,
  227. RN5T618_LDO9,
  228. RN5T618_LDO10,
  229. RN5T618_LDORTC1,
  230. RN5T618_LDORTC2,
  231. RN5T618_REG_NUM,
  232. };
  233. enum {
  234. RN5T567 = 0,
  235. RN5T618,
  236. RC5T619,
  237. };
  238. struct rn5t618 {
  239. struct regmap *regmap;
  240. long variant;
  241. };
  242. #endif /* __LINUX_MFD_RN5T618_H */