io_16654.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /************************************************************************
  3. *
  4. * 16654.H Definitions for 16C654 UART used on EdgePorts
  5. *
  6. * Copyright (C) 1998 Inside Out Networks, Inc.
  7. *
  8. ************************************************************************/
  9. #if !defined(_16654_H)
  10. #define _16654_H
  11. /************************************************************************
  12. *
  13. * D e f i n e s / T y p e d e f s
  14. *
  15. ************************************************************************/
  16. //
  17. // UART register numbers
  18. // Numbers 0-7 are passed to the Edgeport directly. Numbers 8 and
  19. // above are used internally to indicate that we must enable access
  20. // to them via LCR bit 0x80 or LCR = 0xBF.
  21. // The register number sent to the Edgeport is then (x & 0x7).
  22. //
  23. // Driver must not access registers that affect operation of the
  24. // the EdgePort firmware -- that includes THR, RHR, IER, FCR.
  25. #define THR 0 // ! Transmit Holding Register (Write)
  26. #define RDR 0 // ! Receive Holding Register (Read)
  27. #define IER 1 // ! Interrupt Enable Register
  28. #define FCR 2 // ! Fifo Control Register (Write)
  29. #define ISR 2 // Interrupt Status Register (Read)
  30. #define LCR 3 // Line Control Register
  31. #define MCR 4 // Modem Control Register
  32. #define LSR 5 // Line Status Register
  33. #define MSR 6 // Modem Status Register
  34. #define SPR 7 // ScratchPad Register
  35. #define DLL 8 // Bank2[ 0 ] Divisor Latch LSB
  36. #define DLM 9 // Bank2[ 1 ] Divisor Latch MSB
  37. #define EFR 10 // Bank2[ 2 ] Extended Function Register
  38. //efine unused 11 // Bank2[ 3 ]
  39. #define XON1 12 // Bank2[ 4 ] Xon-1
  40. #define XON2 13 // Bank2[ 5 ] Xon-2
  41. #define XOFF1 14 // Bank2[ 6 ] Xoff-1
  42. #define XOFF2 15 // Bank2[ 7 ] Xoff-2
  43. #define NUM_16654_REGS 16
  44. #define IS_REG_2ND_BANK(x) ((x) >= 8)
  45. //
  46. // Bit definitions for each register
  47. //
  48. #define IER_RX 0x01 // Enable receive interrupt
  49. #define IER_TX 0x02 // Enable transmit interrupt
  50. #define IER_RXS 0x04 // Enable receive status interrupt
  51. #define IER_MDM 0x08 // Enable modem status interrupt
  52. #define IER_SLEEP 0x10 // Enable sleep mode
  53. #define IER_XOFF 0x20 // Enable s/w flow control (XOFF) interrupt
  54. #define IER_RTS 0x40 // Enable RTS interrupt
  55. #define IER_CTS 0x80 // Enable CTS interrupt
  56. #define IER_ENABLE_ALL 0xFF // Enable all ints
  57. #define FCR_FIFO_EN 0x01 // Enable FIFOs
  58. #define FCR_RXCLR 0x02 // Reset Rx FIFO
  59. #define FCR_TXCLR 0x04 // Reset Tx FIFO
  60. #define FCR_DMA_BLK 0x08 // Enable DMA block mode
  61. #define FCR_TX_LEVEL_MASK 0x30 // Mask for Tx FIFO Level
  62. #define FCR_TX_LEVEL_8 0x00 // Tx FIFO Level = 8 bytes
  63. #define FCR_TX_LEVEL_16 0x10 // Tx FIFO Level = 16 bytes
  64. #define FCR_TX_LEVEL_32 0x20 // Tx FIFO Level = 32 bytes
  65. #define FCR_TX_LEVEL_56 0x30 // Tx FIFO Level = 56 bytes
  66. #define FCR_RX_LEVEL_MASK 0xC0 // Mask for Rx FIFO Level
  67. #define FCR_RX_LEVEL_8 0x00 // Rx FIFO Level = 8 bytes
  68. #define FCR_RX_LEVEL_16 0x40 // Rx FIFO Level = 16 bytes
  69. #define FCR_RX_LEVEL_56 0x80 // Rx FIFO Level = 56 bytes
  70. #define FCR_RX_LEVEL_60 0xC0 // Rx FIFO Level = 60 bytes
  71. #define ISR_INT_MDM_STATUS 0x00 // Modem status int pending
  72. #define ISR_INT_NONE 0x01 // No interrupt pending
  73. #define ISR_INT_TXRDY 0x02 // Tx ready int pending
  74. #define ISR_INT_RXRDY 0x04 // Rx ready int pending
  75. #define ISR_INT_LINE_STATUS 0x06 // Line status int pending
  76. #define ISR_INT_RX_TIMEOUT 0x0C // Rx timeout int pending
  77. #define ISR_INT_RX_XOFF 0x10 // Rx Xoff int pending
  78. #define ISR_INT_RTS_CTS 0x20 // RTS/CTS change int pending
  79. #define ISR_FIFO_ENABLED 0xC0 // Bits set if FIFOs enabled
  80. #define ISR_INT_BITS_MASK 0x3E // Mask to isolate valid int causes
  81. #define LCR_BITS_5 0x00 // 5 bits/char
  82. #define LCR_BITS_6 0x01 // 6 bits/char
  83. #define LCR_BITS_7 0x02 // 7 bits/char
  84. #define LCR_BITS_8 0x03 // 8 bits/char
  85. #define LCR_BITS_MASK 0x03 // Mask for bits/char field
  86. #define LCR_STOP_1 0x00 // 1 stop bit
  87. #define LCR_STOP_1_5 0x04 // 1.5 stop bits (if 5 bits/char)
  88. #define LCR_STOP_2 0x04 // 2 stop bits (if 6-8 bits/char)
  89. #define LCR_STOP_MASK 0x04 // Mask for stop bits field
  90. #define LCR_PAR_NONE 0x00 // No parity
  91. #define LCR_PAR_ODD 0x08 // Odd parity
  92. #define LCR_PAR_EVEN 0x18 // Even parity
  93. #define LCR_PAR_MARK 0x28 // Force parity bit to 1
  94. #define LCR_PAR_SPACE 0x38 // Force parity bit to 0
  95. #define LCR_PAR_MASK 0x38 // Mask for parity field
  96. #define LCR_SET_BREAK 0x40 // Set Break condition
  97. #define LCR_DL_ENABLE 0x80 // Enable access to divisor latch
  98. #define LCR_ACCESS_EFR 0xBF // Load this value to access DLL,DLM,
  99. // and also the '654-only registers
  100. // EFR, XON1, XON2, XOFF1, XOFF2
  101. #define MCR_DTR 0x01 // Assert DTR
  102. #define MCR_RTS 0x02 // Assert RTS
  103. #define MCR_OUT1 0x04 // Loopback only: Sets state of RI
  104. #define MCR_MASTER_IE 0x08 // Enable interrupt outputs
  105. #define MCR_LOOPBACK 0x10 // Set internal (digital) loopback mode
  106. #define MCR_XON_ANY 0x20 // Enable any char to exit XOFF mode
  107. #define MCR_IR_ENABLE 0x40 // Enable IrDA functions
  108. #define MCR_BRG_DIV_4 0x80 // Divide baud rate clk by /4 instead of /1
  109. #define LSR_RX_AVAIL 0x01 // Rx data available
  110. #define LSR_OVER_ERR 0x02 // Rx overrun
  111. #define LSR_PAR_ERR 0x04 // Rx parity error
  112. #define LSR_FRM_ERR 0x08 // Rx framing error
  113. #define LSR_BREAK 0x10 // Rx break condition detected
  114. #define LSR_TX_EMPTY 0x20 // Tx Fifo empty
  115. #define LSR_TX_ALL_EMPTY 0x40 // Tx Fifo and shift register empty
  116. #define LSR_FIFO_ERR 0x80 // Rx Fifo contains at least 1 erred char
  117. #define EDGEPORT_MSR_DELTA_CTS 0x01 // CTS changed from last read
  118. #define EDGEPORT_MSR_DELTA_DSR 0x02 // DSR changed from last read
  119. #define EDGEPORT_MSR_DELTA_RI 0x04 // RI changed from 0 -> 1
  120. #define EDGEPORT_MSR_DELTA_CD 0x08 // CD changed from last read
  121. #define EDGEPORT_MSR_CTS 0x10 // Current state of CTS
  122. #define EDGEPORT_MSR_DSR 0x20 // Current state of DSR
  123. #define EDGEPORT_MSR_RI 0x40 // Current state of RI
  124. #define EDGEPORT_MSR_CD 0x80 // Current state of CD
  125. // Tx Rx
  126. //-------------------------------
  127. #define EFR_SWFC_NONE 0x00 // None None
  128. #define EFR_SWFC_RX1 0x02 // None XOFF1
  129. #define EFR_SWFC_RX2 0x01 // None XOFF2
  130. #define EFR_SWFC_RX12 0x03 // None XOFF1 & XOFF2
  131. #define EFR_SWFC_TX1 0x08 // XOFF1 None
  132. #define EFR_SWFC_TX1_RX1 0x0a // XOFF1 XOFF1
  133. #define EFR_SWFC_TX1_RX2 0x09 // XOFF1 XOFF2
  134. #define EFR_SWFC_TX1_RX12 0x0b // XOFF1 XOFF1 & XOFF2
  135. #define EFR_SWFC_TX2 0x04 // XOFF2 None
  136. #define EFR_SWFC_TX2_RX1 0x06 // XOFF2 XOFF1
  137. #define EFR_SWFC_TX2_RX2 0x05 // XOFF2 XOFF2
  138. #define EFR_SWFC_TX2_RX12 0x07 // XOFF2 XOFF1 & XOFF2
  139. #define EFR_SWFC_TX12 0x0c // XOFF1 & XOFF2 None
  140. #define EFR_SWFC_TX12_RX1 0x0e // XOFF1 & XOFF2 XOFF1
  141. #define EFR_SWFC_TX12_RX2 0x0d // XOFF1 & XOFF2 XOFF2
  142. #define EFR_SWFC_TX12_RX12 0x0f // XOFF1 & XOFF2 XOFF1 & XOFF2
  143. #define EFR_TX_FC_MASK 0x0c // Mask to isolate Rx flow control
  144. #define EFR_TX_FC_NONE 0x00 // No Tx Xon/Xoff flow control
  145. #define EFR_TX_FC_X1 0x08 // Transmit Xon1/Xoff1
  146. #define EFR_TX_FC_X2 0x04 // Transmit Xon2/Xoff2
  147. #define EFR_TX_FC_X1_2 0x0c // Transmit Xon1&2/Xoff1&2
  148. #define EFR_RX_FC_MASK 0x03 // Mask to isolate Rx flow control
  149. #define EFR_RX_FC_NONE 0x00 // No Rx Xon/Xoff flow control
  150. #define EFR_RX_FC_X1 0x02 // Receiver compares Xon1/Xoff1
  151. #define EFR_RX_FC_X2 0x01 // Receiver compares Xon2/Xoff2
  152. #define EFR_RX_FC_X1_2 0x03 // Receiver compares Xon1&2/Xoff1&2
  153. #define EFR_SWFC_MASK 0x0F // Mask for software flow control field
  154. #define EFR_ENABLE_16654 0x10 // Enable 16C654 features
  155. #define EFR_SPEC_DETECT 0x20 // Enable special character detect interrupt
  156. #define EFR_AUTO_RTS 0x40 // Use RTS for Rx flow control
  157. #define EFR_AUTO_CTS 0x80 // Use CTS for Tx flow control
  158. #endif // if !defined(_16654_H)