xhci-ring.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * xHCI host controller driver
  4. *
  5. * Copyright (C) 2008 Intel Corp.
  6. *
  7. * Author: Sarah Sharp
  8. * Some code borrowed from the Linux EHCI driver.
  9. */
  10. /*
  11. * Ring initialization rules:
  12. * 1. Each segment is initialized to zero, except for link TRBs.
  13. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  14. * Consumer Cycle State (CCS), depending on ring function.
  15. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  16. *
  17. * Ring behavior rules:
  18. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  19. * least one free TRB in the ring. This is useful if you want to turn that
  20. * into a link TRB and expand the ring.
  21. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  22. * link TRB, then load the pointer with the address in the link TRB. If the
  23. * link TRB had its toggle bit set, you may need to update the ring cycle
  24. * state (see cycle bit rules). You may have to do this multiple times
  25. * until you reach a non-link TRB.
  26. * 3. A ring is full if enqueue++ (for the definition of increment above)
  27. * equals the dequeue pointer.
  28. *
  29. * Cycle bit rules:
  30. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  31. * in a link TRB, it must toggle the ring cycle state.
  32. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  33. * in a link TRB, it must toggle the ring cycle state.
  34. *
  35. * Producer rules:
  36. * 1. Check if ring is full before you enqueue.
  37. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  38. * Update enqueue pointer between each write (which may update the ring
  39. * cycle state).
  40. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  41. * and endpoint rings. If HC is the producer for the event ring,
  42. * and it generates an interrupt according to interrupt modulation rules.
  43. *
  44. * Consumer rules:
  45. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  46. * the TRB is owned by the consumer.
  47. * 2. Update dequeue pointer (which may update the ring cycle state) and
  48. * continue processing TRBs until you reach a TRB which is not owned by you.
  49. * 3. Notify the producer. SW is the consumer for the event ring, and it
  50. * updates event ring dequeue pointer. HC is the consumer for the command and
  51. * endpoint rings; it generates events on the event ring for these.
  52. */
  53. #include <linux/scatterlist.h>
  54. #include <linux/slab.h>
  55. #include <linux/dma-mapping.h>
  56. #include "xhci.h"
  57. #include "xhci-trace.h"
  58. #include "xhci-mtk.h"
  59. /*
  60. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  61. * address of the TRB.
  62. */
  63. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  64. union xhci_trb *trb)
  65. {
  66. unsigned long segment_offset;
  67. if (!seg || !trb || trb < seg->trbs)
  68. return 0;
  69. /* offset in TRBs */
  70. segment_offset = trb - seg->trbs;
  71. if (segment_offset >= TRBS_PER_SEGMENT)
  72. return 0;
  73. return seg->dma + (segment_offset * sizeof(*trb));
  74. }
  75. static bool trb_is_noop(union xhci_trb *trb)
  76. {
  77. return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
  78. }
  79. static bool trb_is_link(union xhci_trb *trb)
  80. {
  81. return TRB_TYPE_LINK_LE32(trb->link.control);
  82. }
  83. static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
  84. {
  85. return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
  86. }
  87. static bool last_trb_on_ring(struct xhci_ring *ring,
  88. struct xhci_segment *seg, union xhci_trb *trb)
  89. {
  90. return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
  91. }
  92. static bool link_trb_toggles_cycle(union xhci_trb *trb)
  93. {
  94. return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
  95. }
  96. static bool last_td_in_urb(struct xhci_td *td)
  97. {
  98. struct urb_priv *urb_priv = td->urb->hcpriv;
  99. return urb_priv->num_tds_done == urb_priv->num_tds;
  100. }
  101. static void inc_td_cnt(struct urb *urb)
  102. {
  103. struct urb_priv *urb_priv = urb->hcpriv;
  104. urb_priv->num_tds_done++;
  105. }
  106. static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
  107. {
  108. if (trb_is_link(trb)) {
  109. /* unchain chained link TRBs */
  110. trb->link.control &= cpu_to_le32(~TRB_CHAIN);
  111. } else {
  112. trb->generic.field[0] = 0;
  113. trb->generic.field[1] = 0;
  114. trb->generic.field[2] = 0;
  115. /* Preserve only the cycle bit of this TRB */
  116. trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
  117. trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
  118. }
  119. }
  120. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  121. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  122. * effect the ring dequeue or enqueue pointers.
  123. */
  124. static void next_trb(struct xhci_hcd *xhci,
  125. struct xhci_ring *ring,
  126. struct xhci_segment **seg,
  127. union xhci_trb **trb)
  128. {
  129. if (trb_is_link(*trb)) {
  130. *seg = (*seg)->next;
  131. *trb = ((*seg)->trbs);
  132. } else {
  133. (*trb)++;
  134. }
  135. }
  136. /*
  137. * See Cycle bit rules. SW is the consumer for the event ring only.
  138. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  139. */
  140. void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
  141. {
  142. /* event ring doesn't have link trbs, check for last trb */
  143. if (ring->type == TYPE_EVENT) {
  144. if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
  145. ring->dequeue++;
  146. goto out;
  147. }
  148. if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
  149. ring->cycle_state ^= 1;
  150. ring->deq_seg = ring->deq_seg->next;
  151. ring->dequeue = ring->deq_seg->trbs;
  152. goto out;
  153. }
  154. /* All other rings have link trbs */
  155. if (!trb_is_link(ring->dequeue)) {
  156. ring->dequeue++;
  157. ring->num_trbs_free++;
  158. }
  159. while (trb_is_link(ring->dequeue)) {
  160. ring->deq_seg = ring->deq_seg->next;
  161. ring->dequeue = ring->deq_seg->trbs;
  162. }
  163. out:
  164. trace_xhci_inc_deq(ring);
  165. return;
  166. }
  167. /*
  168. * See Cycle bit rules. SW is the consumer for the event ring only.
  169. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  170. *
  171. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  172. * chain bit is set), then set the chain bit in all the following link TRBs.
  173. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  174. * have their chain bit cleared (so that each Link TRB is a separate TD).
  175. *
  176. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  177. * set, but other sections talk about dealing with the chain bit set. This was
  178. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  179. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  180. *
  181. * @more_trbs_coming: Will you enqueue more TRBs before calling
  182. * prepare_transfer()?
  183. */
  184. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  185. bool more_trbs_coming)
  186. {
  187. u32 chain;
  188. union xhci_trb *next;
  189. chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
  190. /* If this is not event ring, there is one less usable TRB */
  191. if (!trb_is_link(ring->enqueue))
  192. ring->num_trbs_free--;
  193. next = ++(ring->enqueue);
  194. /* Update the dequeue pointer further if that was a link TRB */
  195. while (trb_is_link(next)) {
  196. /*
  197. * If the caller doesn't plan on enqueueing more TDs before
  198. * ringing the doorbell, then we don't want to give the link TRB
  199. * to the hardware just yet. We'll give the link TRB back in
  200. * prepare_ring() just before we enqueue the TD at the top of
  201. * the ring.
  202. */
  203. if (!chain && !more_trbs_coming)
  204. break;
  205. /* If we're not dealing with 0.95 hardware or isoc rings on
  206. * AMD 0.96 host, carry over the chain bit of the previous TRB
  207. * (which may mean the chain bit is cleared).
  208. */
  209. if (!(ring->type == TYPE_ISOC &&
  210. (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
  211. !xhci_link_trb_quirk(xhci)) {
  212. next->link.control &= cpu_to_le32(~TRB_CHAIN);
  213. next->link.control |= cpu_to_le32(chain);
  214. }
  215. /* Give this link TRB to the hardware */
  216. wmb();
  217. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  218. /* Toggle the cycle bit after the last ring segment. */
  219. if (link_trb_toggles_cycle(next))
  220. ring->cycle_state ^= 1;
  221. ring->enq_seg = ring->enq_seg->next;
  222. ring->enqueue = ring->enq_seg->trbs;
  223. next = ring->enqueue;
  224. }
  225. trace_xhci_inc_enq(ring);
  226. }
  227. /*
  228. * Check to see if there's room to enqueue num_trbs on the ring and make sure
  229. * enqueue pointer will not advance into dequeue segment. See rules above.
  230. */
  231. static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  232. unsigned int num_trbs)
  233. {
  234. int num_trbs_in_deq_seg;
  235. if (ring->num_trbs_free < num_trbs)
  236. return 0;
  237. if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
  238. num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
  239. if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
  240. return 0;
  241. }
  242. return 1;
  243. }
  244. /* Ring the host controller doorbell after placing a command on the ring */
  245. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  246. {
  247. if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
  248. return;
  249. xhci_dbg(xhci, "// Ding dong!\n");
  250. writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
  251. /* Flush PCI posted writes */
  252. readl(&xhci->dba->doorbell[0]);
  253. }
  254. static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
  255. {
  256. return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
  257. }
  258. static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
  259. {
  260. return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
  261. cmd_list);
  262. }
  263. /*
  264. * Turn all commands on command ring with status set to "aborted" to no-op trbs.
  265. * If there are other commands waiting then restart the ring and kick the timer.
  266. * This must be called with command ring stopped and xhci->lock held.
  267. */
  268. static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
  269. struct xhci_command *cur_cmd)
  270. {
  271. struct xhci_command *i_cmd;
  272. /* Turn all aborted commands in list to no-ops, then restart */
  273. list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
  274. if (i_cmd->status != COMP_COMMAND_ABORTED)
  275. continue;
  276. i_cmd->status = COMP_COMMAND_RING_STOPPED;
  277. xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
  278. i_cmd->command_trb);
  279. trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
  280. /*
  281. * caller waiting for completion is called when command
  282. * completion event is received for these no-op commands
  283. */
  284. }
  285. xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
  286. /* ring command ring doorbell to restart the command ring */
  287. if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
  288. !(xhci->xhc_state & XHCI_STATE_DYING)) {
  289. xhci->current_cmd = cur_cmd;
  290. xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
  291. xhci_ring_cmd_db(xhci);
  292. }
  293. }
  294. /* Must be called with xhci->lock held, releases and aquires lock back */
  295. static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
  296. {
  297. u64 temp_64;
  298. int ret;
  299. xhci_dbg(xhci, "Abort command ring\n");
  300. reinit_completion(&xhci->cmd_ring_stop_completion);
  301. temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  302. xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
  303. &xhci->op_regs->cmd_ring);
  304. /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
  305. * completion of the Command Abort operation. If CRR is not negated in 5
  306. * seconds then driver handles it as if host died (-ENODEV).
  307. * In the future we should distinguish between -ENODEV and -ETIMEDOUT
  308. * and try to recover a -ETIMEDOUT with a host controller reset.
  309. */
  310. ret = xhci_handshake(&xhci->op_regs->cmd_ring,
  311. CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
  312. if (ret < 0) {
  313. xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
  314. xhci_halt(xhci);
  315. xhci_hc_died(xhci);
  316. return ret;
  317. }
  318. /*
  319. * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
  320. * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
  321. * but the completion event in never sent. Wait 2 secs (arbitrary
  322. * number) to handle those cases after negation of CMD_RING_RUNNING.
  323. */
  324. spin_unlock_irqrestore(&xhci->lock, flags);
  325. ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
  326. msecs_to_jiffies(2000));
  327. spin_lock_irqsave(&xhci->lock, flags);
  328. if (!ret) {
  329. xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
  330. xhci_cleanup_command_queue(xhci);
  331. } else {
  332. xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
  333. }
  334. return 0;
  335. }
  336. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  337. unsigned int slot_id,
  338. unsigned int ep_index,
  339. unsigned int stream_id)
  340. {
  341. __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  342. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  343. unsigned int ep_state = ep->ep_state;
  344. /* Don't ring the doorbell for this endpoint if there are pending
  345. * cancellations because we don't want to interrupt processing.
  346. * We don't want to restart any stream rings if there's a set dequeue
  347. * pointer command pending because the device can choose to start any
  348. * stream once the endpoint is on the HW schedule.
  349. */
  350. if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
  351. (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
  352. return;
  353. writel(DB_VALUE(ep_index, stream_id), db_addr);
  354. /* The CPU has better things to do at this point than wait for a
  355. * write-posting flush. It'll get there soon enough.
  356. */
  357. }
  358. /* Ring the doorbell for any rings with pending URBs */
  359. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  360. unsigned int slot_id,
  361. unsigned int ep_index)
  362. {
  363. unsigned int stream_id;
  364. struct xhci_virt_ep *ep;
  365. ep = &xhci->devs[slot_id]->eps[ep_index];
  366. /* A ring has pending URBs if its TD list is not empty */
  367. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  368. if (ep->ring && !(list_empty(&ep->ring->td_list)))
  369. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  370. return;
  371. }
  372. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  373. stream_id++) {
  374. struct xhci_stream_info *stream_info = ep->stream_info;
  375. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  376. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  377. stream_id);
  378. }
  379. }
  380. void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  381. unsigned int slot_id,
  382. unsigned int ep_index)
  383. {
  384. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  385. }
  386. static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
  387. unsigned int slot_id,
  388. unsigned int ep_index)
  389. {
  390. if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
  391. xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
  392. return NULL;
  393. }
  394. if (ep_index >= EP_CTX_PER_DEV) {
  395. xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
  396. return NULL;
  397. }
  398. if (!xhci->devs[slot_id]) {
  399. xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
  400. return NULL;
  401. }
  402. return &xhci->devs[slot_id]->eps[ep_index];
  403. }
  404. /* Get the right ring for the given slot_id, ep_index and stream_id.
  405. * If the endpoint supports streams, boundary check the URB's stream ID.
  406. * If the endpoint doesn't support streams, return the singular endpoint ring.
  407. */
  408. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  409. unsigned int slot_id, unsigned int ep_index,
  410. unsigned int stream_id)
  411. {
  412. struct xhci_virt_ep *ep;
  413. ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
  414. if (!ep)
  415. return NULL;
  416. /* Common case: no streams */
  417. if (!(ep->ep_state & EP_HAS_STREAMS))
  418. return ep->ring;
  419. if (stream_id == 0) {
  420. xhci_warn(xhci,
  421. "WARN: Slot ID %u, ep index %u has streams, "
  422. "but URB has no stream ID.\n",
  423. slot_id, ep_index);
  424. return NULL;
  425. }
  426. if (stream_id < ep->stream_info->num_streams)
  427. return ep->stream_info->stream_rings[stream_id];
  428. xhci_warn(xhci,
  429. "WARN: Slot ID %u, ep index %u has "
  430. "stream IDs 1 to %u allocated, "
  431. "but stream ID %u is requested.\n",
  432. slot_id, ep_index,
  433. ep->stream_info->num_streams - 1,
  434. stream_id);
  435. return NULL;
  436. }
  437. /*
  438. * Get the hw dequeue pointer xHC stopped on, either directly from the
  439. * endpoint context, or if streams are in use from the stream context.
  440. * The returned hw_dequeue contains the lowest four bits with cycle state
  441. * and possbile stream context type.
  442. */
  443. static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
  444. unsigned int ep_index, unsigned int stream_id)
  445. {
  446. struct xhci_ep_ctx *ep_ctx;
  447. struct xhci_stream_ctx *st_ctx;
  448. struct xhci_virt_ep *ep;
  449. ep = &vdev->eps[ep_index];
  450. if (ep->ep_state & EP_HAS_STREAMS) {
  451. st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
  452. return le64_to_cpu(st_ctx->stream_ring);
  453. }
  454. ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
  455. return le64_to_cpu(ep_ctx->deq);
  456. }
  457. /*
  458. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  459. * Record the new state of the xHC's endpoint ring dequeue segment,
  460. * dequeue pointer, stream id, and new consumer cycle state in state.
  461. * Update our internal representation of the ring's dequeue pointer.
  462. *
  463. * We do this in three jumps:
  464. * - First we update our new ring state to be the same as when the xHC stopped.
  465. * - Then we traverse the ring to find the segment that contains
  466. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  467. * any link TRBs with the toggle cycle bit set.
  468. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  469. * if we've moved it past a link TRB with the toggle cycle bit set.
  470. *
  471. * Some of the uses of xhci_generic_trb are grotty, but if they're done
  472. * with correct __le32 accesses they should work fine. Only users of this are
  473. * in here.
  474. */
  475. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  476. unsigned int slot_id, unsigned int ep_index,
  477. unsigned int stream_id, struct xhci_td *cur_td,
  478. struct xhci_dequeue_state *state)
  479. {
  480. struct xhci_virt_device *dev = xhci->devs[slot_id];
  481. struct xhci_virt_ep *ep = &dev->eps[ep_index];
  482. struct xhci_ring *ep_ring;
  483. struct xhci_segment *new_seg;
  484. union xhci_trb *new_deq;
  485. dma_addr_t addr;
  486. u64 hw_dequeue;
  487. bool cycle_found = false;
  488. bool td_last_trb_found = false;
  489. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  490. ep_index, stream_id);
  491. if (!ep_ring) {
  492. xhci_warn(xhci, "WARN can't find new dequeue state "
  493. "for invalid stream ID %u.\n",
  494. stream_id);
  495. return;
  496. }
  497. /*
  498. * A cancelled TD can complete with a stall if HW cached the trb.
  499. * In this case driver can't find cur_td, but if the ring is empty we
  500. * can move the dequeue pointer to the current enqueue position.
  501. */
  502. if (!cur_td) {
  503. if (list_empty(&ep_ring->td_list)) {
  504. state->new_deq_seg = ep_ring->enq_seg;
  505. state->new_deq_ptr = ep_ring->enqueue;
  506. state->new_cycle_state = ep_ring->cycle_state;
  507. goto done;
  508. } else {
  509. xhci_warn(xhci, "Can't find new dequeue state, missing cur_td\n");
  510. return;
  511. }
  512. }
  513. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  514. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  515. "Finding endpoint context");
  516. hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
  517. new_seg = ep_ring->deq_seg;
  518. new_deq = ep_ring->dequeue;
  519. state->new_cycle_state = hw_dequeue & 0x1;
  520. state->stream_id = stream_id;
  521. /*
  522. * We want to find the pointer, segment and cycle state of the new trb
  523. * (the one after current TD's last_trb). We know the cycle state at
  524. * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
  525. * found.
  526. */
  527. do {
  528. if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
  529. == (dma_addr_t)(hw_dequeue & ~0xf)) {
  530. cycle_found = true;
  531. if (td_last_trb_found)
  532. break;
  533. }
  534. if (new_deq == cur_td->last_trb)
  535. td_last_trb_found = true;
  536. if (cycle_found && trb_is_link(new_deq) &&
  537. link_trb_toggles_cycle(new_deq))
  538. state->new_cycle_state ^= 0x1;
  539. next_trb(xhci, ep_ring, &new_seg, &new_deq);
  540. /* Search wrapped around, bail out */
  541. if (new_deq == ep->ring->dequeue) {
  542. xhci_err(xhci, "Error: Failed finding new dequeue state\n");
  543. state->new_deq_seg = NULL;
  544. state->new_deq_ptr = NULL;
  545. return;
  546. }
  547. } while (!cycle_found || !td_last_trb_found);
  548. state->new_deq_seg = new_seg;
  549. state->new_deq_ptr = new_deq;
  550. done:
  551. /* Don't update the ring cycle state for the producer (us). */
  552. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  553. "Cycle state = 0x%x", state->new_cycle_state);
  554. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  555. "New dequeue segment = %p (virtual)",
  556. state->new_deq_seg);
  557. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  558. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  559. "New dequeue pointer = 0x%llx (DMA)",
  560. (unsigned long long) addr);
  561. }
  562. /* flip_cycle means flip the cycle bit of all but the first and last TRB.
  563. * (The last TRB actually points to the ring enqueue pointer, which is not part
  564. * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
  565. */
  566. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  567. struct xhci_td *td, bool flip_cycle)
  568. {
  569. struct xhci_segment *seg = td->start_seg;
  570. union xhci_trb *trb = td->first_trb;
  571. while (1) {
  572. trb_to_noop(trb, TRB_TR_NOOP);
  573. /* flip cycle if asked to */
  574. if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
  575. trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
  576. if (trb == td->last_trb)
  577. break;
  578. next_trb(xhci, ep_ring, &seg, &trb);
  579. }
  580. }
  581. static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  582. struct xhci_virt_ep *ep)
  583. {
  584. ep->ep_state &= ~EP_STOP_CMD_PENDING;
  585. /* Can't del_timer_sync in interrupt */
  586. del_timer(&ep->stop_cmd_timer);
  587. }
  588. /*
  589. * Must be called with xhci->lock held in interrupt context,
  590. * releases and re-acquires xhci->lock
  591. */
  592. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  593. struct xhci_td *cur_td, int status)
  594. {
  595. struct urb *urb = cur_td->urb;
  596. struct urb_priv *urb_priv = urb->hcpriv;
  597. struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
  598. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  599. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  600. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  601. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  602. usb_amd_quirk_pll_enable();
  603. }
  604. }
  605. xhci_urb_free_priv(urb_priv);
  606. usb_hcd_unlink_urb_from_ep(hcd, urb);
  607. spin_unlock(&xhci->lock);
  608. trace_xhci_urb_giveback(urb);
  609. usb_hcd_giveback_urb(hcd, urb, status);
  610. spin_lock(&xhci->lock);
  611. }
  612. static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
  613. struct xhci_ring *ring, struct xhci_td *td)
  614. {
  615. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  616. struct xhci_segment *seg = td->bounce_seg;
  617. struct urb *urb = td->urb;
  618. size_t len;
  619. if (!ring || !seg || !urb)
  620. return;
  621. if (usb_urb_dir_out(urb)) {
  622. dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
  623. DMA_TO_DEVICE);
  624. return;
  625. }
  626. dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
  627. DMA_FROM_DEVICE);
  628. /* for in tranfers we need to copy the data from bounce to sg */
  629. if (urb->num_sgs) {
  630. len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
  631. seg->bounce_len, seg->bounce_offs);
  632. if (len != seg->bounce_len)
  633. xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
  634. len, seg->bounce_len);
  635. } else {
  636. memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
  637. seg->bounce_len);
  638. }
  639. seg->bounce_len = 0;
  640. seg->bounce_offs = 0;
  641. }
  642. /*
  643. * When we get a command completion for a Stop Endpoint Command, we need to
  644. * unlink any cancelled TDs from the ring. There are two ways to do that:
  645. *
  646. * 1. If the HW was in the middle of processing the TD that needs to be
  647. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  648. * in the TD with a Set Dequeue Pointer Command.
  649. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  650. * bit cleared) so that the HW will skip over them.
  651. */
  652. static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
  653. union xhci_trb *trb, struct xhci_event_cmd *event)
  654. {
  655. unsigned int ep_index;
  656. struct xhci_ring *ep_ring;
  657. struct xhci_virt_ep *ep;
  658. struct xhci_td *cur_td = NULL;
  659. struct xhci_td *last_unlinked_td;
  660. struct xhci_ep_ctx *ep_ctx;
  661. struct xhci_virt_device *vdev;
  662. u64 hw_deq;
  663. struct xhci_dequeue_state deq_state;
  664. if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
  665. if (!xhci->devs[slot_id])
  666. xhci_warn(xhci, "Stop endpoint command "
  667. "completion for disabled slot %u\n",
  668. slot_id);
  669. return;
  670. }
  671. memset(&deq_state, 0, sizeof(deq_state));
  672. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  673. ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
  674. if (!ep)
  675. return;
  676. vdev = xhci->devs[slot_id];
  677. ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
  678. trace_xhci_handle_cmd_stop_ep(ep_ctx);
  679. last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
  680. struct xhci_td, cancelled_td_list);
  681. if (list_empty(&ep->cancelled_td_list)) {
  682. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  683. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  684. return;
  685. }
  686. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  687. * We have the xHCI lock, so nothing can modify this list until we drop
  688. * it. We're also in the event handler, so we can't get re-interrupted
  689. * if another Stop Endpoint command completes
  690. */
  691. list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
  692. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  693. "Removing canceled TD starting at 0x%llx (dma).",
  694. (unsigned long long)xhci_trb_virt_to_dma(
  695. cur_td->start_seg, cur_td->first_trb));
  696. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  697. if (!ep_ring) {
  698. /* This shouldn't happen unless a driver is mucking
  699. * with the stream ID after submission. This will
  700. * leave the TD on the hardware ring, and the hardware
  701. * will try to execute it, and may access a buffer
  702. * that has already been freed. In the best case, the
  703. * hardware will execute it, and the event handler will
  704. * ignore the completion event for that TD, since it was
  705. * removed from the td_list for that endpoint. In
  706. * short, don't muck with the stream ID after
  707. * submission.
  708. */
  709. xhci_warn(xhci, "WARN Cancelled URB %p "
  710. "has invalid stream ID %u.\n",
  711. cur_td->urb,
  712. cur_td->urb->stream_id);
  713. goto remove_finished_td;
  714. }
  715. /*
  716. * If we stopped on the TD we need to cancel, then we have to
  717. * move the xHC endpoint ring dequeue pointer past this TD.
  718. */
  719. hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
  720. cur_td->urb->stream_id);
  721. hw_deq &= ~0xf;
  722. if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
  723. cur_td->last_trb, hw_deq, false)) {
  724. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  725. cur_td->urb->stream_id,
  726. cur_td, &deq_state);
  727. } else {
  728. td_to_noop(xhci, ep_ring, cur_td, false);
  729. }
  730. remove_finished_td:
  731. /*
  732. * The event handler won't see a completion for this TD anymore,
  733. * so remove it from the endpoint ring's TD list. Keep it in
  734. * the cancelled TD list for URB completion later.
  735. */
  736. list_del_init(&cur_td->td_list);
  737. }
  738. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  739. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  740. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  741. xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
  742. &deq_state);
  743. xhci_ring_cmd_db(xhci);
  744. } else {
  745. /* Otherwise ring the doorbell(s) to restart queued transfers */
  746. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  747. }
  748. /*
  749. * Drop the lock and complete the URBs in the cancelled TD list.
  750. * New TDs to be cancelled might be added to the end of the list before
  751. * we can complete all the URBs for the TDs we already unlinked.
  752. * So stop when we've completed the URB for the last TD we unlinked.
  753. */
  754. do {
  755. cur_td = list_first_entry(&ep->cancelled_td_list,
  756. struct xhci_td, cancelled_td_list);
  757. list_del_init(&cur_td->cancelled_td_list);
  758. /* Clean up the cancelled URB */
  759. /* Doesn't matter what we pass for status, since the core will
  760. * just overwrite it (because the URB has been unlinked).
  761. */
  762. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  763. xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
  764. inc_td_cnt(cur_td->urb);
  765. if (last_td_in_urb(cur_td))
  766. xhci_giveback_urb_in_irq(xhci, cur_td, 0);
  767. /* Stop processing the cancelled list if the watchdog timer is
  768. * running.
  769. */
  770. if (xhci->xhc_state & XHCI_STATE_DYING)
  771. return;
  772. } while (cur_td != last_unlinked_td);
  773. /* Return to the event handler with xhci->lock re-acquired */
  774. }
  775. static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
  776. {
  777. struct xhci_td *cur_td;
  778. struct xhci_td *tmp;
  779. list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
  780. list_del_init(&cur_td->td_list);
  781. if (!list_empty(&cur_td->cancelled_td_list))
  782. list_del_init(&cur_td->cancelled_td_list);
  783. xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
  784. inc_td_cnt(cur_td->urb);
  785. if (last_td_in_urb(cur_td))
  786. xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
  787. }
  788. }
  789. static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
  790. int slot_id, int ep_index)
  791. {
  792. struct xhci_td *cur_td;
  793. struct xhci_td *tmp;
  794. struct xhci_virt_ep *ep;
  795. struct xhci_ring *ring;
  796. ep = &xhci->devs[slot_id]->eps[ep_index];
  797. if ((ep->ep_state & EP_HAS_STREAMS) ||
  798. (ep->ep_state & EP_GETTING_NO_STREAMS)) {
  799. int stream_id;
  800. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  801. stream_id++) {
  802. ring = ep->stream_info->stream_rings[stream_id];
  803. if (!ring)
  804. continue;
  805. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  806. "Killing URBs for slot ID %u, ep index %u, stream %u",
  807. slot_id, ep_index, stream_id);
  808. xhci_kill_ring_urbs(xhci, ring);
  809. }
  810. } else {
  811. ring = ep->ring;
  812. if (!ring)
  813. return;
  814. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  815. "Killing URBs for slot ID %u, ep index %u",
  816. slot_id, ep_index);
  817. xhci_kill_ring_urbs(xhci, ring);
  818. }
  819. list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
  820. cancelled_td_list) {
  821. list_del_init(&cur_td->cancelled_td_list);
  822. inc_td_cnt(cur_td->urb);
  823. if (last_td_in_urb(cur_td))
  824. xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
  825. }
  826. }
  827. /*
  828. * host controller died, register read returns 0xffffffff
  829. * Complete pending commands, mark them ABORTED.
  830. * URBs need to be given back as usb core might be waiting with device locks
  831. * held for the URBs to finish during device disconnect, blocking host remove.
  832. *
  833. * Call with xhci->lock held.
  834. * lock is relased and re-acquired while giving back urb.
  835. */
  836. void xhci_hc_died(struct xhci_hcd *xhci)
  837. {
  838. int i, j;
  839. if (xhci->xhc_state & XHCI_STATE_DYING)
  840. return;
  841. xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
  842. xhci->xhc_state |= XHCI_STATE_DYING;
  843. xhci_cleanup_command_queue(xhci);
  844. /* return any pending urbs, remove may be waiting for them */
  845. for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
  846. if (!xhci->devs[i])
  847. continue;
  848. for (j = 0; j < 31; j++)
  849. xhci_kill_endpoint_urbs(xhci, i, j);
  850. }
  851. /* inform usb core hc died if PCI remove isn't already handling it */
  852. if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
  853. usb_hc_died(xhci_to_hcd(xhci));
  854. }
  855. /* Watchdog timer function for when a stop endpoint command fails to complete.
  856. * In this case, we assume the host controller is broken or dying or dead. The
  857. * host may still be completing some other events, so we have to be careful to
  858. * let the event ring handler and the URB dequeueing/enqueueing functions know
  859. * through xhci->state.
  860. *
  861. * The timer may also fire if the host takes a very long time to respond to the
  862. * command, and the stop endpoint command completion handler cannot delete the
  863. * timer before the timer function is called. Another endpoint cancellation may
  864. * sneak in before the timer function can grab the lock, and that may queue
  865. * another stop endpoint command and add the timer back. So we cannot use a
  866. * simple flag to say whether there is a pending stop endpoint command for a
  867. * particular endpoint.
  868. *
  869. * Instead we use a combination of that flag and checking if a new timer is
  870. * pending.
  871. */
  872. void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
  873. {
  874. struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
  875. struct xhci_hcd *xhci = ep->xhci;
  876. unsigned long flags;
  877. spin_lock_irqsave(&xhci->lock, flags);
  878. /* bail out if cmd completed but raced with stop ep watchdog timer.*/
  879. if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
  880. timer_pending(&ep->stop_cmd_timer)) {
  881. spin_unlock_irqrestore(&xhci->lock, flags);
  882. xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
  883. return;
  884. }
  885. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  886. ep->ep_state &= ~EP_STOP_CMD_PENDING;
  887. xhci_halt(xhci);
  888. /*
  889. * handle a stop endpoint cmd timeout as if host died (-ENODEV).
  890. * In the future we could distinguish between -ENODEV and -ETIMEDOUT
  891. * and try to recover a -ETIMEDOUT with a host controller reset
  892. */
  893. xhci_hc_died(xhci);
  894. spin_unlock_irqrestore(&xhci->lock, flags);
  895. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  896. "xHCI host controller is dead.");
  897. }
  898. static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
  899. struct xhci_virt_device *dev,
  900. struct xhci_ring *ep_ring,
  901. unsigned int ep_index)
  902. {
  903. union xhci_trb *dequeue_temp;
  904. int num_trbs_free_temp;
  905. bool revert = false;
  906. num_trbs_free_temp = ep_ring->num_trbs_free;
  907. dequeue_temp = ep_ring->dequeue;
  908. /* If we get two back-to-back stalls, and the first stalled transfer
  909. * ends just before a link TRB, the dequeue pointer will be left on
  910. * the link TRB by the code in the while loop. So we have to update
  911. * the dequeue pointer one segment further, or we'll jump off
  912. * the segment into la-la-land.
  913. */
  914. if (trb_is_link(ep_ring->dequeue)) {
  915. ep_ring->deq_seg = ep_ring->deq_seg->next;
  916. ep_ring->dequeue = ep_ring->deq_seg->trbs;
  917. }
  918. while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
  919. /* We have more usable TRBs */
  920. ep_ring->num_trbs_free++;
  921. ep_ring->dequeue++;
  922. if (trb_is_link(ep_ring->dequeue)) {
  923. if (ep_ring->dequeue ==
  924. dev->eps[ep_index].queued_deq_ptr)
  925. break;
  926. ep_ring->deq_seg = ep_ring->deq_seg->next;
  927. ep_ring->dequeue = ep_ring->deq_seg->trbs;
  928. }
  929. if (ep_ring->dequeue == dequeue_temp) {
  930. revert = true;
  931. break;
  932. }
  933. }
  934. if (revert) {
  935. xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
  936. ep_ring->num_trbs_free = num_trbs_free_temp;
  937. }
  938. }
  939. /*
  940. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  941. * we need to clear the set deq pending flag in the endpoint ring state, so that
  942. * the TD queueing code can ring the doorbell again. We also need to ring the
  943. * endpoint doorbell to restart the ring, but only if there aren't more
  944. * cancellations pending.
  945. */
  946. static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
  947. union xhci_trb *trb, u32 cmd_comp_code)
  948. {
  949. unsigned int ep_index;
  950. unsigned int stream_id;
  951. struct xhci_ring *ep_ring;
  952. struct xhci_virt_device *dev;
  953. struct xhci_virt_ep *ep;
  954. struct xhci_ep_ctx *ep_ctx;
  955. struct xhci_slot_ctx *slot_ctx;
  956. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  957. stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
  958. ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
  959. if (!ep)
  960. return;
  961. dev = xhci->devs[slot_id];
  962. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  963. if (!ep_ring) {
  964. xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
  965. stream_id);
  966. /* XXX: Harmless??? */
  967. goto cleanup;
  968. }
  969. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  970. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  971. trace_xhci_handle_cmd_set_deq(slot_ctx);
  972. trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
  973. if (cmd_comp_code != COMP_SUCCESS) {
  974. unsigned int ep_state;
  975. unsigned int slot_state;
  976. switch (cmd_comp_code) {
  977. case COMP_TRB_ERROR:
  978. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
  979. break;
  980. case COMP_CONTEXT_STATE_ERROR:
  981. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
  982. ep_state = GET_EP_CTX_STATE(ep_ctx);
  983. slot_state = le32_to_cpu(slot_ctx->dev_state);
  984. slot_state = GET_SLOT_STATE(slot_state);
  985. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  986. "Slot state = %u, EP state = %u",
  987. slot_state, ep_state);
  988. break;
  989. case COMP_SLOT_NOT_ENABLED_ERROR:
  990. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
  991. slot_id);
  992. break;
  993. default:
  994. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
  995. cmd_comp_code);
  996. break;
  997. }
  998. /* OK what do we do now? The endpoint state is hosed, and we
  999. * should never get to this point if the synchronization between
  1000. * queueing, and endpoint state are correct. This might happen
  1001. * if the device gets disconnected after we've finished
  1002. * cancelling URBs, which might not be an error...
  1003. */
  1004. } else {
  1005. u64 deq;
  1006. /* 4.6.10 deq ptr is written to the stream ctx for streams */
  1007. if (ep->ep_state & EP_HAS_STREAMS) {
  1008. struct xhci_stream_ctx *ctx =
  1009. &ep->stream_info->stream_ctx_array[stream_id];
  1010. deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
  1011. } else {
  1012. deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
  1013. }
  1014. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1015. "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
  1016. if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
  1017. ep->queued_deq_ptr) == deq) {
  1018. /* Update the ring's dequeue segment and dequeue pointer
  1019. * to reflect the new position.
  1020. */
  1021. update_ring_for_set_deq_completion(xhci, dev,
  1022. ep_ring, ep_index);
  1023. } else {
  1024. xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
  1025. xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
  1026. ep->queued_deq_seg, ep->queued_deq_ptr);
  1027. }
  1028. }
  1029. cleanup:
  1030. ep->ep_state &= ~SET_DEQ_PENDING;
  1031. ep->queued_deq_seg = NULL;
  1032. ep->queued_deq_ptr = NULL;
  1033. /* Restart any rings with pending URBs */
  1034. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1035. }
  1036. static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1037. union xhci_trb *trb, u32 cmd_comp_code)
  1038. {
  1039. struct xhci_virt_device *vdev;
  1040. struct xhci_virt_ep *ep;
  1041. struct xhci_ep_ctx *ep_ctx;
  1042. unsigned int ep_index;
  1043. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  1044. ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
  1045. if (!ep)
  1046. return;
  1047. vdev = xhci->devs[slot_id];
  1048. ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
  1049. trace_xhci_handle_cmd_reset_ep(ep_ctx);
  1050. /* This command will only fail if the endpoint wasn't halted,
  1051. * but we don't care.
  1052. */
  1053. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  1054. "Ignoring reset ep completion code of %u", cmd_comp_code);
  1055. /* HW with the reset endpoint quirk needs to have a configure endpoint
  1056. * command complete before the endpoint can be used. Queue that here
  1057. * because the HW can't handle two commands being queued in a row.
  1058. */
  1059. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  1060. struct xhci_command *command;
  1061. command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
  1062. if (!command)
  1063. return;
  1064. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1065. "Queueing configure endpoint command");
  1066. xhci_queue_configure_endpoint(xhci, command,
  1067. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  1068. false);
  1069. xhci_ring_cmd_db(xhci);
  1070. } else {
  1071. /* Clear our internal halted state */
  1072. ep->ep_state &= ~EP_HALTED;
  1073. }
  1074. /* if this was a soft reset, then restart */
  1075. if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
  1076. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1077. }
  1078. static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
  1079. struct xhci_command *command, u32 cmd_comp_code)
  1080. {
  1081. if (cmd_comp_code == COMP_SUCCESS)
  1082. command->slot_id = slot_id;
  1083. else
  1084. command->slot_id = 0;
  1085. }
  1086. static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
  1087. {
  1088. struct xhci_virt_device *virt_dev;
  1089. struct xhci_slot_ctx *slot_ctx;
  1090. virt_dev = xhci->devs[slot_id];
  1091. if (!virt_dev)
  1092. return;
  1093. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  1094. trace_xhci_handle_cmd_disable_slot(slot_ctx);
  1095. if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
  1096. /* Delete default control endpoint resources */
  1097. xhci_free_device_endpoint_resources(xhci, virt_dev, true);
  1098. xhci_free_virt_device(xhci, slot_id);
  1099. }
  1100. static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
  1101. struct xhci_event_cmd *event, u32 cmd_comp_code)
  1102. {
  1103. struct xhci_virt_device *virt_dev;
  1104. struct xhci_input_control_ctx *ctrl_ctx;
  1105. struct xhci_ep_ctx *ep_ctx;
  1106. unsigned int ep_index;
  1107. unsigned int ep_state;
  1108. u32 add_flags, drop_flags;
  1109. /*
  1110. * Configure endpoint commands can come from the USB core
  1111. * configuration or alt setting changes, or because the HW
  1112. * needed an extra configure endpoint command after a reset
  1113. * endpoint command or streams were being configured.
  1114. * If the command was for a halted endpoint, the xHCI driver
  1115. * is not waiting on the configure endpoint command.
  1116. */
  1117. virt_dev = xhci->devs[slot_id];
  1118. ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
  1119. if (!ctrl_ctx) {
  1120. xhci_warn(xhci, "Could not get input context, bad type.\n");
  1121. return;
  1122. }
  1123. add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1124. drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1125. /* Input ctx add_flags are the endpoint index plus one */
  1126. ep_index = xhci_last_valid_endpoint(add_flags) - 1;
  1127. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
  1128. trace_xhci_handle_cmd_config_ep(ep_ctx);
  1129. /* A usb_set_interface() call directly after clearing a halted
  1130. * condition may race on this quirky hardware. Not worth
  1131. * worrying about, since this is prototype hardware. Not sure
  1132. * if this will work for streams, but streams support was
  1133. * untested on this prototype.
  1134. */
  1135. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  1136. ep_index != (unsigned int) -1 &&
  1137. add_flags - SLOT_FLAG == drop_flags) {
  1138. ep_state = virt_dev->eps[ep_index].ep_state;
  1139. if (!(ep_state & EP_HALTED))
  1140. return;
  1141. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1142. "Completed config ep cmd - "
  1143. "last ep index = %d, state = %d",
  1144. ep_index, ep_state);
  1145. /* Clear internal halted state and restart ring(s) */
  1146. virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
  1147. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1148. return;
  1149. }
  1150. return;
  1151. }
  1152. static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
  1153. {
  1154. struct xhci_virt_device *vdev;
  1155. struct xhci_slot_ctx *slot_ctx;
  1156. vdev = xhci->devs[slot_id];
  1157. slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
  1158. trace_xhci_handle_cmd_addr_dev(slot_ctx);
  1159. }
  1160. static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
  1161. struct xhci_event_cmd *event)
  1162. {
  1163. struct xhci_virt_device *vdev;
  1164. struct xhci_slot_ctx *slot_ctx;
  1165. vdev = xhci->devs[slot_id];
  1166. slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
  1167. trace_xhci_handle_cmd_reset_dev(slot_ctx);
  1168. xhci_dbg(xhci, "Completed reset device command.\n");
  1169. if (!xhci->devs[slot_id])
  1170. xhci_warn(xhci, "Reset device command completion "
  1171. "for disabled slot %u\n", slot_id);
  1172. }
  1173. static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
  1174. struct xhci_event_cmd *event)
  1175. {
  1176. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1177. xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
  1178. return;
  1179. }
  1180. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1181. "NEC firmware version %2x.%02x",
  1182. NEC_FW_MAJOR(le32_to_cpu(event->status)),
  1183. NEC_FW_MINOR(le32_to_cpu(event->status)));
  1184. }
  1185. static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
  1186. {
  1187. list_del(&cmd->cmd_list);
  1188. if (cmd->completion) {
  1189. cmd->status = status;
  1190. complete(cmd->completion);
  1191. } else {
  1192. kfree(cmd);
  1193. }
  1194. }
  1195. void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
  1196. {
  1197. struct xhci_command *cur_cmd, *tmp_cmd;
  1198. xhci->current_cmd = NULL;
  1199. list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
  1200. xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
  1201. }
  1202. void xhci_handle_command_timeout(struct work_struct *work)
  1203. {
  1204. struct xhci_hcd *xhci;
  1205. unsigned long flags;
  1206. u64 hw_ring_state;
  1207. xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
  1208. spin_lock_irqsave(&xhci->lock, flags);
  1209. /*
  1210. * If timeout work is pending, or current_cmd is NULL, it means we
  1211. * raced with command completion. Command is handled so just return.
  1212. */
  1213. if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
  1214. spin_unlock_irqrestore(&xhci->lock, flags);
  1215. return;
  1216. }
  1217. /* mark this command to be cancelled */
  1218. xhci->current_cmd->status = COMP_COMMAND_ABORTED;
  1219. /* Make sure command ring is running before aborting it */
  1220. hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  1221. if (hw_ring_state == ~(u64)0) {
  1222. xhci_hc_died(xhci);
  1223. goto time_out_completed;
  1224. }
  1225. if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
  1226. (hw_ring_state & CMD_RING_RUNNING)) {
  1227. /* Prevent new doorbell, and start command abort */
  1228. xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
  1229. xhci_dbg(xhci, "Command timeout\n");
  1230. xhci_abort_cmd_ring(xhci, flags);
  1231. goto time_out_completed;
  1232. }
  1233. /* host removed. Bail out */
  1234. if (xhci->xhc_state & XHCI_STATE_REMOVING) {
  1235. xhci_dbg(xhci, "host removed, ring start fail?\n");
  1236. xhci_cleanup_command_queue(xhci);
  1237. goto time_out_completed;
  1238. }
  1239. /* command timeout on stopped ring, ring can't be aborted */
  1240. xhci_dbg(xhci, "Command timeout on stopped ring\n");
  1241. xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
  1242. time_out_completed:
  1243. spin_unlock_irqrestore(&xhci->lock, flags);
  1244. return;
  1245. }
  1246. static void handle_cmd_completion(struct xhci_hcd *xhci,
  1247. struct xhci_event_cmd *event)
  1248. {
  1249. int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1250. u64 cmd_dma;
  1251. dma_addr_t cmd_dequeue_dma;
  1252. u32 cmd_comp_code;
  1253. union xhci_trb *cmd_trb;
  1254. struct xhci_command *cmd;
  1255. u32 cmd_type;
  1256. cmd_dma = le64_to_cpu(event->cmd_trb);
  1257. cmd_trb = xhci->cmd_ring->dequeue;
  1258. trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
  1259. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  1260. cmd_trb);
  1261. /*
  1262. * Check whether the completion event is for our internal kept
  1263. * command.
  1264. */
  1265. if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
  1266. xhci_warn(xhci,
  1267. "ERROR mismatched command completion event\n");
  1268. return;
  1269. }
  1270. cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
  1271. cancel_delayed_work(&xhci->cmd_timer);
  1272. cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
  1273. /* If CMD ring stopped we own the trbs between enqueue and dequeue */
  1274. if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
  1275. complete_all(&xhci->cmd_ring_stop_completion);
  1276. return;
  1277. }
  1278. if (cmd->command_trb != xhci->cmd_ring->dequeue) {
  1279. xhci_err(xhci,
  1280. "Command completion event does not match command\n");
  1281. return;
  1282. }
  1283. /*
  1284. * Host aborted the command ring, check if the current command was
  1285. * supposed to be aborted, otherwise continue normally.
  1286. * The command ring is stopped now, but the xHC will issue a Command
  1287. * Ring Stopped event which will cause us to restart it.
  1288. */
  1289. if (cmd_comp_code == COMP_COMMAND_ABORTED) {
  1290. xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
  1291. if (cmd->status == COMP_COMMAND_ABORTED) {
  1292. if (xhci->current_cmd == cmd)
  1293. xhci->current_cmd = NULL;
  1294. goto event_handled;
  1295. }
  1296. }
  1297. cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
  1298. switch (cmd_type) {
  1299. case TRB_ENABLE_SLOT:
  1300. xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
  1301. break;
  1302. case TRB_DISABLE_SLOT:
  1303. xhci_handle_cmd_disable_slot(xhci, slot_id);
  1304. break;
  1305. case TRB_CONFIG_EP:
  1306. if (!cmd->completion)
  1307. xhci_handle_cmd_config_ep(xhci, slot_id, event,
  1308. cmd_comp_code);
  1309. break;
  1310. case TRB_EVAL_CONTEXT:
  1311. break;
  1312. case TRB_ADDR_DEV:
  1313. xhci_handle_cmd_addr_dev(xhci, slot_id);
  1314. break;
  1315. case TRB_STOP_RING:
  1316. WARN_ON(slot_id != TRB_TO_SLOT_ID(
  1317. le32_to_cpu(cmd_trb->generic.field[3])));
  1318. if (!cmd->completion)
  1319. xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
  1320. break;
  1321. case TRB_SET_DEQ:
  1322. WARN_ON(slot_id != TRB_TO_SLOT_ID(
  1323. le32_to_cpu(cmd_trb->generic.field[3])));
  1324. xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
  1325. break;
  1326. case TRB_CMD_NOOP:
  1327. /* Is this an aborted command turned to NO-OP? */
  1328. if (cmd->status == COMP_COMMAND_RING_STOPPED)
  1329. cmd_comp_code = COMP_COMMAND_RING_STOPPED;
  1330. break;
  1331. case TRB_RESET_EP:
  1332. WARN_ON(slot_id != TRB_TO_SLOT_ID(
  1333. le32_to_cpu(cmd_trb->generic.field[3])));
  1334. xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
  1335. break;
  1336. case TRB_RESET_DEV:
  1337. /* SLOT_ID field in reset device cmd completion event TRB is 0.
  1338. * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
  1339. */
  1340. slot_id = TRB_TO_SLOT_ID(
  1341. le32_to_cpu(cmd_trb->generic.field[3]));
  1342. xhci_handle_cmd_reset_dev(xhci, slot_id, event);
  1343. break;
  1344. case TRB_NEC_GET_FW:
  1345. xhci_handle_cmd_nec_get_fw(xhci, event);
  1346. break;
  1347. default:
  1348. /* Skip over unknown commands on the event ring */
  1349. xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
  1350. break;
  1351. }
  1352. /* restart timer if this wasn't the last command */
  1353. if (!list_is_singular(&xhci->cmd_list)) {
  1354. xhci->current_cmd = list_first_entry(&cmd->cmd_list,
  1355. struct xhci_command, cmd_list);
  1356. xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
  1357. } else if (xhci->current_cmd == cmd) {
  1358. xhci->current_cmd = NULL;
  1359. }
  1360. event_handled:
  1361. xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
  1362. inc_deq(xhci, xhci->cmd_ring);
  1363. }
  1364. static void handle_vendor_event(struct xhci_hcd *xhci,
  1365. union xhci_trb *event)
  1366. {
  1367. u32 trb_type;
  1368. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
  1369. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1370. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1371. handle_cmd_completion(xhci, &event->event_cmd);
  1372. }
  1373. static void handle_device_notification(struct xhci_hcd *xhci,
  1374. union xhci_trb *event)
  1375. {
  1376. u32 slot_id;
  1377. struct usb_device *udev;
  1378. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
  1379. if (!xhci->devs[slot_id]) {
  1380. xhci_warn(xhci, "Device Notification event for "
  1381. "unused slot %u\n", slot_id);
  1382. return;
  1383. }
  1384. xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
  1385. slot_id);
  1386. udev = xhci->devs[slot_id]->udev;
  1387. if (udev && udev->parent)
  1388. usb_wakeup_notification(udev->parent, udev->portnum);
  1389. }
  1390. /*
  1391. * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
  1392. * Controller.
  1393. * As per ThunderX2errata-129 USB 2 device may come up as USB 1
  1394. * If a connection to a USB 1 device is followed by another connection
  1395. * to a USB 2 device.
  1396. *
  1397. * Reset the PHY after the USB device is disconnected if device speed
  1398. * is less than HCD_USB3.
  1399. * Retry the reset sequence max of 4 times checking the PLL lock status.
  1400. *
  1401. */
  1402. static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
  1403. {
  1404. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  1405. u32 pll_lock_check;
  1406. u32 retry_count = 4;
  1407. do {
  1408. /* Assert PHY reset */
  1409. writel(0x6F, hcd->regs + 0x1048);
  1410. udelay(10);
  1411. /* De-assert the PHY reset */
  1412. writel(0x7F, hcd->regs + 0x1048);
  1413. udelay(200);
  1414. pll_lock_check = readl(hcd->regs + 0x1070);
  1415. } while (!(pll_lock_check & 0x1) && --retry_count);
  1416. }
  1417. static void handle_port_status(struct xhci_hcd *xhci,
  1418. union xhci_trb *event)
  1419. {
  1420. struct usb_hcd *hcd;
  1421. u32 port_id;
  1422. u32 portsc, cmd_reg;
  1423. int max_ports;
  1424. int slot_id;
  1425. unsigned int hcd_portnum;
  1426. struct xhci_bus_state *bus_state;
  1427. bool bogus_port_status = false;
  1428. struct xhci_port *port;
  1429. /* Port status change events always have a successful completion code */
  1430. if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
  1431. xhci_warn(xhci,
  1432. "WARN: xHC returned failed port status event\n");
  1433. port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
  1434. max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1435. if ((port_id <= 0) || (port_id > max_ports)) {
  1436. xhci_warn(xhci, "Port change event with invalid port ID %d\n",
  1437. port_id);
  1438. inc_deq(xhci, xhci->event_ring);
  1439. return;
  1440. }
  1441. port = &xhci->hw_ports[port_id - 1];
  1442. if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
  1443. xhci_warn(xhci, "Port change event, no port for port ID %u\n",
  1444. port_id);
  1445. bogus_port_status = true;
  1446. goto cleanup;
  1447. }
  1448. /* We might get interrupts after shared_hcd is removed */
  1449. if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
  1450. xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
  1451. bogus_port_status = true;
  1452. goto cleanup;
  1453. }
  1454. hcd = port->rhub->hcd;
  1455. bus_state = &port->rhub->bus_state;
  1456. hcd_portnum = port->hcd_portnum;
  1457. portsc = readl(port->addr);
  1458. xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
  1459. hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
  1460. trace_xhci_handle_port_status(hcd_portnum, portsc);
  1461. if (hcd->state == HC_STATE_SUSPENDED) {
  1462. xhci_dbg(xhci, "resume root hub\n");
  1463. usb_hcd_resume_root_hub(hcd);
  1464. }
  1465. if (hcd->speed >= HCD_USB3 &&
  1466. (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
  1467. slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
  1468. if (slot_id && xhci->devs[slot_id])
  1469. xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
  1470. }
  1471. if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
  1472. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1473. cmd_reg = readl(&xhci->op_regs->command);
  1474. if (!(cmd_reg & CMD_RUN)) {
  1475. xhci_warn(xhci, "xHC is not running.\n");
  1476. goto cleanup;
  1477. }
  1478. if (DEV_SUPERSPEED_ANY(portsc)) {
  1479. xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
  1480. /* Set a flag to say the port signaled remote wakeup,
  1481. * so we can tell the difference between the end of
  1482. * device and host initiated resume.
  1483. */
  1484. bus_state->port_remote_wakeup |= 1 << hcd_portnum;
  1485. xhci_test_and_clear_bit(xhci, port, PORT_PLC);
  1486. usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
  1487. xhci_set_link_state(xhci, port, XDEV_U0);
  1488. /* Need to wait until the next link state change
  1489. * indicates the device is actually in U0.
  1490. */
  1491. bogus_port_status = true;
  1492. goto cleanup;
  1493. } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
  1494. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1495. bus_state->resume_done[hcd_portnum] = jiffies +
  1496. msecs_to_jiffies(USB_RESUME_TIMEOUT);
  1497. set_bit(hcd_portnum, &bus_state->resuming_ports);
  1498. /* Do the rest in GetPortStatus after resume time delay.
  1499. * Avoid polling roothub status before that so that a
  1500. * usb device auto-resume latency around ~40ms.
  1501. */
  1502. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  1503. mod_timer(&hcd->rh_timer,
  1504. bus_state->resume_done[hcd_portnum]);
  1505. usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
  1506. bogus_port_status = true;
  1507. }
  1508. }
  1509. if ((portsc & PORT_PLC) &&
  1510. DEV_SUPERSPEED_ANY(portsc) &&
  1511. ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
  1512. (portsc & PORT_PLS_MASK) == XDEV_U1 ||
  1513. (portsc & PORT_PLS_MASK) == XDEV_U2)) {
  1514. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1515. complete(&bus_state->u3exit_done[hcd_portnum]);
  1516. /* We've just brought the device into U0/1/2 through either the
  1517. * Resume state after a device remote wakeup, or through the
  1518. * U3Exit state after a host-initiated resume. If it's a device
  1519. * initiated remote wake, don't pass up the link state change,
  1520. * so the roothub behavior is consistent with external
  1521. * USB 3.0 hub behavior.
  1522. */
  1523. slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
  1524. if (slot_id && xhci->devs[slot_id])
  1525. xhci_ring_device(xhci, slot_id);
  1526. if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
  1527. xhci_test_and_clear_bit(xhci, port, PORT_PLC);
  1528. usb_wakeup_notification(hcd->self.root_hub,
  1529. hcd_portnum + 1);
  1530. bogus_port_status = true;
  1531. goto cleanup;
  1532. }
  1533. }
  1534. /*
  1535. * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
  1536. * RExit to a disconnect state). If so, let the the driver know it's
  1537. * out of the RExit state.
  1538. */
  1539. if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
  1540. test_and_clear_bit(hcd_portnum,
  1541. &bus_state->rexit_ports)) {
  1542. complete(&bus_state->rexit_done[hcd_portnum]);
  1543. bogus_port_status = true;
  1544. goto cleanup;
  1545. }
  1546. if (hcd->speed < HCD_USB3) {
  1547. xhci_test_and_clear_bit(xhci, port, PORT_PLC);
  1548. if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
  1549. (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
  1550. xhci_cavium_reset_phy_quirk(xhci);
  1551. }
  1552. cleanup:
  1553. /* Update event ring dequeue pointer before dropping the lock */
  1554. inc_deq(xhci, xhci->event_ring);
  1555. /* Don't make the USB core poll the roothub if we got a bad port status
  1556. * change event. Besides, at that point we can't tell which roothub
  1557. * (USB 2.0 or USB 3.0) to kick.
  1558. */
  1559. if (bogus_port_status)
  1560. return;
  1561. /*
  1562. * xHCI port-status-change events occur when the "or" of all the
  1563. * status-change bits in the portsc register changes from 0 to 1.
  1564. * New status changes won't cause an event if any other change
  1565. * bits are still set. When an event occurs, switch over to
  1566. * polling to avoid losing status changes.
  1567. */
  1568. xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
  1569. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  1570. spin_unlock(&xhci->lock);
  1571. /* Pass this up to the core */
  1572. usb_hcd_poll_rh_status(hcd);
  1573. spin_lock(&xhci->lock);
  1574. }
  1575. /*
  1576. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1577. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1578. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1579. * returns 0.
  1580. */
  1581. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1582. struct xhci_segment *start_seg,
  1583. union xhci_trb *start_trb,
  1584. union xhci_trb *end_trb,
  1585. dma_addr_t suspect_dma,
  1586. bool debug)
  1587. {
  1588. dma_addr_t start_dma;
  1589. dma_addr_t end_seg_dma;
  1590. dma_addr_t end_trb_dma;
  1591. struct xhci_segment *cur_seg;
  1592. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1593. cur_seg = start_seg;
  1594. do {
  1595. if (start_dma == 0)
  1596. return NULL;
  1597. /* We may get an event for a Link TRB in the middle of a TD */
  1598. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1599. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1600. /* If the end TRB isn't in this segment, this is set to 0 */
  1601. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1602. if (debug)
  1603. xhci_warn(xhci,
  1604. "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
  1605. (unsigned long long)suspect_dma,
  1606. (unsigned long long)start_dma,
  1607. (unsigned long long)end_trb_dma,
  1608. (unsigned long long)cur_seg->dma,
  1609. (unsigned long long)end_seg_dma);
  1610. if (end_trb_dma > 0) {
  1611. /* The end TRB is in this segment, so suspect should be here */
  1612. if (start_dma <= end_trb_dma) {
  1613. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1614. return cur_seg;
  1615. } else {
  1616. /* Case for one segment with
  1617. * a TD wrapped around to the top
  1618. */
  1619. if ((suspect_dma >= start_dma &&
  1620. suspect_dma <= end_seg_dma) ||
  1621. (suspect_dma >= cur_seg->dma &&
  1622. suspect_dma <= end_trb_dma))
  1623. return cur_seg;
  1624. }
  1625. return NULL;
  1626. } else {
  1627. /* Might still be somewhere in this segment */
  1628. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1629. return cur_seg;
  1630. }
  1631. cur_seg = cur_seg->next;
  1632. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1633. } while (cur_seg != start_seg);
  1634. return NULL;
  1635. }
  1636. static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
  1637. struct xhci_virt_ep *ep)
  1638. {
  1639. /*
  1640. * As part of low/full-speed endpoint-halt processing
  1641. * we must clear the TT buffer (USB 2.0 specification 11.17.5).
  1642. */
  1643. if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
  1644. (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
  1645. !(ep->ep_state & EP_CLEARING_TT)) {
  1646. ep->ep_state |= EP_CLEARING_TT;
  1647. td->urb->ep->hcpriv = td->urb->dev;
  1648. if (usb_hub_clear_tt_buffer(td->urb))
  1649. ep->ep_state &= ~EP_CLEARING_TT;
  1650. }
  1651. }
  1652. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1653. unsigned int slot_id, unsigned int ep_index,
  1654. unsigned int stream_id, struct xhci_td *td,
  1655. enum xhci_ep_reset_type reset_type)
  1656. {
  1657. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1658. struct xhci_command *command;
  1659. /*
  1660. * Avoid resetting endpoint if link is inactive. Can cause host hang.
  1661. * Device will be reset soon to recover the link so don't do anything
  1662. */
  1663. if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR)
  1664. return;
  1665. command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
  1666. if (!command)
  1667. return;
  1668. ep->ep_state |= EP_HALTED;
  1669. xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
  1670. if (reset_type == EP_HARD_RESET) {
  1671. ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
  1672. xhci_cleanup_stalled_ring(xhci, slot_id, ep_index, stream_id,
  1673. td);
  1674. }
  1675. xhci_ring_cmd_db(xhci);
  1676. }
  1677. /* Check if an error has halted the endpoint ring. The class driver will
  1678. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1679. * However, a babble and other errors also halt the endpoint ring, and the class
  1680. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1681. * Ring Dequeue Pointer command manually.
  1682. */
  1683. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1684. struct xhci_ep_ctx *ep_ctx,
  1685. unsigned int trb_comp_code)
  1686. {
  1687. /* TRB completion codes that may require a manual halt cleanup */
  1688. if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
  1689. trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
  1690. trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
  1691. /* The 0.95 spec says a babbling control endpoint
  1692. * is not halted. The 0.96 spec says it is. Some HW
  1693. * claims to be 0.95 compliant, but it halts the control
  1694. * endpoint anyway. Check if a babble halted the
  1695. * endpoint.
  1696. */
  1697. if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
  1698. return 1;
  1699. return 0;
  1700. }
  1701. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1702. {
  1703. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1704. /* Vendor defined "informational" completion code,
  1705. * treat as not-an-error.
  1706. */
  1707. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1708. trb_comp_code);
  1709. xhci_dbg(xhci, "Treating code as success.\n");
  1710. return 1;
  1711. }
  1712. return 0;
  1713. }
  1714. static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
  1715. struct xhci_ring *ep_ring, int *status)
  1716. {
  1717. struct urb *urb = NULL;
  1718. /* Clean up the endpoint's TD list */
  1719. urb = td->urb;
  1720. /* if a bounce buffer was used to align this td then unmap it */
  1721. xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
  1722. /* Do one last check of the actual transfer length.
  1723. * If the host controller said we transferred more data than the buffer
  1724. * length, urb->actual_length will be a very big number (since it's
  1725. * unsigned). Play it safe and say we didn't transfer anything.
  1726. */
  1727. if (urb->actual_length > urb->transfer_buffer_length) {
  1728. xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
  1729. urb->transfer_buffer_length, urb->actual_length);
  1730. urb->actual_length = 0;
  1731. *status = 0;
  1732. }
  1733. list_del_init(&td->td_list);
  1734. /* Was this TD slated to be cancelled but completed anyway? */
  1735. if (!list_empty(&td->cancelled_td_list))
  1736. list_del_init(&td->cancelled_td_list);
  1737. inc_td_cnt(urb);
  1738. /* Giveback the urb when all the tds are completed */
  1739. if (last_td_in_urb(td)) {
  1740. if ((urb->actual_length != urb->transfer_buffer_length &&
  1741. (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
  1742. (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
  1743. xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
  1744. urb, urb->actual_length,
  1745. urb->transfer_buffer_length, *status);
  1746. /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
  1747. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
  1748. *status = 0;
  1749. xhci_giveback_urb_in_irq(xhci, td, *status);
  1750. }
  1751. return 0;
  1752. }
  1753. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1754. struct xhci_transfer_event *event,
  1755. struct xhci_virt_ep *ep, int *status)
  1756. {
  1757. struct xhci_virt_device *xdev;
  1758. struct xhci_ep_ctx *ep_ctx;
  1759. struct xhci_ring *ep_ring;
  1760. unsigned int slot_id;
  1761. u32 trb_comp_code;
  1762. int ep_index;
  1763. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1764. xdev = xhci->devs[slot_id];
  1765. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1766. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1767. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1768. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1769. if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
  1770. trb_comp_code == COMP_STOPPED ||
  1771. trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
  1772. /* The Endpoint Stop Command completion will take care of any
  1773. * stopped TDs. A stopped TD may be restarted, so don't update
  1774. * the ring dequeue pointer or take this TD off any lists yet.
  1775. */
  1776. return 0;
  1777. }
  1778. if (trb_comp_code == COMP_STALL_ERROR ||
  1779. xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
  1780. trb_comp_code)) {
  1781. /*
  1782. * xhci internal endpoint state will go to a "halt" state for
  1783. * any stall, including default control pipe protocol stall.
  1784. * To clear the host side halt we need to issue a reset endpoint
  1785. * command, followed by a set dequeue command to move past the
  1786. * TD.
  1787. * Class drivers clear the device side halt from a functional
  1788. * stall later. Hub TT buffer should only be cleared for FS/LS
  1789. * devices behind HS hubs for functional stalls.
  1790. */
  1791. if ((ep_index != 0) || (trb_comp_code != COMP_STALL_ERROR))
  1792. xhci_clear_hub_tt_buffer(xhci, td, ep);
  1793. xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
  1794. ep_ring->stream_id, td, EP_HARD_RESET);
  1795. } else {
  1796. /* Update ring dequeue pointer */
  1797. while (ep_ring->dequeue != td->last_trb)
  1798. inc_deq(xhci, ep_ring);
  1799. inc_deq(xhci, ep_ring);
  1800. }
  1801. return xhci_td_cleanup(xhci, td, ep_ring, status);
  1802. }
  1803. /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
  1804. static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1805. union xhci_trb *stop_trb)
  1806. {
  1807. u32 sum;
  1808. union xhci_trb *trb = ring->dequeue;
  1809. struct xhci_segment *seg = ring->deq_seg;
  1810. for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
  1811. if (!trb_is_noop(trb) && !trb_is_link(trb))
  1812. sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
  1813. }
  1814. return sum;
  1815. }
  1816. /*
  1817. * Process control tds, update urb status and actual_length.
  1818. */
  1819. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1820. union xhci_trb *ep_trb, struct xhci_transfer_event *event,
  1821. struct xhci_virt_ep *ep, int *status)
  1822. {
  1823. struct xhci_virt_device *xdev;
  1824. unsigned int slot_id;
  1825. int ep_index;
  1826. struct xhci_ep_ctx *ep_ctx;
  1827. u32 trb_comp_code;
  1828. u32 remaining, requested;
  1829. u32 trb_type;
  1830. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
  1831. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1832. xdev = xhci->devs[slot_id];
  1833. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1834. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1835. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1836. requested = td->urb->transfer_buffer_length;
  1837. remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  1838. switch (trb_comp_code) {
  1839. case COMP_SUCCESS:
  1840. if (trb_type != TRB_STATUS) {
  1841. xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
  1842. (trb_type == TRB_DATA) ? "data" : "setup");
  1843. *status = -ESHUTDOWN;
  1844. break;
  1845. }
  1846. *status = 0;
  1847. break;
  1848. case COMP_SHORT_PACKET:
  1849. *status = 0;
  1850. break;
  1851. case COMP_STOPPED_SHORT_PACKET:
  1852. if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
  1853. td->urb->actual_length = remaining;
  1854. else
  1855. xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
  1856. goto finish_td;
  1857. case COMP_STOPPED:
  1858. switch (trb_type) {
  1859. case TRB_SETUP:
  1860. td->urb->actual_length = 0;
  1861. goto finish_td;
  1862. case TRB_DATA:
  1863. case TRB_NORMAL:
  1864. td->urb->actual_length = requested - remaining;
  1865. goto finish_td;
  1866. case TRB_STATUS:
  1867. td->urb->actual_length = requested;
  1868. goto finish_td;
  1869. default:
  1870. xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
  1871. trb_type);
  1872. goto finish_td;
  1873. }
  1874. case COMP_STOPPED_LENGTH_INVALID:
  1875. goto finish_td;
  1876. default:
  1877. if (!xhci_requires_manual_halt_cleanup(xhci,
  1878. ep_ctx, trb_comp_code))
  1879. break;
  1880. xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
  1881. trb_comp_code, ep_index);
  1882. /* else fall through */
  1883. case COMP_STALL_ERROR:
  1884. /* Did we transfer part of the data (middle) phase? */
  1885. if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
  1886. td->urb->actual_length = requested - remaining;
  1887. else if (!td->urb_length_set)
  1888. td->urb->actual_length = 0;
  1889. goto finish_td;
  1890. }
  1891. /* stopped at setup stage, no data transferred */
  1892. if (trb_type == TRB_SETUP)
  1893. goto finish_td;
  1894. /*
  1895. * if on data stage then update the actual_length of the URB and flag it
  1896. * as set, so it won't be overwritten in the event for the last TRB.
  1897. */
  1898. if (trb_type == TRB_DATA ||
  1899. trb_type == TRB_NORMAL) {
  1900. td->urb_length_set = true;
  1901. td->urb->actual_length = requested - remaining;
  1902. xhci_dbg(xhci, "Waiting for status stage event\n");
  1903. return 0;
  1904. }
  1905. /* at status stage */
  1906. if (!td->urb_length_set)
  1907. td->urb->actual_length = requested;
  1908. finish_td:
  1909. return finish_td(xhci, td, event, ep, status);
  1910. }
  1911. /*
  1912. * Process isochronous tds, update urb packet status and actual_length.
  1913. */
  1914. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1915. union xhci_trb *ep_trb, struct xhci_transfer_event *event,
  1916. struct xhci_virt_ep *ep, int *status)
  1917. {
  1918. struct xhci_ring *ep_ring;
  1919. struct urb_priv *urb_priv;
  1920. int idx;
  1921. struct usb_iso_packet_descriptor *frame;
  1922. u32 trb_comp_code;
  1923. bool sum_trbs_for_length = false;
  1924. u32 remaining, requested, ep_trb_len;
  1925. int short_framestatus;
  1926. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1927. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1928. urb_priv = td->urb->hcpriv;
  1929. idx = urb_priv->num_tds_done;
  1930. frame = &td->urb->iso_frame_desc[idx];
  1931. requested = frame->length;
  1932. remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  1933. ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
  1934. short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
  1935. -EREMOTEIO : 0;
  1936. /* handle completion code */
  1937. switch (trb_comp_code) {
  1938. case COMP_SUCCESS:
  1939. if (remaining) {
  1940. frame->status = short_framestatus;
  1941. if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
  1942. sum_trbs_for_length = true;
  1943. break;
  1944. }
  1945. frame->status = 0;
  1946. break;
  1947. case COMP_SHORT_PACKET:
  1948. frame->status = short_framestatus;
  1949. sum_trbs_for_length = true;
  1950. break;
  1951. case COMP_BANDWIDTH_OVERRUN_ERROR:
  1952. frame->status = -ECOMM;
  1953. break;
  1954. case COMP_ISOCH_BUFFER_OVERRUN:
  1955. case COMP_BABBLE_DETECTED_ERROR:
  1956. frame->status = -EOVERFLOW;
  1957. break;
  1958. case COMP_INCOMPATIBLE_DEVICE_ERROR:
  1959. case COMP_STALL_ERROR:
  1960. frame->status = -EPROTO;
  1961. break;
  1962. case COMP_USB_TRANSACTION_ERROR:
  1963. frame->status = -EPROTO;
  1964. if (ep_trb != td->last_trb)
  1965. return 0;
  1966. break;
  1967. case COMP_STOPPED:
  1968. sum_trbs_for_length = true;
  1969. break;
  1970. case COMP_STOPPED_SHORT_PACKET:
  1971. /* field normally containing residue now contains tranferred */
  1972. frame->status = short_framestatus;
  1973. requested = remaining;
  1974. break;
  1975. case COMP_STOPPED_LENGTH_INVALID:
  1976. requested = 0;
  1977. remaining = 0;
  1978. break;
  1979. default:
  1980. sum_trbs_for_length = true;
  1981. frame->status = -1;
  1982. break;
  1983. }
  1984. if (sum_trbs_for_length)
  1985. frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
  1986. ep_trb_len - remaining;
  1987. else
  1988. frame->actual_length = requested;
  1989. td->urb->actual_length += frame->actual_length;
  1990. return finish_td(xhci, td, event, ep, status);
  1991. }
  1992. static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1993. struct xhci_transfer_event *event,
  1994. struct xhci_virt_ep *ep, int *status)
  1995. {
  1996. struct xhci_ring *ep_ring;
  1997. struct urb_priv *urb_priv;
  1998. struct usb_iso_packet_descriptor *frame;
  1999. int idx;
  2000. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  2001. urb_priv = td->urb->hcpriv;
  2002. idx = urb_priv->num_tds_done;
  2003. frame = &td->urb->iso_frame_desc[idx];
  2004. /* The transfer is partly done. */
  2005. frame->status = -EXDEV;
  2006. /* calc actual length */
  2007. frame->actual_length = 0;
  2008. /* Update ring dequeue pointer */
  2009. while (ep_ring->dequeue != td->last_trb)
  2010. inc_deq(xhci, ep_ring);
  2011. inc_deq(xhci, ep_ring);
  2012. return xhci_td_cleanup(xhci, td, ep_ring, status);
  2013. }
  2014. /*
  2015. * Process bulk and interrupt tds, update urb status and actual_length.
  2016. */
  2017. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  2018. union xhci_trb *ep_trb, struct xhci_transfer_event *event,
  2019. struct xhci_virt_ep *ep, int *status)
  2020. {
  2021. struct xhci_slot_ctx *slot_ctx;
  2022. struct xhci_ring *ep_ring;
  2023. u32 trb_comp_code;
  2024. u32 remaining, requested, ep_trb_len;
  2025. unsigned int slot_id;
  2026. int ep_index;
  2027. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  2028. slot_ctx = xhci_get_slot_ctx(xhci, xhci->devs[slot_id]->out_ctx);
  2029. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  2030. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  2031. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  2032. remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  2033. ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
  2034. requested = td->urb->transfer_buffer_length;
  2035. switch (trb_comp_code) {
  2036. case COMP_SUCCESS:
  2037. ep_ring->err_count = 0;
  2038. /* handle success with untransferred data as short packet */
  2039. if (ep_trb != td->last_trb || remaining) {
  2040. xhci_warn(xhci, "WARN Successful completion on short TX\n");
  2041. xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
  2042. td->urb->ep->desc.bEndpointAddress,
  2043. requested, remaining);
  2044. }
  2045. *status = 0;
  2046. break;
  2047. case COMP_SHORT_PACKET:
  2048. xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
  2049. td->urb->ep->desc.bEndpointAddress,
  2050. requested, remaining);
  2051. *status = 0;
  2052. break;
  2053. case COMP_STOPPED_SHORT_PACKET:
  2054. td->urb->actual_length = remaining;
  2055. goto finish_td;
  2056. case COMP_STOPPED_LENGTH_INVALID:
  2057. /* stopped on ep trb with invalid length, exclude it */
  2058. ep_trb_len = 0;
  2059. remaining = 0;
  2060. break;
  2061. case COMP_USB_TRANSACTION_ERROR:
  2062. if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
  2063. (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
  2064. le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
  2065. break;
  2066. *status = 0;
  2067. xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
  2068. ep_ring->stream_id, td, EP_SOFT_RESET);
  2069. return 0;
  2070. default:
  2071. /* do nothing */
  2072. break;
  2073. }
  2074. if (ep_trb == td->last_trb)
  2075. td->urb->actual_length = requested - remaining;
  2076. else
  2077. td->urb->actual_length =
  2078. sum_trb_lengths(xhci, ep_ring, ep_trb) +
  2079. ep_trb_len - remaining;
  2080. finish_td:
  2081. if (remaining > requested) {
  2082. xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
  2083. remaining);
  2084. td->urb->actual_length = 0;
  2085. }
  2086. return finish_td(xhci, td, event, ep, status);
  2087. }
  2088. /*
  2089. * If this function returns an error condition, it means it got a Transfer
  2090. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  2091. * At this point, the host controller is probably hosed and should be reset.
  2092. */
  2093. static int handle_tx_event(struct xhci_hcd *xhci,
  2094. struct xhci_transfer_event *event)
  2095. {
  2096. struct xhci_virt_device *xdev;
  2097. struct xhci_virt_ep *ep;
  2098. struct xhci_ring *ep_ring;
  2099. unsigned int slot_id;
  2100. int ep_index;
  2101. struct xhci_td *td = NULL;
  2102. dma_addr_t ep_trb_dma;
  2103. struct xhci_segment *ep_seg;
  2104. union xhci_trb *ep_trb;
  2105. int status = -EINPROGRESS;
  2106. struct xhci_ep_ctx *ep_ctx;
  2107. struct list_head *tmp;
  2108. u32 trb_comp_code;
  2109. int td_num = 0;
  2110. bool handling_skipped_tds = false;
  2111. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  2112. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  2113. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  2114. ep_trb_dma = le64_to_cpu(event->buffer);
  2115. ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
  2116. if (!ep) {
  2117. xhci_err(xhci, "ERROR Invalid Transfer event\n");
  2118. goto err_out;
  2119. }
  2120. xdev = xhci->devs[slot_id];
  2121. ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
  2122. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2123. if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
  2124. xhci_err(xhci,
  2125. "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
  2126. slot_id, ep_index);
  2127. goto err_out;
  2128. }
  2129. /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
  2130. if (!ep_ring) {
  2131. switch (trb_comp_code) {
  2132. case COMP_STALL_ERROR:
  2133. case COMP_USB_TRANSACTION_ERROR:
  2134. case COMP_INVALID_STREAM_TYPE_ERROR:
  2135. case COMP_INVALID_STREAM_ID_ERROR:
  2136. xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
  2137. NULL, EP_SOFT_RESET);
  2138. goto cleanup;
  2139. case COMP_RING_UNDERRUN:
  2140. case COMP_RING_OVERRUN:
  2141. case COMP_STOPPED_LENGTH_INVALID:
  2142. goto cleanup;
  2143. default:
  2144. xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
  2145. slot_id, ep_index);
  2146. goto err_out;
  2147. }
  2148. }
  2149. /* Count current td numbers if ep->skip is set */
  2150. if (ep->skip) {
  2151. list_for_each(tmp, &ep_ring->td_list)
  2152. td_num++;
  2153. }
  2154. /* Look for common error cases */
  2155. switch (trb_comp_code) {
  2156. /* Skip codes that require special handling depending on
  2157. * transfer type
  2158. */
  2159. case COMP_SUCCESS:
  2160. if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
  2161. break;
  2162. if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
  2163. ep_ring->last_td_was_short)
  2164. trb_comp_code = COMP_SHORT_PACKET;
  2165. else
  2166. xhci_warn_ratelimited(xhci,
  2167. "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
  2168. slot_id, ep_index);
  2169. case COMP_SHORT_PACKET:
  2170. break;
  2171. /* Completion codes for endpoint stopped state */
  2172. case COMP_STOPPED:
  2173. xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
  2174. slot_id, ep_index);
  2175. break;
  2176. case COMP_STOPPED_LENGTH_INVALID:
  2177. xhci_dbg(xhci,
  2178. "Stopped on No-op or Link TRB for slot %u ep %u\n",
  2179. slot_id, ep_index);
  2180. break;
  2181. case COMP_STOPPED_SHORT_PACKET:
  2182. xhci_dbg(xhci,
  2183. "Stopped with short packet transfer detected for slot %u ep %u\n",
  2184. slot_id, ep_index);
  2185. break;
  2186. /* Completion codes for endpoint halted state */
  2187. case COMP_STALL_ERROR:
  2188. xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
  2189. ep_index);
  2190. ep->ep_state |= EP_HALTED;
  2191. status = -EPIPE;
  2192. break;
  2193. case COMP_SPLIT_TRANSACTION_ERROR:
  2194. case COMP_USB_TRANSACTION_ERROR:
  2195. xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
  2196. slot_id, ep_index);
  2197. status = -EPROTO;
  2198. break;
  2199. case COMP_BABBLE_DETECTED_ERROR:
  2200. xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
  2201. slot_id, ep_index);
  2202. status = -EOVERFLOW;
  2203. break;
  2204. /* Completion codes for endpoint error state */
  2205. case COMP_TRB_ERROR:
  2206. xhci_warn(xhci,
  2207. "WARN: TRB error for slot %u ep %u on endpoint\n",
  2208. slot_id, ep_index);
  2209. status = -EILSEQ;
  2210. break;
  2211. /* completion codes not indicating endpoint state change */
  2212. case COMP_DATA_BUFFER_ERROR:
  2213. xhci_warn(xhci,
  2214. "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
  2215. slot_id, ep_index);
  2216. status = -ENOSR;
  2217. break;
  2218. case COMP_BANDWIDTH_OVERRUN_ERROR:
  2219. xhci_warn(xhci,
  2220. "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
  2221. slot_id, ep_index);
  2222. break;
  2223. case COMP_ISOCH_BUFFER_OVERRUN:
  2224. xhci_warn(xhci,
  2225. "WARN: buffer overrun event for slot %u ep %u on endpoint",
  2226. slot_id, ep_index);
  2227. break;
  2228. case COMP_RING_UNDERRUN:
  2229. /*
  2230. * When the Isoch ring is empty, the xHC will generate
  2231. * a Ring Overrun Event for IN Isoch endpoint or Ring
  2232. * Underrun Event for OUT Isoch endpoint.
  2233. */
  2234. xhci_dbg(xhci, "underrun event on endpoint\n");
  2235. if (!list_empty(&ep_ring->td_list))
  2236. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  2237. "still with TDs queued?\n",
  2238. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2239. ep_index);
  2240. goto cleanup;
  2241. case COMP_RING_OVERRUN:
  2242. xhci_dbg(xhci, "overrun event on endpoint\n");
  2243. if (!list_empty(&ep_ring->td_list))
  2244. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  2245. "still with TDs queued?\n",
  2246. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2247. ep_index);
  2248. goto cleanup;
  2249. case COMP_MISSED_SERVICE_ERROR:
  2250. /*
  2251. * When encounter missed service error, one or more isoc tds
  2252. * may be missed by xHC.
  2253. * Set skip flag of the ep_ring; Complete the missed tds as
  2254. * short transfer when process the ep_ring next time.
  2255. */
  2256. ep->skip = true;
  2257. xhci_dbg(xhci,
  2258. "Miss service interval error for slot %u ep %u, set skip flag\n",
  2259. slot_id, ep_index);
  2260. goto cleanup;
  2261. case COMP_NO_PING_RESPONSE_ERROR:
  2262. ep->skip = true;
  2263. xhci_dbg(xhci,
  2264. "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
  2265. slot_id, ep_index);
  2266. goto cleanup;
  2267. case COMP_INCOMPATIBLE_DEVICE_ERROR:
  2268. /* needs disable slot command to recover */
  2269. xhci_warn(xhci,
  2270. "WARN: detect an incompatible device for slot %u ep %u",
  2271. slot_id, ep_index);
  2272. status = -EPROTO;
  2273. break;
  2274. default:
  2275. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  2276. status = 0;
  2277. break;
  2278. }
  2279. xhci_warn(xhci,
  2280. "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
  2281. trb_comp_code, slot_id, ep_index);
  2282. goto cleanup;
  2283. }
  2284. do {
  2285. /* This TRB should be in the TD at the head of this ring's
  2286. * TD list.
  2287. */
  2288. if (list_empty(&ep_ring->td_list)) {
  2289. /*
  2290. * Don't print wanings if it's due to a stopped endpoint
  2291. * generating an extra completion event if the device
  2292. * was suspended. Or, a event for the last TRB of a
  2293. * short TD we already got a short event for.
  2294. * The short TD is already removed from the TD list.
  2295. */
  2296. if (!(trb_comp_code == COMP_STOPPED ||
  2297. trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
  2298. ep_ring->last_td_was_short)) {
  2299. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
  2300. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2301. ep_index);
  2302. }
  2303. if (ep->skip) {
  2304. ep->skip = false;
  2305. xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
  2306. slot_id, ep_index);
  2307. }
  2308. if (trb_comp_code == COMP_STALL_ERROR ||
  2309. xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
  2310. trb_comp_code)) {
  2311. xhci_cleanup_halted_endpoint(xhci, slot_id,
  2312. ep_index,
  2313. ep_ring->stream_id,
  2314. NULL,
  2315. EP_HARD_RESET);
  2316. }
  2317. goto cleanup;
  2318. }
  2319. /* We've skipped all the TDs on the ep ring when ep->skip set */
  2320. if (ep->skip && td_num == 0) {
  2321. ep->skip = false;
  2322. xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
  2323. slot_id, ep_index);
  2324. goto cleanup;
  2325. }
  2326. td = list_first_entry(&ep_ring->td_list, struct xhci_td,
  2327. td_list);
  2328. if (ep->skip)
  2329. td_num--;
  2330. /* Is this a TRB in the currently executing TD? */
  2331. ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
  2332. td->last_trb, ep_trb_dma, false);
  2333. /*
  2334. * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
  2335. * is not in the current TD pointed by ep_ring->dequeue because
  2336. * that the hardware dequeue pointer still at the previous TRB
  2337. * of the current TD. The previous TRB maybe a Link TD or the
  2338. * last TRB of the previous TD. The command completion handle
  2339. * will take care the rest.
  2340. */
  2341. if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
  2342. trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
  2343. goto cleanup;
  2344. }
  2345. if (!ep_seg) {
  2346. if (!ep->skip ||
  2347. !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
  2348. /* Some host controllers give a spurious
  2349. * successful event after a short transfer.
  2350. * Ignore it.
  2351. */
  2352. if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
  2353. ep_ring->last_td_was_short) {
  2354. ep_ring->last_td_was_short = false;
  2355. goto cleanup;
  2356. }
  2357. /* HC is busted, give up! */
  2358. xhci_err(xhci,
  2359. "ERROR Transfer event TRB DMA ptr not "
  2360. "part of current TD ep_index %d "
  2361. "comp_code %u\n", ep_index,
  2362. trb_comp_code);
  2363. trb_in_td(xhci, ep_ring->deq_seg,
  2364. ep_ring->dequeue, td->last_trb,
  2365. ep_trb_dma, true);
  2366. return -ESHUTDOWN;
  2367. }
  2368. skip_isoc_td(xhci, td, event, ep, &status);
  2369. goto cleanup;
  2370. }
  2371. if (trb_comp_code == COMP_SHORT_PACKET)
  2372. ep_ring->last_td_was_short = true;
  2373. else
  2374. ep_ring->last_td_was_short = false;
  2375. if (ep->skip) {
  2376. xhci_dbg(xhci,
  2377. "Found td. Clear skip flag for slot %u ep %u.\n",
  2378. slot_id, ep_index);
  2379. ep->skip = false;
  2380. }
  2381. ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
  2382. sizeof(*ep_trb)];
  2383. trace_xhci_handle_transfer(ep_ring,
  2384. (struct xhci_generic_trb *) ep_trb);
  2385. /*
  2386. * No-op TRB could trigger interrupts in a case where
  2387. * a URB was killed and a STALL_ERROR happens right
  2388. * after the endpoint ring stopped. Reset the halted
  2389. * endpoint. Otherwise, the endpoint remains stalled
  2390. * indefinitely.
  2391. */
  2392. if (trb_is_noop(ep_trb)) {
  2393. if (trb_comp_code == COMP_STALL_ERROR ||
  2394. xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
  2395. trb_comp_code))
  2396. xhci_cleanup_halted_endpoint(xhci, slot_id,
  2397. ep_index,
  2398. ep_ring->stream_id,
  2399. td, EP_HARD_RESET);
  2400. goto cleanup;
  2401. }
  2402. /* update the urb's actual_length and give back to the core */
  2403. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  2404. process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
  2405. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  2406. process_isoc_td(xhci, td, ep_trb, event, ep, &status);
  2407. else
  2408. process_bulk_intr_td(xhci, td, ep_trb, event, ep,
  2409. &status);
  2410. cleanup:
  2411. handling_skipped_tds = ep->skip &&
  2412. trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
  2413. trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
  2414. /*
  2415. * Do not update event ring dequeue pointer if we're in a loop
  2416. * processing missed tds.
  2417. */
  2418. if (!handling_skipped_tds)
  2419. inc_deq(xhci, xhci->event_ring);
  2420. /*
  2421. * If ep->skip is set, it means there are missed tds on the
  2422. * endpoint ring need to take care of.
  2423. * Process them as short transfer until reach the td pointed by
  2424. * the event.
  2425. */
  2426. } while (handling_skipped_tds);
  2427. return 0;
  2428. err_out:
  2429. xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
  2430. (unsigned long long) xhci_trb_virt_to_dma(
  2431. xhci->event_ring->deq_seg,
  2432. xhci->event_ring->dequeue),
  2433. lower_32_bits(le64_to_cpu(event->buffer)),
  2434. upper_32_bits(le64_to_cpu(event->buffer)),
  2435. le32_to_cpu(event->transfer_len),
  2436. le32_to_cpu(event->flags));
  2437. return -ENODEV;
  2438. }
  2439. /*
  2440. * This function handles all OS-owned events on the event ring. It may drop
  2441. * xhci->lock between event processing (e.g. to pass up port status changes).
  2442. * Returns >0 for "possibly more events to process" (caller should call again),
  2443. * otherwise 0 if done. In future, <0 returns should indicate error code.
  2444. */
  2445. static int xhci_handle_event(struct xhci_hcd *xhci)
  2446. {
  2447. union xhci_trb *event;
  2448. int update_ptrs = 1;
  2449. int ret;
  2450. /* Event ring hasn't been allocated yet. */
  2451. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  2452. xhci_err(xhci, "ERROR event ring not ready\n");
  2453. return -ENOMEM;
  2454. }
  2455. event = xhci->event_ring->dequeue;
  2456. /* Does the HC or OS own the TRB? */
  2457. if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
  2458. xhci->event_ring->cycle_state)
  2459. return 0;
  2460. trace_xhci_handle_event(xhci->event_ring, &event->generic);
  2461. /*
  2462. * Barrier between reading the TRB_CYCLE (valid) flag above and any
  2463. * speculative reads of the event's flags/data below.
  2464. */
  2465. rmb();
  2466. /* FIXME: Handle more event types. */
  2467. switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
  2468. case TRB_TYPE(TRB_COMPLETION):
  2469. handle_cmd_completion(xhci, &event->event_cmd);
  2470. break;
  2471. case TRB_TYPE(TRB_PORT_STATUS):
  2472. handle_port_status(xhci, event);
  2473. update_ptrs = 0;
  2474. break;
  2475. case TRB_TYPE(TRB_TRANSFER):
  2476. ret = handle_tx_event(xhci, &event->trans_event);
  2477. if (ret >= 0)
  2478. update_ptrs = 0;
  2479. break;
  2480. case TRB_TYPE(TRB_DEV_NOTE):
  2481. handle_device_notification(xhci, event);
  2482. break;
  2483. default:
  2484. if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
  2485. TRB_TYPE(48))
  2486. handle_vendor_event(xhci, event);
  2487. else
  2488. xhci_warn(xhci, "ERROR unknown event type %d\n",
  2489. TRB_FIELD_TO_TYPE(
  2490. le32_to_cpu(event->event_cmd.flags)));
  2491. }
  2492. /* Any of the above functions may drop and re-acquire the lock, so check
  2493. * to make sure a watchdog timer didn't mark the host as non-responsive.
  2494. */
  2495. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2496. xhci_dbg(xhci, "xHCI host dying, returning from "
  2497. "event handler.\n");
  2498. return 0;
  2499. }
  2500. if (update_ptrs)
  2501. /* Update SW event ring dequeue pointer */
  2502. inc_deq(xhci, xhci->event_ring);
  2503. /* Are there more items on the event ring? Caller will call us again to
  2504. * check.
  2505. */
  2506. return 1;
  2507. }
  2508. /*
  2509. * Update Event Ring Dequeue Pointer:
  2510. * - When all events have finished
  2511. * - To avoid "Event Ring Full Error" condition
  2512. */
  2513. static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
  2514. union xhci_trb *event_ring_deq)
  2515. {
  2516. u64 temp_64;
  2517. dma_addr_t deq;
  2518. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2519. /* If necessary, update the HW's version of the event ring deq ptr. */
  2520. if (event_ring_deq != xhci->event_ring->dequeue) {
  2521. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2522. xhci->event_ring->dequeue);
  2523. if (deq == 0)
  2524. xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
  2525. /*
  2526. * Per 4.9.4, Software writes to the ERDP register shall
  2527. * always advance the Event Ring Dequeue Pointer value.
  2528. */
  2529. if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
  2530. ((u64) deq & (u64) ~ERST_PTR_MASK))
  2531. return;
  2532. /* Update HC event ring dequeue pointer */
  2533. temp_64 &= ERST_PTR_MASK;
  2534. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2535. }
  2536. /* Clear the event handler busy flag (RW1C) */
  2537. temp_64 |= ERST_EHB;
  2538. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2539. }
  2540. /*
  2541. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  2542. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  2543. * indicators of an event TRB error, but we check the status *first* to be safe.
  2544. */
  2545. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  2546. {
  2547. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2548. union xhci_trb *event_ring_deq;
  2549. irqreturn_t ret = IRQ_NONE;
  2550. unsigned long flags;
  2551. u64 temp_64;
  2552. u32 status;
  2553. int event_loop = 0;
  2554. spin_lock_irqsave(&xhci->lock, flags);
  2555. /* Check if the xHC generated the interrupt, or the irq is shared */
  2556. status = readl(&xhci->op_regs->status);
  2557. if (status == ~(u32)0) {
  2558. xhci_hc_died(xhci);
  2559. ret = IRQ_HANDLED;
  2560. goto out;
  2561. }
  2562. if (!(status & STS_EINT))
  2563. goto out;
  2564. if (status & STS_FATAL) {
  2565. xhci_warn(xhci, "WARNING: Host System Error\n");
  2566. xhci_halt(xhci);
  2567. ret = IRQ_HANDLED;
  2568. goto out;
  2569. }
  2570. /*
  2571. * Clear the op reg interrupt status first,
  2572. * so we can receive interrupts from other MSI-X interrupters.
  2573. * Write 1 to clear the interrupt status.
  2574. */
  2575. status |= STS_EINT;
  2576. writel(status, &xhci->op_regs->status);
  2577. if (!hcd->msi_enabled) {
  2578. u32 irq_pending;
  2579. irq_pending = readl(&xhci->ir_set->irq_pending);
  2580. irq_pending |= IMAN_IP;
  2581. writel(irq_pending, &xhci->ir_set->irq_pending);
  2582. }
  2583. if (xhci->xhc_state & XHCI_STATE_DYING ||
  2584. xhci->xhc_state & XHCI_STATE_HALTED) {
  2585. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  2586. "Shouldn't IRQs be disabled?\n");
  2587. /* Clear the event handler busy flag (RW1C);
  2588. * the event ring should be empty.
  2589. */
  2590. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2591. xhci_write_64(xhci, temp_64 | ERST_EHB,
  2592. &xhci->ir_set->erst_dequeue);
  2593. ret = IRQ_HANDLED;
  2594. goto out;
  2595. }
  2596. event_ring_deq = xhci->event_ring->dequeue;
  2597. /* FIXME this should be a delayed service routine
  2598. * that clears the EHB.
  2599. */
  2600. while (xhci_handle_event(xhci) > 0) {
  2601. if (event_loop++ < TRBS_PER_SEGMENT / 2)
  2602. continue;
  2603. xhci_update_erst_dequeue(xhci, event_ring_deq);
  2604. event_loop = 0;
  2605. }
  2606. xhci_update_erst_dequeue(xhci, event_ring_deq);
  2607. ret = IRQ_HANDLED;
  2608. out:
  2609. spin_unlock_irqrestore(&xhci->lock, flags);
  2610. return ret;
  2611. }
  2612. irqreturn_t xhci_msi_irq(int irq, void *hcd)
  2613. {
  2614. return xhci_irq(hcd);
  2615. }
  2616. /**** Endpoint Ring Operations ****/
  2617. /*
  2618. * Generic function for queueing a TRB on a ring.
  2619. * The caller must have checked to make sure there's room on the ring.
  2620. *
  2621. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2622. * prepare_transfer()?
  2623. */
  2624. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2625. bool more_trbs_coming,
  2626. u32 field1, u32 field2, u32 field3, u32 field4)
  2627. {
  2628. struct xhci_generic_trb *trb;
  2629. trb = &ring->enqueue->generic;
  2630. trb->field[0] = cpu_to_le32(field1);
  2631. trb->field[1] = cpu_to_le32(field2);
  2632. trb->field[2] = cpu_to_le32(field3);
  2633. /* make sure TRB is fully written before giving it to the controller */
  2634. wmb();
  2635. trb->field[3] = cpu_to_le32(field4);
  2636. trace_xhci_queue_trb(ring, trb);
  2637. inc_enq(xhci, ring, more_trbs_coming);
  2638. }
  2639. /*
  2640. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2641. * FIXME allocate segments if the ring is full.
  2642. */
  2643. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2644. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2645. {
  2646. unsigned int num_trbs_needed;
  2647. /* Make sure the endpoint has been added to xHC schedule */
  2648. switch (ep_state) {
  2649. case EP_STATE_DISABLED:
  2650. /*
  2651. * USB core changed config/interfaces without notifying us,
  2652. * or hardware is reporting the wrong state.
  2653. */
  2654. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2655. return -ENOENT;
  2656. case EP_STATE_ERROR:
  2657. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2658. /* FIXME event handling code for error needs to clear it */
  2659. /* XXX not sure if this should be -ENOENT or not */
  2660. return -EINVAL;
  2661. case EP_STATE_HALTED:
  2662. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2663. case EP_STATE_STOPPED:
  2664. case EP_STATE_RUNNING:
  2665. break;
  2666. default:
  2667. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2668. /*
  2669. * FIXME issue Configure Endpoint command to try to get the HC
  2670. * back into a known state.
  2671. */
  2672. return -EINVAL;
  2673. }
  2674. while (1) {
  2675. if (room_on_ring(xhci, ep_ring, num_trbs))
  2676. break;
  2677. if (ep_ring == xhci->cmd_ring) {
  2678. xhci_err(xhci, "Do not support expand command ring\n");
  2679. return -ENOMEM;
  2680. }
  2681. xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
  2682. "ERROR no room on ep ring, try ring expansion");
  2683. num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
  2684. if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
  2685. mem_flags)) {
  2686. xhci_err(xhci, "Ring expansion failed\n");
  2687. return -ENOMEM;
  2688. }
  2689. }
  2690. while (trb_is_link(ep_ring->enqueue)) {
  2691. /* If we're not dealing with 0.95 hardware or isoc rings
  2692. * on AMD 0.96 host, clear the chain bit.
  2693. */
  2694. if (!xhci_link_trb_quirk(xhci) &&
  2695. !(ep_ring->type == TYPE_ISOC &&
  2696. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  2697. ep_ring->enqueue->link.control &=
  2698. cpu_to_le32(~TRB_CHAIN);
  2699. else
  2700. ep_ring->enqueue->link.control |=
  2701. cpu_to_le32(TRB_CHAIN);
  2702. wmb();
  2703. ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
  2704. /* Toggle the cycle bit after the last ring segment. */
  2705. if (link_trb_toggles_cycle(ep_ring->enqueue))
  2706. ep_ring->cycle_state ^= 1;
  2707. ep_ring->enq_seg = ep_ring->enq_seg->next;
  2708. ep_ring->enqueue = ep_ring->enq_seg->trbs;
  2709. }
  2710. return 0;
  2711. }
  2712. static int prepare_transfer(struct xhci_hcd *xhci,
  2713. struct xhci_virt_device *xdev,
  2714. unsigned int ep_index,
  2715. unsigned int stream_id,
  2716. unsigned int num_trbs,
  2717. struct urb *urb,
  2718. unsigned int td_index,
  2719. gfp_t mem_flags)
  2720. {
  2721. int ret;
  2722. struct urb_priv *urb_priv;
  2723. struct xhci_td *td;
  2724. struct xhci_ring *ep_ring;
  2725. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2726. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2727. if (!ep_ring) {
  2728. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2729. stream_id);
  2730. return -EINVAL;
  2731. }
  2732. ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
  2733. num_trbs, mem_flags);
  2734. if (ret)
  2735. return ret;
  2736. urb_priv = urb->hcpriv;
  2737. td = &urb_priv->td[td_index];
  2738. INIT_LIST_HEAD(&td->td_list);
  2739. INIT_LIST_HEAD(&td->cancelled_td_list);
  2740. if (td_index == 0) {
  2741. ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
  2742. if (unlikely(ret))
  2743. return ret;
  2744. }
  2745. td->urb = urb;
  2746. /* Add this TD to the tail of the endpoint ring's TD list */
  2747. list_add_tail(&td->td_list, &ep_ring->td_list);
  2748. td->start_seg = ep_ring->enq_seg;
  2749. td->first_trb = ep_ring->enqueue;
  2750. return 0;
  2751. }
  2752. unsigned int count_trbs(u64 addr, u64 len)
  2753. {
  2754. unsigned int num_trbs;
  2755. num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
  2756. TRB_MAX_BUFF_SIZE);
  2757. if (num_trbs == 0)
  2758. num_trbs++;
  2759. return num_trbs;
  2760. }
  2761. static inline unsigned int count_trbs_needed(struct urb *urb)
  2762. {
  2763. return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
  2764. }
  2765. static unsigned int count_sg_trbs_needed(struct urb *urb)
  2766. {
  2767. struct scatterlist *sg;
  2768. unsigned int i, len, full_len, num_trbs = 0;
  2769. full_len = urb->transfer_buffer_length;
  2770. for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
  2771. len = sg_dma_len(sg);
  2772. num_trbs += count_trbs(sg_dma_address(sg), len);
  2773. len = min_t(unsigned int, len, full_len);
  2774. full_len -= len;
  2775. if (full_len == 0)
  2776. break;
  2777. }
  2778. return num_trbs;
  2779. }
  2780. static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
  2781. {
  2782. u64 addr, len;
  2783. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  2784. len = urb->iso_frame_desc[i].length;
  2785. return count_trbs(addr, len);
  2786. }
  2787. static void check_trb_math(struct urb *urb, int running_total)
  2788. {
  2789. if (unlikely(running_total != urb->transfer_buffer_length))
  2790. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2791. "queued %#x (%d), asked for %#x (%d)\n",
  2792. __func__,
  2793. urb->ep->desc.bEndpointAddress,
  2794. running_total, running_total,
  2795. urb->transfer_buffer_length,
  2796. urb->transfer_buffer_length);
  2797. }
  2798. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2799. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2800. struct xhci_generic_trb *start_trb)
  2801. {
  2802. /*
  2803. * Pass all the TRBs to the hardware at once and make sure this write
  2804. * isn't reordered.
  2805. */
  2806. wmb();
  2807. if (start_cycle)
  2808. start_trb->field[3] |= cpu_to_le32(start_cycle);
  2809. else
  2810. start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
  2811. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2812. }
  2813. static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
  2814. struct xhci_ep_ctx *ep_ctx)
  2815. {
  2816. int xhci_interval;
  2817. int ep_interval;
  2818. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  2819. ep_interval = urb->interval;
  2820. /* Convert to microframes */
  2821. if (urb->dev->speed == USB_SPEED_LOW ||
  2822. urb->dev->speed == USB_SPEED_FULL)
  2823. ep_interval *= 8;
  2824. /* FIXME change this to a warning and a suggestion to use the new API
  2825. * to set the polling interval (once the API is added).
  2826. */
  2827. if (xhci_interval != ep_interval) {
  2828. dev_dbg_ratelimited(&urb->dev->dev,
  2829. "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
  2830. ep_interval, ep_interval == 1 ? "" : "s",
  2831. xhci_interval, xhci_interval == 1 ? "" : "s");
  2832. urb->interval = xhci_interval;
  2833. /* Convert back to frames for LS/FS devices */
  2834. if (urb->dev->speed == USB_SPEED_LOW ||
  2835. urb->dev->speed == USB_SPEED_FULL)
  2836. urb->interval /= 8;
  2837. }
  2838. }
  2839. /*
  2840. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2841. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2842. * (comprised of sg list entries) can take several service intervals to
  2843. * transmit.
  2844. */
  2845. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2846. struct urb *urb, int slot_id, unsigned int ep_index)
  2847. {
  2848. struct xhci_ep_ctx *ep_ctx;
  2849. ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
  2850. check_interval(xhci, urb, ep_ctx);
  2851. return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2852. }
  2853. /*
  2854. * For xHCI 1.0 host controllers, TD size is the number of max packet sized
  2855. * packets remaining in the TD (*not* including this TRB).
  2856. *
  2857. * Total TD packet count = total_packet_count =
  2858. * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
  2859. *
  2860. * Packets transferred up to and including this TRB = packets_transferred =
  2861. * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
  2862. *
  2863. * TD size = total_packet_count - packets_transferred
  2864. *
  2865. * For xHCI 0.96 and older, TD size field should be the remaining bytes
  2866. * including this TRB, right shifted by 10
  2867. *
  2868. * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
  2869. * This is taken care of in the TRB_TD_SIZE() macro
  2870. *
  2871. * The last TRB in a TD must have the TD size set to zero.
  2872. */
  2873. static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
  2874. int trb_buff_len, unsigned int td_total_len,
  2875. struct urb *urb, bool more_trbs_coming)
  2876. {
  2877. u32 maxp, total_packet_count;
  2878. /* MTK xHCI 0.96 contains some features from 1.0 */
  2879. if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
  2880. return ((td_total_len - transferred) >> 10);
  2881. /* One TRB with a zero-length data packet. */
  2882. if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
  2883. trb_buff_len == td_total_len)
  2884. return 0;
  2885. /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
  2886. if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
  2887. trb_buff_len = 0;
  2888. maxp = usb_endpoint_maxp(&urb->ep->desc);
  2889. total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
  2890. /* Queueing functions don't count the current TRB into transferred */
  2891. return (total_packet_count - ((transferred + trb_buff_len) / maxp));
  2892. }
  2893. static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
  2894. u32 *trb_buff_len, struct xhci_segment *seg)
  2895. {
  2896. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  2897. unsigned int unalign;
  2898. unsigned int max_pkt;
  2899. u32 new_buff_len;
  2900. size_t len;
  2901. max_pkt = usb_endpoint_maxp(&urb->ep->desc);
  2902. unalign = (enqd_len + *trb_buff_len) % max_pkt;
  2903. /* we got lucky, last normal TRB data on segment is packet aligned */
  2904. if (unalign == 0)
  2905. return 0;
  2906. xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
  2907. unalign, *trb_buff_len);
  2908. /* is the last nornal TRB alignable by splitting it */
  2909. if (*trb_buff_len > unalign) {
  2910. *trb_buff_len -= unalign;
  2911. xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
  2912. return 0;
  2913. }
  2914. /*
  2915. * We want enqd_len + trb_buff_len to sum up to a number aligned to
  2916. * number which is divisible by the endpoint's wMaxPacketSize. IOW:
  2917. * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
  2918. */
  2919. new_buff_len = max_pkt - (enqd_len % max_pkt);
  2920. if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
  2921. new_buff_len = (urb->transfer_buffer_length - enqd_len);
  2922. /* create a max max_pkt sized bounce buffer pointed to by last trb */
  2923. if (usb_urb_dir_out(urb)) {
  2924. if (urb->num_sgs) {
  2925. len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
  2926. seg->bounce_buf, new_buff_len, enqd_len);
  2927. if (len != new_buff_len)
  2928. xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
  2929. len, new_buff_len);
  2930. } else {
  2931. memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
  2932. }
  2933. seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
  2934. max_pkt, DMA_TO_DEVICE);
  2935. } else {
  2936. seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
  2937. max_pkt, DMA_FROM_DEVICE);
  2938. }
  2939. if (dma_mapping_error(dev, seg->bounce_dma)) {
  2940. /* try without aligning. Some host controllers survive */
  2941. xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
  2942. return 0;
  2943. }
  2944. *trb_buff_len = new_buff_len;
  2945. seg->bounce_len = new_buff_len;
  2946. seg->bounce_offs = enqd_len;
  2947. xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
  2948. return 1;
  2949. }
  2950. /* This is very similar to what ehci-q.c qtd_fill() does */
  2951. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2952. struct urb *urb, int slot_id, unsigned int ep_index)
  2953. {
  2954. struct xhci_ring *ring;
  2955. struct urb_priv *urb_priv;
  2956. struct xhci_td *td;
  2957. struct xhci_generic_trb *start_trb;
  2958. struct scatterlist *sg = NULL;
  2959. bool more_trbs_coming = true;
  2960. bool need_zero_pkt = false;
  2961. bool first_trb = true;
  2962. unsigned int num_trbs;
  2963. unsigned int start_cycle, num_sgs = 0;
  2964. unsigned int enqd_len, block_len, trb_buff_len, full_len;
  2965. int sent_len, ret;
  2966. u32 field, length_field, remainder;
  2967. u64 addr, send_addr;
  2968. ring = xhci_urb_to_transfer_ring(xhci, urb);
  2969. if (!ring)
  2970. return -EINVAL;
  2971. full_len = urb->transfer_buffer_length;
  2972. /* If we have scatter/gather list, we use it. */
  2973. if (urb->num_sgs) {
  2974. num_sgs = urb->num_mapped_sgs;
  2975. sg = urb->sg;
  2976. addr = (u64) sg_dma_address(sg);
  2977. block_len = sg_dma_len(sg);
  2978. num_trbs = count_sg_trbs_needed(urb);
  2979. } else {
  2980. num_trbs = count_trbs_needed(urb);
  2981. addr = (u64) urb->transfer_dma;
  2982. block_len = full_len;
  2983. }
  2984. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2985. ep_index, urb->stream_id,
  2986. num_trbs, urb, 0, mem_flags);
  2987. if (unlikely(ret < 0))
  2988. return ret;
  2989. urb_priv = urb->hcpriv;
  2990. /* Deal with URB_ZERO_PACKET - need one more td/trb */
  2991. if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
  2992. need_zero_pkt = true;
  2993. td = &urb_priv->td[0];
  2994. /*
  2995. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2996. * until we've finished creating all the other TRBs. The ring's cycle
  2997. * state may change as we enqueue the other TRBs, so save it too.
  2998. */
  2999. start_trb = &ring->enqueue->generic;
  3000. start_cycle = ring->cycle_state;
  3001. send_addr = addr;
  3002. /* Queue the TRBs, even if they are zero-length */
  3003. for (enqd_len = 0; first_trb || enqd_len < full_len;
  3004. enqd_len += trb_buff_len) {
  3005. field = TRB_TYPE(TRB_NORMAL);
  3006. /* TRB buffer should not cross 64KB boundaries */
  3007. trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
  3008. trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
  3009. if (enqd_len + trb_buff_len > full_len)
  3010. trb_buff_len = full_len - enqd_len;
  3011. /* Don't change the cycle bit of the first TRB until later */
  3012. if (first_trb) {
  3013. first_trb = false;
  3014. if (start_cycle == 0)
  3015. field |= TRB_CYCLE;
  3016. } else
  3017. field |= ring->cycle_state;
  3018. /* Chain all the TRBs together; clear the chain bit in the last
  3019. * TRB to indicate it's the last TRB in the chain.
  3020. */
  3021. if (enqd_len + trb_buff_len < full_len) {
  3022. field |= TRB_CHAIN;
  3023. if (trb_is_link(ring->enqueue + 1)) {
  3024. if (xhci_align_td(xhci, urb, enqd_len,
  3025. &trb_buff_len,
  3026. ring->enq_seg)) {
  3027. send_addr = ring->enq_seg->bounce_dma;
  3028. /* assuming TD won't span 2 segs */
  3029. td->bounce_seg = ring->enq_seg;
  3030. }
  3031. }
  3032. }
  3033. if (enqd_len + trb_buff_len >= full_len) {
  3034. field &= ~TRB_CHAIN;
  3035. field |= TRB_IOC;
  3036. more_trbs_coming = false;
  3037. td->last_trb = ring->enqueue;
  3038. if (xhci_urb_suitable_for_idt(urb)) {
  3039. memcpy(&send_addr, urb->transfer_buffer,
  3040. trb_buff_len);
  3041. le64_to_cpus(&send_addr);
  3042. field |= TRB_IDT;
  3043. }
  3044. }
  3045. /* Only set interrupt on short packet for IN endpoints */
  3046. if (usb_urb_dir_in(urb))
  3047. field |= TRB_ISP;
  3048. /* Set the TRB length, TD size, and interrupter fields. */
  3049. remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
  3050. full_len, urb, more_trbs_coming);
  3051. length_field = TRB_LEN(trb_buff_len) |
  3052. TRB_TD_SIZE(remainder) |
  3053. TRB_INTR_TARGET(0);
  3054. queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
  3055. lower_32_bits(send_addr),
  3056. upper_32_bits(send_addr),
  3057. length_field,
  3058. field);
  3059. addr += trb_buff_len;
  3060. sent_len = trb_buff_len;
  3061. while (sg && sent_len >= block_len) {
  3062. /* New sg entry */
  3063. --num_sgs;
  3064. sent_len -= block_len;
  3065. sg = sg_next(sg);
  3066. if (num_sgs != 0 && sg) {
  3067. block_len = sg_dma_len(sg);
  3068. addr = (u64) sg_dma_address(sg);
  3069. addr += sent_len;
  3070. }
  3071. }
  3072. block_len -= sent_len;
  3073. send_addr = addr;
  3074. }
  3075. if (need_zero_pkt) {
  3076. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  3077. ep_index, urb->stream_id,
  3078. 1, urb, 1, mem_flags);
  3079. urb_priv->td[1].last_trb = ring->enqueue;
  3080. field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
  3081. queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
  3082. }
  3083. check_trb_math(urb, enqd_len);
  3084. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3085. start_cycle, start_trb);
  3086. return 0;
  3087. }
  3088. /* Caller must have locked xhci->lock */
  3089. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  3090. struct urb *urb, int slot_id, unsigned int ep_index)
  3091. {
  3092. struct xhci_ring *ep_ring;
  3093. int num_trbs;
  3094. int ret;
  3095. struct usb_ctrlrequest *setup;
  3096. struct xhci_generic_trb *start_trb;
  3097. int start_cycle;
  3098. u32 field;
  3099. struct urb_priv *urb_priv;
  3100. struct xhci_td *td;
  3101. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  3102. if (!ep_ring)
  3103. return -EINVAL;
  3104. /*
  3105. * Need to copy setup packet into setup TRB, so we can't use the setup
  3106. * DMA address.
  3107. */
  3108. if (!urb->setup_packet)
  3109. return -EINVAL;
  3110. /* 1 TRB for setup, 1 for status */
  3111. num_trbs = 2;
  3112. /*
  3113. * Don't need to check if we need additional event data and normal TRBs,
  3114. * since data in control transfers will never get bigger than 16MB
  3115. * XXX: can we get a buffer that crosses 64KB boundaries?
  3116. */
  3117. if (urb->transfer_buffer_length > 0)
  3118. num_trbs++;
  3119. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  3120. ep_index, urb->stream_id,
  3121. num_trbs, urb, 0, mem_flags);
  3122. if (ret < 0)
  3123. return ret;
  3124. urb_priv = urb->hcpriv;
  3125. td = &urb_priv->td[0];
  3126. /*
  3127. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  3128. * until we've finished creating all the other TRBs. The ring's cycle
  3129. * state may change as we enqueue the other TRBs, so save it too.
  3130. */
  3131. start_trb = &ep_ring->enqueue->generic;
  3132. start_cycle = ep_ring->cycle_state;
  3133. /* Queue setup TRB - see section 6.4.1.2.1 */
  3134. /* FIXME better way to translate setup_packet into two u32 fields? */
  3135. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  3136. field = 0;
  3137. field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
  3138. if (start_cycle == 0)
  3139. field |= 0x1;
  3140. /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
  3141. if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
  3142. if (urb->transfer_buffer_length > 0) {
  3143. if (setup->bRequestType & USB_DIR_IN)
  3144. field |= TRB_TX_TYPE(TRB_DATA_IN);
  3145. else
  3146. field |= TRB_TX_TYPE(TRB_DATA_OUT);
  3147. }
  3148. }
  3149. queue_trb(xhci, ep_ring, true,
  3150. setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
  3151. le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
  3152. TRB_LEN(8) | TRB_INTR_TARGET(0),
  3153. /* Immediate data in pointer */
  3154. field);
  3155. /* If there's data, queue data TRBs */
  3156. /* Only set interrupt on short packet for IN endpoints */
  3157. if (usb_urb_dir_in(urb))
  3158. field = TRB_ISP | TRB_TYPE(TRB_DATA);
  3159. else
  3160. field = TRB_TYPE(TRB_DATA);
  3161. if (urb->transfer_buffer_length > 0) {
  3162. u32 length_field, remainder;
  3163. u64 addr;
  3164. if (xhci_urb_suitable_for_idt(urb)) {
  3165. memcpy(&addr, urb->transfer_buffer,
  3166. urb->transfer_buffer_length);
  3167. le64_to_cpus(&addr);
  3168. field |= TRB_IDT;
  3169. } else {
  3170. addr = (u64) urb->transfer_dma;
  3171. }
  3172. remainder = xhci_td_remainder(xhci, 0,
  3173. urb->transfer_buffer_length,
  3174. urb->transfer_buffer_length,
  3175. urb, 1);
  3176. length_field = TRB_LEN(urb->transfer_buffer_length) |
  3177. TRB_TD_SIZE(remainder) |
  3178. TRB_INTR_TARGET(0);
  3179. if (setup->bRequestType & USB_DIR_IN)
  3180. field |= TRB_DIR_IN;
  3181. queue_trb(xhci, ep_ring, true,
  3182. lower_32_bits(addr),
  3183. upper_32_bits(addr),
  3184. length_field,
  3185. field | ep_ring->cycle_state);
  3186. }
  3187. /* Save the DMA address of the last TRB in the TD */
  3188. td->last_trb = ep_ring->enqueue;
  3189. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  3190. /* If the device sent data, the status stage is an OUT transfer */
  3191. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  3192. field = 0;
  3193. else
  3194. field = TRB_DIR_IN;
  3195. queue_trb(xhci, ep_ring, false,
  3196. 0,
  3197. 0,
  3198. TRB_INTR_TARGET(0),
  3199. /* Event on completion */
  3200. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  3201. giveback_first_trb(xhci, slot_id, ep_index, 0,
  3202. start_cycle, start_trb);
  3203. return 0;
  3204. }
  3205. /*
  3206. * The transfer burst count field of the isochronous TRB defines the number of
  3207. * bursts that are required to move all packets in this TD. Only SuperSpeed
  3208. * devices can burst up to bMaxBurst number of packets per service interval.
  3209. * This field is zero based, meaning a value of zero in the field means one
  3210. * burst. Basically, for everything but SuperSpeed devices, this field will be
  3211. * zero. Only xHCI 1.0 host controllers support this field.
  3212. */
  3213. static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
  3214. struct urb *urb, unsigned int total_packet_count)
  3215. {
  3216. unsigned int max_burst;
  3217. if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
  3218. return 0;
  3219. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  3220. return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
  3221. }
  3222. /*
  3223. * Returns the number of packets in the last "burst" of packets. This field is
  3224. * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
  3225. * the last burst packet count is equal to the total number of packets in the
  3226. * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
  3227. * must contain (bMaxBurst + 1) number of packets, but the last burst can
  3228. * contain 1 to (bMaxBurst + 1) packets.
  3229. */
  3230. static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
  3231. struct urb *urb, unsigned int total_packet_count)
  3232. {
  3233. unsigned int max_burst;
  3234. unsigned int residue;
  3235. if (xhci->hci_version < 0x100)
  3236. return 0;
  3237. if (urb->dev->speed >= USB_SPEED_SUPER) {
  3238. /* bMaxBurst is zero based: 0 means 1 packet per burst */
  3239. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  3240. residue = total_packet_count % (max_burst + 1);
  3241. /* If residue is zero, the last burst contains (max_burst + 1)
  3242. * number of packets, but the TLBPC field is zero-based.
  3243. */
  3244. if (residue == 0)
  3245. return max_burst;
  3246. return residue - 1;
  3247. }
  3248. if (total_packet_count == 0)
  3249. return 0;
  3250. return total_packet_count - 1;
  3251. }
  3252. /*
  3253. * Calculates Frame ID field of the isochronous TRB identifies the
  3254. * target frame that the Interval associated with this Isochronous
  3255. * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
  3256. *
  3257. * Returns actual frame id on success, negative value on error.
  3258. */
  3259. static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
  3260. struct urb *urb, int index)
  3261. {
  3262. int start_frame, ist, ret = 0;
  3263. int start_frame_id, end_frame_id, current_frame_id;
  3264. if (urb->dev->speed == USB_SPEED_LOW ||
  3265. urb->dev->speed == USB_SPEED_FULL)
  3266. start_frame = urb->start_frame + index * urb->interval;
  3267. else
  3268. start_frame = (urb->start_frame + index * urb->interval) >> 3;
  3269. /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
  3270. *
  3271. * If bit [3] of IST is cleared to '0', software can add a TRB no
  3272. * later than IST[2:0] Microframes before that TRB is scheduled to
  3273. * be executed.
  3274. * If bit [3] of IST is set to '1', software can add a TRB no later
  3275. * than IST[2:0] Frames before that TRB is scheduled to be executed.
  3276. */
  3277. ist = HCS_IST(xhci->hcs_params2) & 0x7;
  3278. if (HCS_IST(xhci->hcs_params2) & (1 << 3))
  3279. ist <<= 3;
  3280. /* Software shall not schedule an Isoch TD with a Frame ID value that
  3281. * is less than the Start Frame ID or greater than the End Frame ID,
  3282. * where:
  3283. *
  3284. * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
  3285. * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
  3286. *
  3287. * Both the End Frame ID and Start Frame ID values are calculated
  3288. * in microframes. When software determines the valid Frame ID value;
  3289. * The End Frame ID value should be rounded down to the nearest Frame
  3290. * boundary, and the Start Frame ID value should be rounded up to the
  3291. * nearest Frame boundary.
  3292. */
  3293. current_frame_id = readl(&xhci->run_regs->microframe_index);
  3294. start_frame_id = roundup(current_frame_id + ist + 1, 8);
  3295. end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
  3296. start_frame &= 0x7ff;
  3297. start_frame_id = (start_frame_id >> 3) & 0x7ff;
  3298. end_frame_id = (end_frame_id >> 3) & 0x7ff;
  3299. xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
  3300. __func__, index, readl(&xhci->run_regs->microframe_index),
  3301. start_frame_id, end_frame_id, start_frame);
  3302. if (start_frame_id < end_frame_id) {
  3303. if (start_frame > end_frame_id ||
  3304. start_frame < start_frame_id)
  3305. ret = -EINVAL;
  3306. } else if (start_frame_id > end_frame_id) {
  3307. if ((start_frame > end_frame_id &&
  3308. start_frame < start_frame_id))
  3309. ret = -EINVAL;
  3310. } else {
  3311. ret = -EINVAL;
  3312. }
  3313. if (index == 0) {
  3314. if (ret == -EINVAL || start_frame == start_frame_id) {
  3315. start_frame = start_frame_id + 1;
  3316. if (urb->dev->speed == USB_SPEED_LOW ||
  3317. urb->dev->speed == USB_SPEED_FULL)
  3318. urb->start_frame = start_frame;
  3319. else
  3320. urb->start_frame = start_frame << 3;
  3321. ret = 0;
  3322. }
  3323. }
  3324. if (ret) {
  3325. xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
  3326. start_frame, current_frame_id, index,
  3327. start_frame_id, end_frame_id);
  3328. xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
  3329. return ret;
  3330. }
  3331. return start_frame;
  3332. }
  3333. /* This is for isoc transfer */
  3334. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  3335. struct urb *urb, int slot_id, unsigned int ep_index)
  3336. {
  3337. struct xhci_ring *ep_ring;
  3338. struct urb_priv *urb_priv;
  3339. struct xhci_td *td;
  3340. int num_tds, trbs_per_td;
  3341. struct xhci_generic_trb *start_trb;
  3342. bool first_trb;
  3343. int start_cycle;
  3344. u32 field, length_field;
  3345. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  3346. u64 start_addr, addr;
  3347. int i, j;
  3348. bool more_trbs_coming;
  3349. struct xhci_virt_ep *xep;
  3350. int frame_id;
  3351. xep = &xhci->devs[slot_id]->eps[ep_index];
  3352. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  3353. num_tds = urb->number_of_packets;
  3354. if (num_tds < 1) {
  3355. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  3356. return -EINVAL;
  3357. }
  3358. start_addr = (u64) urb->transfer_dma;
  3359. start_trb = &ep_ring->enqueue->generic;
  3360. start_cycle = ep_ring->cycle_state;
  3361. urb_priv = urb->hcpriv;
  3362. /* Queue the TRBs for each TD, even if they are zero-length */
  3363. for (i = 0; i < num_tds; i++) {
  3364. unsigned int total_pkt_count, max_pkt;
  3365. unsigned int burst_count, last_burst_pkt_count;
  3366. u32 sia_frame_id;
  3367. first_trb = true;
  3368. running_total = 0;
  3369. addr = start_addr + urb->iso_frame_desc[i].offset;
  3370. td_len = urb->iso_frame_desc[i].length;
  3371. td_remain_len = td_len;
  3372. max_pkt = usb_endpoint_maxp(&urb->ep->desc);
  3373. total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
  3374. /* A zero-length transfer still involves at least one packet. */
  3375. if (total_pkt_count == 0)
  3376. total_pkt_count++;
  3377. burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
  3378. last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
  3379. urb, total_pkt_count);
  3380. trbs_per_td = count_isoc_trbs_needed(urb, i);
  3381. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  3382. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  3383. if (ret < 0) {
  3384. if (i == 0)
  3385. return ret;
  3386. goto cleanup;
  3387. }
  3388. td = &urb_priv->td[i];
  3389. /* use SIA as default, if frame id is used overwrite it */
  3390. sia_frame_id = TRB_SIA;
  3391. if (!(urb->transfer_flags & URB_ISO_ASAP) &&
  3392. HCC_CFC(xhci->hcc_params)) {
  3393. frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
  3394. if (frame_id >= 0)
  3395. sia_frame_id = TRB_FRAME_ID(frame_id);
  3396. }
  3397. /*
  3398. * Set isoc specific data for the first TRB in a TD.
  3399. * Prevent HW from getting the TRBs by keeping the cycle state
  3400. * inverted in the first TDs isoc TRB.
  3401. */
  3402. field = TRB_TYPE(TRB_ISOC) |
  3403. TRB_TLBPC(last_burst_pkt_count) |
  3404. sia_frame_id |
  3405. (i ? ep_ring->cycle_state : !start_cycle);
  3406. /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
  3407. if (!xep->use_extended_tbc)
  3408. field |= TRB_TBC(burst_count);
  3409. /* fill the rest of the TRB fields, and remaining normal TRBs */
  3410. for (j = 0; j < trbs_per_td; j++) {
  3411. u32 remainder = 0;
  3412. /* only first TRB is isoc, overwrite otherwise */
  3413. if (!first_trb)
  3414. field = TRB_TYPE(TRB_NORMAL) |
  3415. ep_ring->cycle_state;
  3416. /* Only set interrupt on short packet for IN EPs */
  3417. if (usb_urb_dir_in(urb))
  3418. field |= TRB_ISP;
  3419. /* Set the chain bit for all except the last TRB */
  3420. if (j < trbs_per_td - 1) {
  3421. more_trbs_coming = true;
  3422. field |= TRB_CHAIN;
  3423. } else {
  3424. more_trbs_coming = false;
  3425. td->last_trb = ep_ring->enqueue;
  3426. field |= TRB_IOC;
  3427. /* set BEI, except for the last TD */
  3428. if (xhci->hci_version >= 0x100 &&
  3429. !(xhci->quirks & XHCI_AVOID_BEI) &&
  3430. i < num_tds - 1)
  3431. field |= TRB_BEI;
  3432. }
  3433. /* Calculate TRB length */
  3434. trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
  3435. if (trb_buff_len > td_remain_len)
  3436. trb_buff_len = td_remain_len;
  3437. /* Set the TRB length, TD size, & interrupter fields. */
  3438. remainder = xhci_td_remainder(xhci, running_total,
  3439. trb_buff_len, td_len,
  3440. urb, more_trbs_coming);
  3441. length_field = TRB_LEN(trb_buff_len) |
  3442. TRB_INTR_TARGET(0);
  3443. /* xhci 1.1 with ETE uses TD Size field for TBC */
  3444. if (first_trb && xep->use_extended_tbc)
  3445. length_field |= TRB_TD_SIZE_TBC(burst_count);
  3446. else
  3447. length_field |= TRB_TD_SIZE(remainder);
  3448. first_trb = false;
  3449. queue_trb(xhci, ep_ring, more_trbs_coming,
  3450. lower_32_bits(addr),
  3451. upper_32_bits(addr),
  3452. length_field,
  3453. field);
  3454. running_total += trb_buff_len;
  3455. addr += trb_buff_len;
  3456. td_remain_len -= trb_buff_len;
  3457. }
  3458. /* Check TD length */
  3459. if (running_total != td_len) {
  3460. xhci_err(xhci, "ISOC TD length unmatch\n");
  3461. ret = -EINVAL;
  3462. goto cleanup;
  3463. }
  3464. }
  3465. /* store the next frame id */
  3466. if (HCC_CFC(xhci->hcc_params))
  3467. xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
  3468. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  3469. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  3470. usb_amd_quirk_pll_disable();
  3471. }
  3472. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
  3473. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3474. start_cycle, start_trb);
  3475. return 0;
  3476. cleanup:
  3477. /* Clean up a partially enqueued isoc transfer. */
  3478. for (i--; i >= 0; i--)
  3479. list_del_init(&urb_priv->td[i].td_list);
  3480. /* Use the first TD as a temporary variable to turn the TDs we've queued
  3481. * into No-ops with a software-owned cycle bit. That way the hardware
  3482. * won't accidentally start executing bogus TDs when we partially
  3483. * overwrite them. td->first_trb and td->start_seg are already set.
  3484. */
  3485. urb_priv->td[0].last_trb = ep_ring->enqueue;
  3486. /* Every TRB except the first & last will have its cycle bit flipped. */
  3487. td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
  3488. /* Reset the ring enqueue back to the first TRB and its cycle bit. */
  3489. ep_ring->enqueue = urb_priv->td[0].first_trb;
  3490. ep_ring->enq_seg = urb_priv->td[0].start_seg;
  3491. ep_ring->cycle_state = start_cycle;
  3492. ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
  3493. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  3494. return ret;
  3495. }
  3496. /*
  3497. * Check transfer ring to guarantee there is enough room for the urb.
  3498. * Update ISO URB start_frame and interval.
  3499. * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
  3500. * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
  3501. * Contiguous Frame ID is not supported by HC.
  3502. */
  3503. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  3504. struct urb *urb, int slot_id, unsigned int ep_index)
  3505. {
  3506. struct xhci_virt_device *xdev;
  3507. struct xhci_ring *ep_ring;
  3508. struct xhci_ep_ctx *ep_ctx;
  3509. int start_frame;
  3510. int num_tds, num_trbs, i;
  3511. int ret;
  3512. struct xhci_virt_ep *xep;
  3513. int ist;
  3514. xdev = xhci->devs[slot_id];
  3515. xep = &xhci->devs[slot_id]->eps[ep_index];
  3516. ep_ring = xdev->eps[ep_index].ring;
  3517. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  3518. num_trbs = 0;
  3519. num_tds = urb->number_of_packets;
  3520. for (i = 0; i < num_tds; i++)
  3521. num_trbs += count_isoc_trbs_needed(urb, i);
  3522. /* Check the ring to guarantee there is enough room for the whole urb.
  3523. * Do not insert any td of the urb to the ring if the check failed.
  3524. */
  3525. ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
  3526. num_trbs, mem_flags);
  3527. if (ret)
  3528. return ret;
  3529. /*
  3530. * Check interval value. This should be done before we start to
  3531. * calculate the start frame value.
  3532. */
  3533. check_interval(xhci, urb, ep_ctx);
  3534. /* Calculate the start frame and put it in urb->start_frame. */
  3535. if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
  3536. if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
  3537. urb->start_frame = xep->next_frame_id;
  3538. goto skip_start_over;
  3539. }
  3540. }
  3541. start_frame = readl(&xhci->run_regs->microframe_index);
  3542. start_frame &= 0x3fff;
  3543. /*
  3544. * Round up to the next frame and consider the time before trb really
  3545. * gets scheduled by hardare.
  3546. */
  3547. ist = HCS_IST(xhci->hcs_params2) & 0x7;
  3548. if (HCS_IST(xhci->hcs_params2) & (1 << 3))
  3549. ist <<= 3;
  3550. start_frame += ist + XHCI_CFC_DELAY;
  3551. start_frame = roundup(start_frame, 8);
  3552. /*
  3553. * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
  3554. * is greate than 8 microframes.
  3555. */
  3556. if (urb->dev->speed == USB_SPEED_LOW ||
  3557. urb->dev->speed == USB_SPEED_FULL) {
  3558. start_frame = roundup(start_frame, urb->interval << 3);
  3559. urb->start_frame = start_frame >> 3;
  3560. } else {
  3561. start_frame = roundup(start_frame, urb->interval);
  3562. urb->start_frame = start_frame;
  3563. }
  3564. skip_start_over:
  3565. ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
  3566. return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
  3567. }
  3568. /**** Command Ring Operations ****/
  3569. /* Generic function for queueing a command TRB on the command ring.
  3570. * Check to make sure there's room on the command ring for one command TRB.
  3571. * Also check that there's room reserved for commands that must not fail.
  3572. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  3573. * then only check for the number of reserved spots.
  3574. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  3575. * because the command event handler may want to resubmit a failed command.
  3576. */
  3577. static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3578. u32 field1, u32 field2,
  3579. u32 field3, u32 field4, bool command_must_succeed)
  3580. {
  3581. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  3582. int ret;
  3583. if ((xhci->xhc_state & XHCI_STATE_DYING) ||
  3584. (xhci->xhc_state & XHCI_STATE_HALTED)) {
  3585. xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
  3586. return -ESHUTDOWN;
  3587. }
  3588. if (!command_must_succeed)
  3589. reserved_trbs++;
  3590. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  3591. reserved_trbs, GFP_ATOMIC);
  3592. if (ret < 0) {
  3593. xhci_err(xhci, "ERR: No room for command on command ring\n");
  3594. if (command_must_succeed)
  3595. xhci_err(xhci, "ERR: Reserved TRB counting for "
  3596. "unfailable commands failed.\n");
  3597. return ret;
  3598. }
  3599. cmd->command_trb = xhci->cmd_ring->enqueue;
  3600. /* if there are no other commands queued we start the timeout timer */
  3601. if (list_empty(&xhci->cmd_list)) {
  3602. xhci->current_cmd = cmd;
  3603. xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
  3604. }
  3605. list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
  3606. queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
  3607. field4 | xhci->cmd_ring->cycle_state);
  3608. return 0;
  3609. }
  3610. /* Queue a slot enable or disable request on the command ring */
  3611. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3612. u32 trb_type, u32 slot_id)
  3613. {
  3614. return queue_command(xhci, cmd, 0, 0, 0,
  3615. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  3616. }
  3617. /* Queue an address device command TRB */
  3618. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3619. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
  3620. {
  3621. return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
  3622. upper_32_bits(in_ctx_ptr), 0,
  3623. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
  3624. | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
  3625. }
  3626. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3627. u32 field1, u32 field2, u32 field3, u32 field4)
  3628. {
  3629. return queue_command(xhci, cmd, field1, field2, field3, field4, false);
  3630. }
  3631. /* Queue a reset device command TRB */
  3632. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3633. u32 slot_id)
  3634. {
  3635. return queue_command(xhci, cmd, 0, 0, 0,
  3636. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3637. false);
  3638. }
  3639. /* Queue a configure endpoint command TRB */
  3640. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  3641. struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
  3642. u32 slot_id, bool command_must_succeed)
  3643. {
  3644. return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
  3645. upper_32_bits(in_ctx_ptr), 0,
  3646. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  3647. command_must_succeed);
  3648. }
  3649. /* Queue an evaluate context command TRB */
  3650. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3651. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
  3652. {
  3653. return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
  3654. upper_32_bits(in_ctx_ptr), 0,
  3655. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  3656. command_must_succeed);
  3657. }
  3658. /*
  3659. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  3660. * activity on an endpoint that is about to be suspended.
  3661. */
  3662. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3663. int slot_id, unsigned int ep_index, int suspend)
  3664. {
  3665. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3666. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3667. u32 type = TRB_TYPE(TRB_STOP_RING);
  3668. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  3669. return queue_command(xhci, cmd, 0, 0, 0,
  3670. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  3671. }
  3672. /* Set Transfer Ring Dequeue Pointer command */
  3673. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  3674. unsigned int slot_id, unsigned int ep_index,
  3675. struct xhci_dequeue_state *deq_state)
  3676. {
  3677. dma_addr_t addr;
  3678. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3679. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3680. u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
  3681. u32 trb_sct = 0;
  3682. u32 type = TRB_TYPE(TRB_SET_DEQ);
  3683. struct xhci_virt_ep *ep;
  3684. struct xhci_command *cmd;
  3685. int ret;
  3686. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  3687. "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
  3688. deq_state->new_deq_seg,
  3689. (unsigned long long)deq_state->new_deq_seg->dma,
  3690. deq_state->new_deq_ptr,
  3691. (unsigned long long)xhci_trb_virt_to_dma(
  3692. deq_state->new_deq_seg, deq_state->new_deq_ptr),
  3693. deq_state->new_cycle_state);
  3694. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  3695. deq_state->new_deq_ptr);
  3696. if (addr == 0) {
  3697. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3698. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  3699. deq_state->new_deq_seg, deq_state->new_deq_ptr);
  3700. return;
  3701. }
  3702. ep = &xhci->devs[slot_id]->eps[ep_index];
  3703. if ((ep->ep_state & SET_DEQ_PENDING)) {
  3704. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3705. xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
  3706. return;
  3707. }
  3708. /* This function gets called from contexts where it cannot sleep */
  3709. cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
  3710. if (!cmd)
  3711. return;
  3712. ep->queued_deq_seg = deq_state->new_deq_seg;
  3713. ep->queued_deq_ptr = deq_state->new_deq_ptr;
  3714. if (deq_state->stream_id)
  3715. trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
  3716. ret = queue_command(xhci, cmd,
  3717. lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
  3718. upper_32_bits(addr), trb_stream_id,
  3719. trb_slot_id | trb_ep_index | type, false);
  3720. if (ret < 0) {
  3721. xhci_free_command(xhci, cmd);
  3722. return;
  3723. }
  3724. /* Stop the TD queueing code from ringing the doorbell until
  3725. * this command completes. The HC won't set the dequeue pointer
  3726. * if the ring is running, and ringing the doorbell starts the
  3727. * ring running.
  3728. */
  3729. ep->ep_state |= SET_DEQ_PENDING;
  3730. }
  3731. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  3732. int slot_id, unsigned int ep_index,
  3733. enum xhci_ep_reset_type reset_type)
  3734. {
  3735. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3736. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3737. u32 type = TRB_TYPE(TRB_RESET_EP);
  3738. if (reset_type == EP_SOFT_RESET)
  3739. type |= TRB_TSP;
  3740. return queue_command(xhci, cmd, 0, 0, 0,
  3741. trb_slot_id | trb_ep_index | type, false);
  3742. }