fotg210.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __LINUX_FOTG210_H
  3. #define __LINUX_FOTG210_H
  4. #include <linux/usb/ehci-dbgp.h>
  5. /* definitions used for the EHCI driver */
  6. /*
  7. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  8. * __leXX (normally) or __beXX (given FOTG210_BIG_ENDIAN_DESC), depending on
  9. * the host controller implementation.
  10. *
  11. * To facilitate the strongest possible byte-order checking from "sparse"
  12. * and so on, we use __leXX unless that's not practical.
  13. */
  14. #define __hc32 __le32
  15. #define __hc16 __le16
  16. /* statistics can be kept for tuning/monitoring */
  17. struct fotg210_stats {
  18. /* irq usage */
  19. unsigned long normal;
  20. unsigned long error;
  21. unsigned long iaa;
  22. unsigned long lost_iaa;
  23. /* termination of urbs from core */
  24. unsigned long complete;
  25. unsigned long unlink;
  26. };
  27. /* fotg210_hcd->lock guards shared data against other CPUs:
  28. * fotg210_hcd: async, unlink, periodic (and shadow), ...
  29. * usb_host_endpoint: hcpriv
  30. * fotg210_qh: qh_next, qtd_list
  31. * fotg210_qtd: qtd_list
  32. *
  33. * Also, hold this lock when talking to HC registers or
  34. * when updating hw_* fields in shared qh/qtd/... structures.
  35. */
  36. #define FOTG210_MAX_ROOT_PORTS 1 /* see HCS_N_PORTS */
  37. /*
  38. * fotg210_rh_state values of FOTG210_RH_RUNNING or above mean that the
  39. * controller may be doing DMA. Lower values mean there's no DMA.
  40. */
  41. enum fotg210_rh_state {
  42. FOTG210_RH_HALTED,
  43. FOTG210_RH_SUSPENDED,
  44. FOTG210_RH_RUNNING,
  45. FOTG210_RH_STOPPING
  46. };
  47. /*
  48. * Timer events, ordered by increasing delay length.
  49. * Always update event_delays_ns[] and event_handlers[] (defined in
  50. * ehci-timer.c) in parallel with this list.
  51. */
  52. enum fotg210_hrtimer_event {
  53. FOTG210_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  54. FOTG210_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  55. FOTG210_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  56. FOTG210_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  57. FOTG210_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  58. FOTG210_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  59. FOTG210_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  60. FOTG210_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  61. FOTG210_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  62. FOTG210_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  63. FOTG210_HRTIMER_NUM_EVENTS /* Must come last */
  64. };
  65. #define FOTG210_HRTIMER_NO_EVENT 99
  66. struct fotg210_hcd { /* one per controller */
  67. /* timing support */
  68. enum fotg210_hrtimer_event next_hrtimer_event;
  69. unsigned enabled_hrtimer_events;
  70. ktime_t hr_timeouts[FOTG210_HRTIMER_NUM_EVENTS];
  71. struct hrtimer hrtimer;
  72. int PSS_poll_count;
  73. int ASS_poll_count;
  74. int died_poll_count;
  75. /* glue to PCI and HCD framework */
  76. struct fotg210_caps __iomem *caps;
  77. struct fotg210_regs __iomem *regs;
  78. struct ehci_dbg_port __iomem *debug;
  79. __u32 hcs_params; /* cached register copy */
  80. spinlock_t lock;
  81. enum fotg210_rh_state rh_state;
  82. /* general schedule support */
  83. bool scanning:1;
  84. bool need_rescan:1;
  85. bool intr_unlinking:1;
  86. bool async_unlinking:1;
  87. bool shutdown:1;
  88. struct fotg210_qh *qh_scan_next;
  89. /* async schedule support */
  90. struct fotg210_qh *async;
  91. struct fotg210_qh *dummy; /* For AMD quirk use */
  92. struct fotg210_qh *async_unlink;
  93. struct fotg210_qh *async_unlink_last;
  94. struct fotg210_qh *async_iaa;
  95. unsigned async_unlink_cycle;
  96. unsigned async_count; /* async activity count */
  97. /* periodic schedule support */
  98. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  99. unsigned periodic_size;
  100. __hc32 *periodic; /* hw periodic table */
  101. dma_addr_t periodic_dma;
  102. struct list_head intr_qh_list;
  103. unsigned i_thresh; /* uframes HC might cache */
  104. union fotg210_shadow *pshadow; /* mirror hw periodic table */
  105. struct fotg210_qh *intr_unlink;
  106. struct fotg210_qh *intr_unlink_last;
  107. unsigned intr_unlink_cycle;
  108. unsigned now_frame; /* frame from HC hardware */
  109. unsigned next_frame; /* scan periodic, start here */
  110. unsigned intr_count; /* intr activity count */
  111. unsigned isoc_count; /* isoc activity count */
  112. unsigned periodic_count; /* periodic activity count */
  113. /* max periodic time per uframe */
  114. unsigned uframe_periodic_max;
  115. /* list of itds completed while now_frame was still active */
  116. struct list_head cached_itd_list;
  117. struct fotg210_itd *last_itd_to_free;
  118. /* per root hub port */
  119. unsigned long reset_done[FOTG210_MAX_ROOT_PORTS];
  120. /* bit vectors (one bit per port)
  121. * which ports were already suspended at the start of a bus suspend
  122. */
  123. unsigned long bus_suspended;
  124. /* which ports are edicated to the companion controller */
  125. unsigned long companion_ports;
  126. /* which ports are owned by the companion during a bus suspend */
  127. unsigned long owned_ports;
  128. /* which ports have the change-suspend feature turned on */
  129. unsigned long port_c_suspend;
  130. /* which ports are suspended */
  131. unsigned long suspended_ports;
  132. /* which ports have started to resume */
  133. unsigned long resuming_ports;
  134. /* per-HC memory pools (could be per-bus, but ...) */
  135. struct dma_pool *qh_pool; /* qh per active urb */
  136. struct dma_pool *qtd_pool; /* one or more per qh */
  137. struct dma_pool *itd_pool; /* itd per iso urb */
  138. unsigned random_frame;
  139. unsigned long next_statechange;
  140. ktime_t last_periodic_enable;
  141. u32 command;
  142. /* SILICON QUIRKS */
  143. unsigned need_io_watchdog:1;
  144. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  145. u8 sbrn; /* packed release number */
  146. /* irq statistics */
  147. #ifdef FOTG210_STATS
  148. struct fotg210_stats stats;
  149. # define INCR(x) ((x)++)
  150. #else
  151. # define INCR(x) do {} while (0)
  152. #endif
  153. /* silicon clock */
  154. struct clk *pclk;
  155. /* debug files */
  156. struct dentry *debug_dir;
  157. };
  158. /* convert between an HCD pointer and the corresponding FOTG210_HCD */
  159. static inline struct fotg210_hcd *hcd_to_fotg210(struct usb_hcd *hcd)
  160. {
  161. return (struct fotg210_hcd *)(hcd->hcd_priv);
  162. }
  163. static inline struct usb_hcd *fotg210_to_hcd(struct fotg210_hcd *fotg210)
  164. {
  165. return container_of((void *) fotg210, struct usb_hcd, hcd_priv);
  166. }
  167. /*-------------------------------------------------------------------------*/
  168. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  169. /* Section 2.2 Host Controller Capability Registers */
  170. struct fotg210_caps {
  171. /* these fields are specified as 8 and 16 bit registers,
  172. * but some hosts can't perform 8 or 16 bit PCI accesses.
  173. * some hosts treat caplength and hciversion as parts of a 32-bit
  174. * register, others treat them as two separate registers, this
  175. * affects the memory map for big endian controllers.
  176. */
  177. u32 hc_capbase;
  178. #define HC_LENGTH(fotg210, p) (0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
  179. (fotg210_big_endian_capbase(fotg210) ? 24 : 0)))
  180. #define HC_VERSION(fotg210, p) (0xffff&((p) >> /* bits 31:16 / offset 02h */ \
  181. (fotg210_big_endian_capbase(fotg210) ? 0 : 16)))
  182. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  183. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  184. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  185. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  186. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  187. u8 portroute[8]; /* nibbles for routing - offset 0xC */
  188. };
  189. /* Section 2.3 Host Controller Operational Registers */
  190. struct fotg210_regs {
  191. /* USBCMD: offset 0x00 */
  192. u32 command;
  193. /* EHCI 1.1 addendum */
  194. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  195. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  196. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  197. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  198. #define CMD_ASE (1<<5) /* async schedule enable */
  199. #define CMD_PSE (1<<4) /* periodic schedule enable */
  200. /* 3:2 is periodic frame list size */
  201. #define CMD_RESET (1<<1) /* reset HC not bus */
  202. #define CMD_RUN (1<<0) /* start/stop HC */
  203. /* USBSTS: offset 0x04 */
  204. u32 status;
  205. #define STS_ASS (1<<15) /* Async Schedule Status */
  206. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  207. #define STS_RECL (1<<13) /* Reclamation */
  208. #define STS_HALT (1<<12) /* Not running (any reason) */
  209. /* some bits reserved */
  210. /* these STS_* flags are also intr_enable bits (USBINTR) */
  211. #define STS_IAA (1<<5) /* Interrupted on async advance */
  212. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  213. #define STS_FLR (1<<3) /* frame list rolled over */
  214. #define STS_PCD (1<<2) /* port change detect */
  215. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  216. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  217. /* USBINTR: offset 0x08 */
  218. u32 intr_enable;
  219. /* FRINDEX: offset 0x0C */
  220. u32 frame_index; /* current microframe number */
  221. /* CTRLDSSEGMENT: offset 0x10 */
  222. u32 segment; /* address bits 63:32 if needed */
  223. /* PERIODICLISTBASE: offset 0x14 */
  224. u32 frame_list; /* points to periodic list */
  225. /* ASYNCLISTADDR: offset 0x18 */
  226. u32 async_next; /* address of next async queue head */
  227. u32 reserved1;
  228. /* PORTSC: offset 0x20 */
  229. u32 port_status;
  230. /* 31:23 reserved */
  231. #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */
  232. #define PORT_RESET (1<<8) /* reset port */
  233. #define PORT_SUSPEND (1<<7) /* suspend port */
  234. #define PORT_RESUME (1<<6) /* resume it */
  235. #define PORT_PEC (1<<3) /* port enable change */
  236. #define PORT_PE (1<<2) /* port enable */
  237. #define PORT_CSC (1<<1) /* connect status change */
  238. #define PORT_CONNECT (1<<0) /* device connected */
  239. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC)
  240. u32 reserved2[19];
  241. /* OTGCSR: offet 0x70 */
  242. u32 otgcsr;
  243. #define OTGCSR_HOST_SPD_TYP (3 << 22)
  244. #define OTGCSR_A_BUS_DROP (1 << 5)
  245. #define OTGCSR_A_BUS_REQ (1 << 4)
  246. /* OTGISR: offset 0x74 */
  247. u32 otgisr;
  248. #define OTGISR_OVC (1 << 10)
  249. u32 reserved3[15];
  250. /* GMIR: offset 0xB4 */
  251. u32 gmir;
  252. #define GMIR_INT_POLARITY (1 << 3) /*Active High*/
  253. #define GMIR_MHC_INT (1 << 2)
  254. #define GMIR_MOTG_INT (1 << 1)
  255. #define GMIR_MDEV_INT (1 << 0)
  256. };
  257. /*-------------------------------------------------------------------------*/
  258. #define QTD_NEXT(fotg210, dma) cpu_to_hc32(fotg210, (u32)dma)
  259. /*
  260. * EHCI Specification 0.95 Section 3.5
  261. * QTD: describe data transfer components (buffer, direction, ...)
  262. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  263. *
  264. * These are associated only with "QH" (Queue Head) structures,
  265. * used with control, bulk, and interrupt transfers.
  266. */
  267. struct fotg210_qtd {
  268. /* first part defined by EHCI spec */
  269. __hc32 hw_next; /* see EHCI 3.5.1 */
  270. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  271. __hc32 hw_token; /* see EHCI 3.5.3 */
  272. #define QTD_TOGGLE (1 << 31) /* data toggle */
  273. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  274. #define QTD_IOC (1 << 15) /* interrupt on complete */
  275. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  276. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  277. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  278. #define QTD_STS_HALT (1 << 6) /* halted on error */
  279. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  280. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  281. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  282. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  283. #define QTD_STS_STS (1 << 1) /* split transaction state */
  284. #define QTD_STS_PING (1 << 0) /* issue PING? */
  285. #define ACTIVE_BIT(fotg210) cpu_to_hc32(fotg210, QTD_STS_ACTIVE)
  286. #define HALT_BIT(fotg210) cpu_to_hc32(fotg210, QTD_STS_HALT)
  287. #define STATUS_BIT(fotg210) cpu_to_hc32(fotg210, QTD_STS_STS)
  288. __hc32 hw_buf[5]; /* see EHCI 3.5.4 */
  289. __hc32 hw_buf_hi[5]; /* Appendix B */
  290. /* the rest is HCD-private */
  291. dma_addr_t qtd_dma; /* qtd address */
  292. struct list_head qtd_list; /* sw qtd list */
  293. struct urb *urb; /* qtd's urb */
  294. size_t length; /* length of buffer */
  295. } __aligned(32);
  296. /* mask NakCnt+T in qh->hw_alt_next */
  297. #define QTD_MASK(fotg210) cpu_to_hc32(fotg210, ~0x1f)
  298. #define IS_SHORT_READ(token) (QTD_LENGTH(token) != 0 && QTD_PID(token) == 1)
  299. /*-------------------------------------------------------------------------*/
  300. /* type tag from {qh,itd,fstn}->hw_next */
  301. #define Q_NEXT_TYPE(fotg210, dma) ((dma) & cpu_to_hc32(fotg210, 3 << 1))
  302. /*
  303. * Now the following defines are not converted using the
  304. * cpu_to_le32() macro anymore, since we have to support
  305. * "dynamic" switching between be and le support, so that the driver
  306. * can be used on one system with SoC EHCI controller using big-endian
  307. * descriptors as well as a normal little-endian PCI EHCI controller.
  308. */
  309. /* values for that type tag */
  310. #define Q_TYPE_ITD (0 << 1)
  311. #define Q_TYPE_QH (1 << 1)
  312. #define Q_TYPE_SITD (2 << 1)
  313. #define Q_TYPE_FSTN (3 << 1)
  314. /* next async queue entry, or pointer to interrupt/periodic QH */
  315. #define QH_NEXT(fotg210, dma) \
  316. (cpu_to_hc32(fotg210, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  317. /* for periodic/async schedules and qtd lists, mark end of list */
  318. #define FOTG210_LIST_END(fotg210) \
  319. cpu_to_hc32(fotg210, 1) /* "null pointer" to hw */
  320. /*
  321. * Entries in periodic shadow table are pointers to one of four kinds
  322. * of data structure. That's dictated by the hardware; a type tag is
  323. * encoded in the low bits of the hardware's periodic schedule. Use
  324. * Q_NEXT_TYPE to get the tag.
  325. *
  326. * For entries in the async schedule, the type tag always says "qh".
  327. */
  328. union fotg210_shadow {
  329. struct fotg210_qh *qh; /* Q_TYPE_QH */
  330. struct fotg210_itd *itd; /* Q_TYPE_ITD */
  331. struct fotg210_fstn *fstn; /* Q_TYPE_FSTN */
  332. __hc32 *hw_next; /* (all types) */
  333. void *ptr;
  334. };
  335. /*-------------------------------------------------------------------------*/
  336. /*
  337. * EHCI Specification 0.95 Section 3.6
  338. * QH: describes control/bulk/interrupt endpoints
  339. * See Fig 3-7 "Queue Head Structure Layout".
  340. *
  341. * These appear in both the async and (for interrupt) periodic schedules.
  342. */
  343. /* first part defined by EHCI spec */
  344. struct fotg210_qh_hw {
  345. __hc32 hw_next; /* see EHCI 3.6.1 */
  346. __hc32 hw_info1; /* see EHCI 3.6.2 */
  347. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  348. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  349. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  350. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  351. #define QH_LOW_SPEED (1 << 12)
  352. #define QH_FULL_SPEED (0 << 12)
  353. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  354. __hc32 hw_info2; /* see EHCI 3.6.2 */
  355. #define QH_SMASK 0x000000ff
  356. #define QH_CMASK 0x0000ff00
  357. #define QH_HUBADDR 0x007f0000
  358. #define QH_HUBPORT 0x3f800000
  359. #define QH_MULT 0xc0000000
  360. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  361. /* qtd overlay (hardware parts of a struct fotg210_qtd) */
  362. __hc32 hw_qtd_next;
  363. __hc32 hw_alt_next;
  364. __hc32 hw_token;
  365. __hc32 hw_buf[5];
  366. __hc32 hw_buf_hi[5];
  367. } __aligned(32);
  368. struct fotg210_qh {
  369. struct fotg210_qh_hw *hw; /* Must come first */
  370. /* the rest is HCD-private */
  371. dma_addr_t qh_dma; /* address of qh */
  372. union fotg210_shadow qh_next; /* ptr to qh; or periodic */
  373. struct list_head qtd_list; /* sw qtd list */
  374. struct list_head intr_node; /* list of intr QHs */
  375. struct fotg210_qtd *dummy;
  376. struct fotg210_qh *unlink_next; /* next on unlink list */
  377. unsigned unlink_cycle;
  378. u8 needs_rescan; /* Dequeue during giveback */
  379. u8 qh_state;
  380. #define QH_STATE_LINKED 1 /* HC sees this */
  381. #define QH_STATE_UNLINK 2 /* HC may still see this */
  382. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  383. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  384. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  385. u8 xacterrs; /* XactErr retry counter */
  386. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  387. /* periodic schedule info */
  388. u8 usecs; /* intr bandwidth */
  389. u8 gap_uf; /* uframes split/csplit gap */
  390. u8 c_usecs; /* ... split completion bw */
  391. u16 tt_usecs; /* tt downstream bandwidth */
  392. unsigned short period; /* polling interval */
  393. unsigned short start; /* where polling starts */
  394. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  395. struct usb_device *dev; /* access to TT */
  396. unsigned is_out:1; /* bulk or intr OUT */
  397. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  398. };
  399. /*-------------------------------------------------------------------------*/
  400. /* description of one iso transaction (up to 3 KB data if highspeed) */
  401. struct fotg210_iso_packet {
  402. /* These will be copied to iTD when scheduling */
  403. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  404. __hc32 transaction; /* itd->hw_transaction[i] |= */
  405. u8 cross; /* buf crosses pages */
  406. /* for full speed OUT splits */
  407. u32 buf1;
  408. };
  409. /* temporary schedule data for packets from iso urbs (both speeds)
  410. * each packet is one logical usb transaction to the device (not TT),
  411. * beginning at stream->next_uframe
  412. */
  413. struct fotg210_iso_sched {
  414. struct list_head td_list;
  415. unsigned span;
  416. struct fotg210_iso_packet packet[0];
  417. };
  418. /*
  419. * fotg210_iso_stream - groups all (s)itds for this endpoint.
  420. * acts like a qh would, if EHCI had them for ISO.
  421. */
  422. struct fotg210_iso_stream {
  423. /* first field matches fotg210_hq, but is NULL */
  424. struct fotg210_qh_hw *hw;
  425. u8 bEndpointAddress;
  426. u8 highspeed;
  427. struct list_head td_list; /* queued itds */
  428. struct list_head free_list; /* list of unused itds */
  429. struct usb_device *udev;
  430. struct usb_host_endpoint *ep;
  431. /* output of (re)scheduling */
  432. int next_uframe;
  433. __hc32 splits;
  434. /* the rest is derived from the endpoint descriptor,
  435. * trusting urb->interval == f(epdesc->bInterval) and
  436. * including the extra info for hw_bufp[0..2]
  437. */
  438. u8 usecs, c_usecs;
  439. u16 interval;
  440. u16 tt_usecs;
  441. u16 maxp;
  442. u16 raw_mask;
  443. unsigned bandwidth;
  444. /* This is used to initialize iTD's hw_bufp fields */
  445. __hc32 buf0;
  446. __hc32 buf1;
  447. __hc32 buf2;
  448. /* this is used to initialize sITD's tt info */
  449. __hc32 address;
  450. };
  451. /*-------------------------------------------------------------------------*/
  452. /*
  453. * EHCI Specification 0.95 Section 3.3
  454. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  455. *
  456. * Schedule records for high speed iso xfers
  457. */
  458. struct fotg210_itd {
  459. /* first part defined by EHCI spec */
  460. __hc32 hw_next; /* see EHCI 3.3.1 */
  461. __hc32 hw_transaction[8]; /* see EHCI 3.3.2 */
  462. #define FOTG210_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  463. #define FOTG210_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  464. #define FOTG210_ISOC_BABBLE (1<<29) /* babble detected */
  465. #define FOTG210_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  466. #define FOTG210_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  467. #define FOTG210_ITD_IOC (1 << 15) /* interrupt on complete */
  468. #define ITD_ACTIVE(fotg210) cpu_to_hc32(fotg210, FOTG210_ISOC_ACTIVE)
  469. __hc32 hw_bufp[7]; /* see EHCI 3.3.3 */
  470. __hc32 hw_bufp_hi[7]; /* Appendix B */
  471. /* the rest is HCD-private */
  472. dma_addr_t itd_dma; /* for this itd */
  473. union fotg210_shadow itd_next; /* ptr to periodic q entry */
  474. struct urb *urb;
  475. struct fotg210_iso_stream *stream; /* endpoint's queue */
  476. struct list_head itd_list; /* list of stream's itds */
  477. /* any/all hw_transactions here may be used by that urb */
  478. unsigned frame; /* where scheduled */
  479. unsigned pg;
  480. unsigned index[8]; /* in urb->iso_frame_desc */
  481. } __aligned(32);
  482. /*-------------------------------------------------------------------------*/
  483. /*
  484. * EHCI Specification 0.96 Section 3.7
  485. * Periodic Frame Span Traversal Node (FSTN)
  486. *
  487. * Manages split interrupt transactions (using TT) that span frame boundaries
  488. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  489. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  490. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  491. */
  492. struct fotg210_fstn {
  493. __hc32 hw_next; /* any periodic q entry */
  494. __hc32 hw_prev; /* qh or FOTG210_LIST_END */
  495. /* the rest is HCD-private */
  496. dma_addr_t fstn_dma;
  497. union fotg210_shadow fstn_next; /* ptr to periodic q entry */
  498. } __aligned(32);
  499. /*-------------------------------------------------------------------------*/
  500. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  501. #define fotg210_prepare_ports_for_controller_suspend(fotg210, do_wakeup) \
  502. fotg210_adjust_port_wakeup_flags(fotg210, true, do_wakeup)
  503. #define fotg210_prepare_ports_for_controller_resume(fotg210) \
  504. fotg210_adjust_port_wakeup_flags(fotg210, false, false)
  505. /*-------------------------------------------------------------------------*/
  506. /*
  507. * Some EHCI controllers have a Transaction Translator built into the
  508. * root hub. This is a non-standard feature. Each controller will need
  509. * to add code to the following inline functions, and call them as
  510. * needed (mostly in root hub code).
  511. */
  512. static inline unsigned int
  513. fotg210_get_speed(struct fotg210_hcd *fotg210, unsigned int portsc)
  514. {
  515. return (readl(&fotg210->regs->otgcsr)
  516. & OTGCSR_HOST_SPD_TYP) >> 22;
  517. }
  518. /* Returns the speed of a device attached to a port on the root hub. */
  519. static inline unsigned int
  520. fotg210_port_speed(struct fotg210_hcd *fotg210, unsigned int portsc)
  521. {
  522. switch (fotg210_get_speed(fotg210, portsc)) {
  523. case 0:
  524. return 0;
  525. case 1:
  526. return USB_PORT_STAT_LOW_SPEED;
  527. case 2:
  528. default:
  529. return USB_PORT_STAT_HIGH_SPEED;
  530. }
  531. }
  532. /*-------------------------------------------------------------------------*/
  533. #define fotg210_has_fsl_portno_bug(e) (0)
  534. /*
  535. * While most USB host controllers implement their registers in
  536. * little-endian format, a minority (celleb companion chip) implement
  537. * them in big endian format.
  538. *
  539. * This attempts to support either format at compile time without a
  540. * runtime penalty, or both formats with the additional overhead
  541. * of checking a flag bit.
  542. *
  543. */
  544. #define fotg210_big_endian_mmio(e) 0
  545. #define fotg210_big_endian_capbase(e) 0
  546. static inline unsigned int fotg210_readl(const struct fotg210_hcd *fotg210,
  547. __u32 __iomem *regs)
  548. {
  549. return readl(regs);
  550. }
  551. static inline void fotg210_writel(const struct fotg210_hcd *fotg210,
  552. const unsigned int val, __u32 __iomem *regs)
  553. {
  554. writel(val, regs);
  555. }
  556. /* cpu to fotg210 */
  557. static inline __hc32 cpu_to_hc32(const struct fotg210_hcd *fotg210, const u32 x)
  558. {
  559. return cpu_to_le32(x);
  560. }
  561. /* fotg210 to cpu */
  562. static inline u32 hc32_to_cpu(const struct fotg210_hcd *fotg210, const __hc32 x)
  563. {
  564. return le32_to_cpu(x);
  565. }
  566. static inline u32 hc32_to_cpup(const struct fotg210_hcd *fotg210,
  567. const __hc32 *x)
  568. {
  569. return le32_to_cpup(x);
  570. }
  571. /*-------------------------------------------------------------------------*/
  572. static inline unsigned fotg210_read_frame_index(struct fotg210_hcd *fotg210)
  573. {
  574. return fotg210_readl(fotg210, &fotg210->regs->frame_index);
  575. }
  576. /*-------------------------------------------------------------------------*/
  577. #endif /* __LINUX_FOTG210_H */