synclink.c 227 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033
  1. // SPDX-License-Identifier: GPL-1.0+
  2. /*
  3. * $Id: synclink.c,v 4.38 2005/11/07 16:30:34 paulkf Exp $
  4. *
  5. * Device driver for Microgate SyncLink ISA and PCI
  6. * high speed multiprotocol serial adapters.
  7. *
  8. * written by Paul Fulghum for Microgate Corporation
  9. * paulkf@microgate.com
  10. *
  11. * Microgate and SyncLink are trademarks of Microgate Corporation
  12. *
  13. * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
  14. *
  15. * Original release 01/11/99
  16. *
  17. * This driver is primarily intended for use in synchronous
  18. * HDLC mode. Asynchronous mode is also provided.
  19. *
  20. * When operating in synchronous mode, each call to mgsl_write()
  21. * contains exactly one complete HDLC frame. Calling mgsl_put_char
  22. * will start assembling an HDLC frame that will not be sent until
  23. * mgsl_flush_chars or mgsl_write is called.
  24. *
  25. * Synchronous receive data is reported as complete frames. To accomplish
  26. * this, the TTY flip buffer is bypassed (too small to hold largest
  27. * frame and may fragment frames) and the line discipline
  28. * receive entry point is called directly.
  29. *
  30. * This driver has been tested with a slightly modified ppp.c driver
  31. * for synchronous PPP.
  32. *
  33. * 2000/02/16
  34. * Added interface for syncppp.c driver (an alternate synchronous PPP
  35. * implementation that also supports Cisco HDLC). Each device instance
  36. * registers as a tty device AND a network device (if dosyncppp option
  37. * is set for the device). The functionality is determined by which
  38. * device interface is opened.
  39. *
  40. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  41. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  42. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  43. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  44. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  45. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  46. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  47. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  48. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  49. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  50. * OF THE POSSIBILITY OF SUCH DAMAGE.
  51. */
  52. #if defined(__i386__)
  53. # define BREAKPOINT() asm(" int $3");
  54. #else
  55. # define BREAKPOINT() { }
  56. #endif
  57. #define MAX_ISA_DEVICES 10
  58. #define MAX_PCI_DEVICES 10
  59. #define MAX_TOTAL_DEVICES 20
  60. #include <linux/module.h>
  61. #include <linux/errno.h>
  62. #include <linux/signal.h>
  63. #include <linux/sched.h>
  64. #include <linux/timer.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/pci.h>
  67. #include <linux/tty.h>
  68. #include <linux/tty_flip.h>
  69. #include <linux/serial.h>
  70. #include <linux/major.h>
  71. #include <linux/string.h>
  72. #include <linux/fcntl.h>
  73. #include <linux/ptrace.h>
  74. #include <linux/ioport.h>
  75. #include <linux/mm.h>
  76. #include <linux/seq_file.h>
  77. #include <linux/slab.h>
  78. #include <linux/delay.h>
  79. #include <linux/netdevice.h>
  80. #include <linux/vmalloc.h>
  81. #include <linux/init.h>
  82. #include <linux/ioctl.h>
  83. #include <linux/synclink.h>
  84. #include <asm/io.h>
  85. #include <asm/irq.h>
  86. #include <asm/dma.h>
  87. #include <linux/bitops.h>
  88. #include <asm/types.h>
  89. #include <linux/termios.h>
  90. #include <linux/workqueue.h>
  91. #include <linux/hdlc.h>
  92. #include <linux/dma-mapping.h>
  93. #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_MODULE))
  94. #define SYNCLINK_GENERIC_HDLC 1
  95. #else
  96. #define SYNCLINK_GENERIC_HDLC 0
  97. #endif
  98. #define GET_USER(error,value,addr) error = get_user(value,addr)
  99. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  100. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  101. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  102. #include <linux/uaccess.h>
  103. #define RCLRVALUE 0xffff
  104. static MGSL_PARAMS default_params = {
  105. MGSL_MODE_HDLC, /* unsigned long mode */
  106. 0, /* unsigned char loopback; */
  107. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  108. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  109. 0, /* unsigned long clock_speed; */
  110. 0xff, /* unsigned char addr_filter; */
  111. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  112. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  113. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  114. 9600, /* unsigned long data_rate; */
  115. 8, /* unsigned char data_bits; */
  116. 1, /* unsigned char stop_bits; */
  117. ASYNC_PARITY_NONE /* unsigned char parity; */
  118. };
  119. #define SHARED_MEM_ADDRESS_SIZE 0x40000
  120. #define BUFFERLISTSIZE 4096
  121. #define DMABUFFERSIZE 4096
  122. #define MAXRXFRAMES 7
  123. typedef struct _DMABUFFERENTRY
  124. {
  125. u32 phys_addr; /* 32-bit flat physical address of data buffer */
  126. volatile u16 count; /* buffer size/data count */
  127. volatile u16 status; /* Control/status field */
  128. volatile u16 rcc; /* character count field */
  129. u16 reserved; /* padding required by 16C32 */
  130. u32 link; /* 32-bit flat link to next buffer entry */
  131. char *virt_addr; /* virtual address of data buffer */
  132. u32 phys_entry; /* physical address of this buffer entry */
  133. dma_addr_t dma_addr;
  134. } DMABUFFERENTRY, *DMAPBUFFERENTRY;
  135. /* The queue of BH actions to be performed */
  136. #define BH_RECEIVE 1
  137. #define BH_TRANSMIT 2
  138. #define BH_STATUS 4
  139. #define IO_PIN_SHUTDOWN_LIMIT 100
  140. struct _input_signal_events {
  141. int ri_up;
  142. int ri_down;
  143. int dsr_up;
  144. int dsr_down;
  145. int dcd_up;
  146. int dcd_down;
  147. int cts_up;
  148. int cts_down;
  149. };
  150. /* transmit holding buffer definitions*/
  151. #define MAX_TX_HOLDING_BUFFERS 5
  152. struct tx_holding_buffer {
  153. int buffer_size;
  154. unsigned char * buffer;
  155. };
  156. /*
  157. * Device instance data structure
  158. */
  159. struct mgsl_struct {
  160. int magic;
  161. struct tty_port port;
  162. int line;
  163. int hw_version;
  164. struct mgsl_icount icount;
  165. int timeout;
  166. int x_char; /* xon/xoff character */
  167. u16 read_status_mask;
  168. u16 ignore_status_mask;
  169. unsigned char *xmit_buf;
  170. int xmit_head;
  171. int xmit_tail;
  172. int xmit_cnt;
  173. wait_queue_head_t status_event_wait_q;
  174. wait_queue_head_t event_wait_q;
  175. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  176. struct mgsl_struct *next_device; /* device list link */
  177. spinlock_t irq_spinlock; /* spinlock for synchronizing with ISR */
  178. struct work_struct task; /* task structure for scheduling bh */
  179. u32 EventMask; /* event trigger mask */
  180. u32 RecordedEvents; /* pending events */
  181. u32 max_frame_size; /* as set by device config */
  182. u32 pending_bh;
  183. bool bh_running; /* Protection from multiple */
  184. int isr_overflow;
  185. bool bh_requested;
  186. int dcd_chkcount; /* check counts to prevent */
  187. int cts_chkcount; /* too many IRQs if a signal */
  188. int dsr_chkcount; /* is floating */
  189. int ri_chkcount;
  190. char *buffer_list; /* virtual address of Rx & Tx buffer lists */
  191. u32 buffer_list_phys;
  192. dma_addr_t buffer_list_dma_addr;
  193. unsigned int rx_buffer_count; /* count of total allocated Rx buffers */
  194. DMABUFFERENTRY *rx_buffer_list; /* list of receive buffer entries */
  195. unsigned int current_rx_buffer;
  196. int num_tx_dma_buffers; /* number of tx dma frames required */
  197. int tx_dma_buffers_used;
  198. unsigned int tx_buffer_count; /* count of total allocated Tx buffers */
  199. DMABUFFERENTRY *tx_buffer_list; /* list of transmit buffer entries */
  200. int start_tx_dma_buffer; /* tx dma buffer to start tx dma operation */
  201. int current_tx_buffer; /* next tx dma buffer to be loaded */
  202. unsigned char *intermediate_rxbuffer;
  203. int num_tx_holding_buffers; /* number of tx holding buffer allocated */
  204. int get_tx_holding_index; /* next tx holding buffer for adapter to load */
  205. int put_tx_holding_index; /* next tx holding buffer to store user request */
  206. int tx_holding_count; /* number of tx holding buffers waiting */
  207. struct tx_holding_buffer tx_holding_buffers[MAX_TX_HOLDING_BUFFERS];
  208. bool rx_enabled;
  209. bool rx_overflow;
  210. bool rx_rcc_underrun;
  211. bool tx_enabled;
  212. bool tx_active;
  213. u32 idle_mode;
  214. u16 cmr_value;
  215. u16 tcsr_value;
  216. char device_name[25]; /* device instance name */
  217. unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
  218. unsigned char bus; /* expansion bus number (zero based) */
  219. unsigned char function; /* PCI device number */
  220. unsigned int io_base; /* base I/O address of adapter */
  221. unsigned int io_addr_size; /* size of the I/O address range */
  222. bool io_addr_requested; /* true if I/O address requested */
  223. unsigned int irq_level; /* interrupt level */
  224. unsigned long irq_flags;
  225. bool irq_requested; /* true if IRQ requested */
  226. unsigned int dma_level; /* DMA channel */
  227. bool dma_requested; /* true if dma channel requested */
  228. u16 mbre_bit;
  229. u16 loopback_bits;
  230. u16 usc_idle_mode;
  231. MGSL_PARAMS params; /* communications parameters */
  232. unsigned char serial_signals; /* current serial signal states */
  233. bool irq_occurred; /* for diagnostics use */
  234. unsigned int init_error; /* Initialization startup error (DIAGS) */
  235. int fDiagnosticsmode; /* Driver in Diagnostic mode? (DIAGS) */
  236. u32 last_mem_alloc;
  237. unsigned char* memory_base; /* shared memory address (PCI only) */
  238. u32 phys_memory_base;
  239. bool shared_mem_requested;
  240. unsigned char* lcr_base; /* local config registers (PCI only) */
  241. u32 phys_lcr_base;
  242. u32 lcr_offset;
  243. bool lcr_mem_requested;
  244. u32 misc_ctrl_value;
  245. char *flag_buf;
  246. bool drop_rts_on_tx_done;
  247. bool loopmode_insert_requested;
  248. bool loopmode_send_done_requested;
  249. struct _input_signal_events input_signal_events;
  250. /* generic HDLC device parts */
  251. int netcount;
  252. spinlock_t netlock;
  253. #if SYNCLINK_GENERIC_HDLC
  254. struct net_device *netdev;
  255. #endif
  256. };
  257. #define MGSL_MAGIC 0x5401
  258. /*
  259. * The size of the serial xmit buffer is 1 page, or 4096 bytes
  260. */
  261. #ifndef SERIAL_XMIT_SIZE
  262. #define SERIAL_XMIT_SIZE 4096
  263. #endif
  264. /*
  265. * These macros define the offsets used in calculating the
  266. * I/O address of the specified USC registers.
  267. */
  268. #define DCPIN 2 /* Bit 1 of I/O address */
  269. #define SDPIN 4 /* Bit 2 of I/O address */
  270. #define DCAR 0 /* DMA command/address register */
  271. #define CCAR SDPIN /* channel command/address register */
  272. #define DATAREG DCPIN + SDPIN /* serial data register */
  273. #define MSBONLY 0x41
  274. #define LSBONLY 0x40
  275. /*
  276. * These macros define the register address (ordinal number)
  277. * used for writing address/value pairs to the USC.
  278. */
  279. #define CMR 0x02 /* Channel mode Register */
  280. #define CCSR 0x04 /* Channel Command/status Register */
  281. #define CCR 0x06 /* Channel Control Register */
  282. #define PSR 0x08 /* Port status Register */
  283. #define PCR 0x0a /* Port Control Register */
  284. #define TMDR 0x0c /* Test mode Data Register */
  285. #define TMCR 0x0e /* Test mode Control Register */
  286. #define CMCR 0x10 /* Clock mode Control Register */
  287. #define HCR 0x12 /* Hardware Configuration Register */
  288. #define IVR 0x14 /* Interrupt Vector Register */
  289. #define IOCR 0x16 /* Input/Output Control Register */
  290. #define ICR 0x18 /* Interrupt Control Register */
  291. #define DCCR 0x1a /* Daisy Chain Control Register */
  292. #define MISR 0x1c /* Misc Interrupt status Register */
  293. #define SICR 0x1e /* status Interrupt Control Register */
  294. #define RDR 0x20 /* Receive Data Register */
  295. #define RMR 0x22 /* Receive mode Register */
  296. #define RCSR 0x24 /* Receive Command/status Register */
  297. #define RICR 0x26 /* Receive Interrupt Control Register */
  298. #define RSR 0x28 /* Receive Sync Register */
  299. #define RCLR 0x2a /* Receive count Limit Register */
  300. #define RCCR 0x2c /* Receive Character count Register */
  301. #define TC0R 0x2e /* Time Constant 0 Register */
  302. #define TDR 0x30 /* Transmit Data Register */
  303. #define TMR 0x32 /* Transmit mode Register */
  304. #define TCSR 0x34 /* Transmit Command/status Register */
  305. #define TICR 0x36 /* Transmit Interrupt Control Register */
  306. #define TSR 0x38 /* Transmit Sync Register */
  307. #define TCLR 0x3a /* Transmit count Limit Register */
  308. #define TCCR 0x3c /* Transmit Character count Register */
  309. #define TC1R 0x3e /* Time Constant 1 Register */
  310. /*
  311. * MACRO DEFINITIONS FOR DMA REGISTERS
  312. */
  313. #define DCR 0x06 /* DMA Control Register (shared) */
  314. #define DACR 0x08 /* DMA Array count Register (shared) */
  315. #define BDCR 0x12 /* Burst/Dwell Control Register (shared) */
  316. #define DIVR 0x14 /* DMA Interrupt Vector Register (shared) */
  317. #define DICR 0x18 /* DMA Interrupt Control Register (shared) */
  318. #define CDIR 0x1a /* Clear DMA Interrupt Register (shared) */
  319. #define SDIR 0x1c /* Set DMA Interrupt Register (shared) */
  320. #define TDMR 0x02 /* Transmit DMA mode Register */
  321. #define TDIAR 0x1e /* Transmit DMA Interrupt Arm Register */
  322. #define TBCR 0x2a /* Transmit Byte count Register */
  323. #define TARL 0x2c /* Transmit Address Register (low) */
  324. #define TARU 0x2e /* Transmit Address Register (high) */
  325. #define NTBCR 0x3a /* Next Transmit Byte count Register */
  326. #define NTARL 0x3c /* Next Transmit Address Register (low) */
  327. #define NTARU 0x3e /* Next Transmit Address Register (high) */
  328. #define RDMR 0x82 /* Receive DMA mode Register (non-shared) */
  329. #define RDIAR 0x9e /* Receive DMA Interrupt Arm Register */
  330. #define RBCR 0xaa /* Receive Byte count Register */
  331. #define RARL 0xac /* Receive Address Register (low) */
  332. #define RARU 0xae /* Receive Address Register (high) */
  333. #define NRBCR 0xba /* Next Receive Byte count Register */
  334. #define NRARL 0xbc /* Next Receive Address Register (low) */
  335. #define NRARU 0xbe /* Next Receive Address Register (high) */
  336. /*
  337. * MACRO DEFINITIONS FOR MODEM STATUS BITS
  338. */
  339. #define MODEMSTATUS_DTR 0x80
  340. #define MODEMSTATUS_DSR 0x40
  341. #define MODEMSTATUS_RTS 0x20
  342. #define MODEMSTATUS_CTS 0x10
  343. #define MODEMSTATUS_RI 0x04
  344. #define MODEMSTATUS_DCD 0x01
  345. /*
  346. * Channel Command/Address Register (CCAR) Command Codes
  347. */
  348. #define RTCmd_Null 0x0000
  349. #define RTCmd_ResetHighestIus 0x1000
  350. #define RTCmd_TriggerChannelLoadDma 0x2000
  351. #define RTCmd_TriggerRxDma 0x2800
  352. #define RTCmd_TriggerTxDma 0x3000
  353. #define RTCmd_TriggerRxAndTxDma 0x3800
  354. #define RTCmd_PurgeRxFifo 0x4800
  355. #define RTCmd_PurgeTxFifo 0x5000
  356. #define RTCmd_PurgeRxAndTxFifo 0x5800
  357. #define RTCmd_LoadRcc 0x6800
  358. #define RTCmd_LoadTcc 0x7000
  359. #define RTCmd_LoadRccAndTcc 0x7800
  360. #define RTCmd_LoadTC0 0x8800
  361. #define RTCmd_LoadTC1 0x9000
  362. #define RTCmd_LoadTC0AndTC1 0x9800
  363. #define RTCmd_SerialDataLSBFirst 0xa000
  364. #define RTCmd_SerialDataMSBFirst 0xa800
  365. #define RTCmd_SelectBigEndian 0xb000
  366. #define RTCmd_SelectLittleEndian 0xb800
  367. /*
  368. * DMA Command/Address Register (DCAR) Command Codes
  369. */
  370. #define DmaCmd_Null 0x0000
  371. #define DmaCmd_ResetTxChannel 0x1000
  372. #define DmaCmd_ResetRxChannel 0x1200
  373. #define DmaCmd_StartTxChannel 0x2000
  374. #define DmaCmd_StartRxChannel 0x2200
  375. #define DmaCmd_ContinueTxChannel 0x3000
  376. #define DmaCmd_ContinueRxChannel 0x3200
  377. #define DmaCmd_PauseTxChannel 0x4000
  378. #define DmaCmd_PauseRxChannel 0x4200
  379. #define DmaCmd_AbortTxChannel 0x5000
  380. #define DmaCmd_AbortRxChannel 0x5200
  381. #define DmaCmd_InitTxChannel 0x7000
  382. #define DmaCmd_InitRxChannel 0x7200
  383. #define DmaCmd_ResetHighestDmaIus 0x8000
  384. #define DmaCmd_ResetAllChannels 0x9000
  385. #define DmaCmd_StartAllChannels 0xa000
  386. #define DmaCmd_ContinueAllChannels 0xb000
  387. #define DmaCmd_PauseAllChannels 0xc000
  388. #define DmaCmd_AbortAllChannels 0xd000
  389. #define DmaCmd_InitAllChannels 0xf000
  390. #define TCmd_Null 0x0000
  391. #define TCmd_ClearTxCRC 0x2000
  392. #define TCmd_SelectTicrTtsaData 0x4000
  393. #define TCmd_SelectTicrTxFifostatus 0x5000
  394. #define TCmd_SelectTicrIntLevel 0x6000
  395. #define TCmd_SelectTicrdma_level 0x7000
  396. #define TCmd_SendFrame 0x8000
  397. #define TCmd_SendAbort 0x9000
  398. #define TCmd_EnableDleInsertion 0xc000
  399. #define TCmd_DisableDleInsertion 0xd000
  400. #define TCmd_ClearEofEom 0xe000
  401. #define TCmd_SetEofEom 0xf000
  402. #define RCmd_Null 0x0000
  403. #define RCmd_ClearRxCRC 0x2000
  404. #define RCmd_EnterHuntmode 0x3000
  405. #define RCmd_SelectRicrRtsaData 0x4000
  406. #define RCmd_SelectRicrRxFifostatus 0x5000
  407. #define RCmd_SelectRicrIntLevel 0x6000
  408. #define RCmd_SelectRicrdma_level 0x7000
  409. /*
  410. * Bits for enabling and disabling IRQs in Interrupt Control Register (ICR)
  411. */
  412. #define RECEIVE_STATUS BIT5
  413. #define RECEIVE_DATA BIT4
  414. #define TRANSMIT_STATUS BIT3
  415. #define TRANSMIT_DATA BIT2
  416. #define IO_PIN BIT1
  417. #define MISC BIT0
  418. /*
  419. * Receive status Bits in Receive Command/status Register RCSR
  420. */
  421. #define RXSTATUS_SHORT_FRAME BIT8
  422. #define RXSTATUS_CODE_VIOLATION BIT8
  423. #define RXSTATUS_EXITED_HUNT BIT7
  424. #define RXSTATUS_IDLE_RECEIVED BIT6
  425. #define RXSTATUS_BREAK_RECEIVED BIT5
  426. #define RXSTATUS_ABORT_RECEIVED BIT5
  427. #define RXSTATUS_RXBOUND BIT4
  428. #define RXSTATUS_CRC_ERROR BIT3
  429. #define RXSTATUS_FRAMING_ERROR BIT3
  430. #define RXSTATUS_ABORT BIT2
  431. #define RXSTATUS_PARITY_ERROR BIT2
  432. #define RXSTATUS_OVERRUN BIT1
  433. #define RXSTATUS_DATA_AVAILABLE BIT0
  434. #define RXSTATUS_ALL 0x01f6
  435. #define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
  436. /*
  437. * Values for setting transmit idle mode in
  438. * Transmit Control/status Register (TCSR)
  439. */
  440. #define IDLEMODE_FLAGS 0x0000
  441. #define IDLEMODE_ALT_ONE_ZERO 0x0100
  442. #define IDLEMODE_ZERO 0x0200
  443. #define IDLEMODE_ONE 0x0300
  444. #define IDLEMODE_ALT_MARK_SPACE 0x0500
  445. #define IDLEMODE_SPACE 0x0600
  446. #define IDLEMODE_MARK 0x0700
  447. #define IDLEMODE_MASK 0x0700
  448. /*
  449. * IUSC revision identifiers
  450. */
  451. #define IUSC_SL1660 0x4d44
  452. #define IUSC_PRE_SL1660 0x4553
  453. /*
  454. * Transmit status Bits in Transmit Command/status Register (TCSR)
  455. */
  456. #define TCSR_PRESERVE 0x0F00
  457. #define TCSR_UNDERWAIT BIT11
  458. #define TXSTATUS_PREAMBLE_SENT BIT7
  459. #define TXSTATUS_IDLE_SENT BIT6
  460. #define TXSTATUS_ABORT_SENT BIT5
  461. #define TXSTATUS_EOF_SENT BIT4
  462. #define TXSTATUS_EOM_SENT BIT4
  463. #define TXSTATUS_CRC_SENT BIT3
  464. #define TXSTATUS_ALL_SENT BIT2
  465. #define TXSTATUS_UNDERRUN BIT1
  466. #define TXSTATUS_FIFO_EMPTY BIT0
  467. #define TXSTATUS_ALL 0x00fa
  468. #define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF)) )
  469. #define MISCSTATUS_RXC_LATCHED BIT15
  470. #define MISCSTATUS_RXC BIT14
  471. #define MISCSTATUS_TXC_LATCHED BIT13
  472. #define MISCSTATUS_TXC BIT12
  473. #define MISCSTATUS_RI_LATCHED BIT11
  474. #define MISCSTATUS_RI BIT10
  475. #define MISCSTATUS_DSR_LATCHED BIT9
  476. #define MISCSTATUS_DSR BIT8
  477. #define MISCSTATUS_DCD_LATCHED BIT7
  478. #define MISCSTATUS_DCD BIT6
  479. #define MISCSTATUS_CTS_LATCHED BIT5
  480. #define MISCSTATUS_CTS BIT4
  481. #define MISCSTATUS_RCC_UNDERRUN BIT3
  482. #define MISCSTATUS_DPLL_NO_SYNC BIT2
  483. #define MISCSTATUS_BRG1_ZERO BIT1
  484. #define MISCSTATUS_BRG0_ZERO BIT0
  485. #define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
  486. #define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
  487. #define SICR_RXC_ACTIVE BIT15
  488. #define SICR_RXC_INACTIVE BIT14
  489. #define SICR_RXC (BIT15|BIT14)
  490. #define SICR_TXC_ACTIVE BIT13
  491. #define SICR_TXC_INACTIVE BIT12
  492. #define SICR_TXC (BIT13|BIT12)
  493. #define SICR_RI_ACTIVE BIT11
  494. #define SICR_RI_INACTIVE BIT10
  495. #define SICR_RI (BIT11|BIT10)
  496. #define SICR_DSR_ACTIVE BIT9
  497. #define SICR_DSR_INACTIVE BIT8
  498. #define SICR_DSR (BIT9|BIT8)
  499. #define SICR_DCD_ACTIVE BIT7
  500. #define SICR_DCD_INACTIVE BIT6
  501. #define SICR_DCD (BIT7|BIT6)
  502. #define SICR_CTS_ACTIVE BIT5
  503. #define SICR_CTS_INACTIVE BIT4
  504. #define SICR_CTS (BIT5|BIT4)
  505. #define SICR_RCC_UNDERFLOW BIT3
  506. #define SICR_DPLL_NO_SYNC BIT2
  507. #define SICR_BRG1_ZERO BIT1
  508. #define SICR_BRG0_ZERO BIT0
  509. void usc_DisableMasterIrqBit( struct mgsl_struct *info );
  510. void usc_EnableMasterIrqBit( struct mgsl_struct *info );
  511. void usc_EnableInterrupts( struct mgsl_struct *info, u16 IrqMask );
  512. void usc_DisableInterrupts( struct mgsl_struct *info, u16 IrqMask );
  513. void usc_ClearIrqPendingBits( struct mgsl_struct *info, u16 IrqMask );
  514. #define usc_EnableInterrupts( a, b ) \
  515. usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
  516. #define usc_DisableInterrupts( a, b ) \
  517. usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
  518. #define usc_EnableMasterIrqBit(a) \
  519. usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
  520. #define usc_DisableMasterIrqBit(a) \
  521. usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
  522. #define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
  523. /*
  524. * Transmit status Bits in Transmit Control status Register (TCSR)
  525. * and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0)
  526. */
  527. #define TXSTATUS_PREAMBLE_SENT BIT7
  528. #define TXSTATUS_IDLE_SENT BIT6
  529. #define TXSTATUS_ABORT_SENT BIT5
  530. #define TXSTATUS_EOF BIT4
  531. #define TXSTATUS_CRC_SENT BIT3
  532. #define TXSTATUS_ALL_SENT BIT2
  533. #define TXSTATUS_UNDERRUN BIT1
  534. #define TXSTATUS_FIFO_EMPTY BIT0
  535. #define DICR_MASTER BIT15
  536. #define DICR_TRANSMIT BIT0
  537. #define DICR_RECEIVE BIT1
  538. #define usc_EnableDmaInterrupts(a,b) \
  539. usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) | (b)) )
  540. #define usc_DisableDmaInterrupts(a,b) \
  541. usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) & ~(b)) )
  542. #define usc_EnableStatusIrqs(a,b) \
  543. usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
  544. #define usc_DisablestatusIrqs(a,b) \
  545. usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
  546. /* Transmit status Bits in Transmit Control status Register (TCSR) */
  547. /* and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0) */
  548. #define DISABLE_UNCONDITIONAL 0
  549. #define DISABLE_END_OF_FRAME 1
  550. #define ENABLE_UNCONDITIONAL 2
  551. #define ENABLE_AUTO_CTS 3
  552. #define ENABLE_AUTO_DCD 3
  553. #define usc_EnableTransmitter(a,b) \
  554. usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
  555. #define usc_EnableReceiver(a,b) \
  556. usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
  557. static u16 usc_InDmaReg( struct mgsl_struct *info, u16 Port );
  558. static void usc_OutDmaReg( struct mgsl_struct *info, u16 Port, u16 Value );
  559. static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd );
  560. static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
  561. static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
  562. static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd );
  563. void usc_RCmd( struct mgsl_struct *info, u16 Cmd );
  564. void usc_TCmd( struct mgsl_struct *info, u16 Cmd );
  565. #define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
  566. #define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
  567. #define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
  568. static void usc_process_rxoverrun_sync( struct mgsl_struct *info );
  569. static void usc_start_receiver( struct mgsl_struct *info );
  570. static void usc_stop_receiver( struct mgsl_struct *info );
  571. static void usc_start_transmitter( struct mgsl_struct *info );
  572. static void usc_stop_transmitter( struct mgsl_struct *info );
  573. static void usc_set_txidle( struct mgsl_struct *info );
  574. static void usc_load_txfifo( struct mgsl_struct *info );
  575. static void usc_enable_aux_clock( struct mgsl_struct *info, u32 DataRate );
  576. static void usc_enable_loopback( struct mgsl_struct *info, int enable );
  577. static void usc_get_serial_signals( struct mgsl_struct *info );
  578. static void usc_set_serial_signals( struct mgsl_struct *info );
  579. static void usc_reset( struct mgsl_struct *info );
  580. static void usc_set_sync_mode( struct mgsl_struct *info );
  581. static void usc_set_sdlc_mode( struct mgsl_struct *info );
  582. static void usc_set_async_mode( struct mgsl_struct *info );
  583. static void usc_enable_async_clock( struct mgsl_struct *info, u32 DataRate );
  584. static void usc_loopback_frame( struct mgsl_struct *info );
  585. static void mgsl_tx_timeout(struct timer_list *t);
  586. static void usc_loopmode_cancel_transmit( struct mgsl_struct * info );
  587. static void usc_loopmode_insert_request( struct mgsl_struct * info );
  588. static int usc_loopmode_active( struct mgsl_struct * info);
  589. static void usc_loopmode_send_done( struct mgsl_struct * info );
  590. static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg);
  591. #if SYNCLINK_GENERIC_HDLC
  592. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  593. static void hdlcdev_tx_done(struct mgsl_struct *info);
  594. static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size);
  595. static int hdlcdev_init(struct mgsl_struct *info);
  596. static void hdlcdev_exit(struct mgsl_struct *info);
  597. #endif
  598. /*
  599. * Defines a BUS descriptor value for the PCI adapter
  600. * local bus address ranges.
  601. */
  602. #define BUS_DESCRIPTOR( WrHold, WrDly, RdDly, Nwdd, Nwad, Nxda, Nrdd, Nrad ) \
  603. (0x00400020 + \
  604. ((WrHold) << 30) + \
  605. ((WrDly) << 28) + \
  606. ((RdDly) << 26) + \
  607. ((Nwdd) << 20) + \
  608. ((Nwad) << 15) + \
  609. ((Nxda) << 13) + \
  610. ((Nrdd) << 11) + \
  611. ((Nrad) << 6) )
  612. static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit);
  613. /*
  614. * Adapter diagnostic routines
  615. */
  616. static bool mgsl_register_test( struct mgsl_struct *info );
  617. static bool mgsl_irq_test( struct mgsl_struct *info );
  618. static bool mgsl_dma_test( struct mgsl_struct *info );
  619. static bool mgsl_memory_test( struct mgsl_struct *info );
  620. static int mgsl_adapter_test( struct mgsl_struct *info );
  621. /*
  622. * device and resource management routines
  623. */
  624. static int mgsl_claim_resources(struct mgsl_struct *info);
  625. static void mgsl_release_resources(struct mgsl_struct *info);
  626. static void mgsl_add_device(struct mgsl_struct *info);
  627. static struct mgsl_struct* mgsl_allocate_device(void);
  628. /*
  629. * DMA buffer manupulation functions.
  630. */
  631. static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex );
  632. static bool mgsl_get_rx_frame( struct mgsl_struct *info );
  633. static bool mgsl_get_raw_rx_frame( struct mgsl_struct *info );
  634. static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info );
  635. static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info );
  636. static int num_free_tx_dma_buffers(struct mgsl_struct *info);
  637. static void mgsl_load_tx_dma_buffer( struct mgsl_struct *info, const char *Buffer, unsigned int BufferSize);
  638. static void mgsl_load_pci_memory(char* TargetPtr, const char* SourcePtr, unsigned short count);
  639. /*
  640. * DMA and Shared Memory buffer allocation and formatting
  641. */
  642. static int mgsl_allocate_dma_buffers(struct mgsl_struct *info);
  643. static void mgsl_free_dma_buffers(struct mgsl_struct *info);
  644. static int mgsl_alloc_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
  645. static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
  646. static int mgsl_alloc_buffer_list_memory(struct mgsl_struct *info);
  647. static void mgsl_free_buffer_list_memory(struct mgsl_struct *info);
  648. static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info);
  649. static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info);
  650. static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info);
  651. static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info);
  652. static bool load_next_tx_holding_buffer(struct mgsl_struct *info);
  653. static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize);
  654. /*
  655. * Bottom half interrupt handlers
  656. */
  657. static void mgsl_bh_handler(struct work_struct *work);
  658. static void mgsl_bh_receive(struct mgsl_struct *info);
  659. static void mgsl_bh_transmit(struct mgsl_struct *info);
  660. static void mgsl_bh_status(struct mgsl_struct *info);
  661. /*
  662. * Interrupt handler routines and dispatch table.
  663. */
  664. static void mgsl_isr_null( struct mgsl_struct *info );
  665. static void mgsl_isr_transmit_data( struct mgsl_struct *info );
  666. static void mgsl_isr_receive_data( struct mgsl_struct *info );
  667. static void mgsl_isr_receive_status( struct mgsl_struct *info );
  668. static void mgsl_isr_transmit_status( struct mgsl_struct *info );
  669. static void mgsl_isr_io_pin( struct mgsl_struct *info );
  670. static void mgsl_isr_misc( struct mgsl_struct *info );
  671. static void mgsl_isr_receive_dma( struct mgsl_struct *info );
  672. static void mgsl_isr_transmit_dma( struct mgsl_struct *info );
  673. typedef void (*isr_dispatch_func)(struct mgsl_struct *);
  674. static isr_dispatch_func UscIsrTable[7] =
  675. {
  676. mgsl_isr_null,
  677. mgsl_isr_misc,
  678. mgsl_isr_io_pin,
  679. mgsl_isr_transmit_data,
  680. mgsl_isr_transmit_status,
  681. mgsl_isr_receive_data,
  682. mgsl_isr_receive_status
  683. };
  684. /*
  685. * ioctl call handlers
  686. */
  687. static int tiocmget(struct tty_struct *tty);
  688. static int tiocmset(struct tty_struct *tty,
  689. unsigned int set, unsigned int clear);
  690. static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount
  691. __user *user_icount);
  692. static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params);
  693. static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params);
  694. static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode);
  695. static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode);
  696. static int mgsl_txenable(struct mgsl_struct * info, int enable);
  697. static int mgsl_txabort(struct mgsl_struct * info);
  698. static int mgsl_rxenable(struct mgsl_struct * info, int enable);
  699. static int mgsl_wait_event(struct mgsl_struct * info, int __user *mask);
  700. static int mgsl_loopmode_send_done( struct mgsl_struct * info );
  701. /* set non-zero on successful registration with PCI subsystem */
  702. static bool pci_registered;
  703. /*
  704. * Global linked list of SyncLink devices
  705. */
  706. static struct mgsl_struct *mgsl_device_list;
  707. static int mgsl_device_count;
  708. /*
  709. * Set this param to non-zero to load eax with the
  710. * .text section address and breakpoint on module load.
  711. * This is useful for use with gdb and add-symbol-file command.
  712. */
  713. static bool break_on_load;
  714. /*
  715. * Driver major number, defaults to zero to get auto
  716. * assigned major number. May be forced as module parameter.
  717. */
  718. static int ttymajor;
  719. /*
  720. * Array of user specified options for ISA adapters.
  721. */
  722. static int io[MAX_ISA_DEVICES];
  723. static int irq[MAX_ISA_DEVICES];
  724. static int dma[MAX_ISA_DEVICES];
  725. static int debug_level;
  726. static int maxframe[MAX_TOTAL_DEVICES];
  727. static int txdmabufs[MAX_TOTAL_DEVICES];
  728. static int txholdbufs[MAX_TOTAL_DEVICES];
  729. module_param(break_on_load, bool, 0);
  730. module_param(ttymajor, int, 0);
  731. module_param_hw_array(io, int, ioport, NULL, 0);
  732. module_param_hw_array(irq, int, irq, NULL, 0);
  733. module_param_hw_array(dma, int, dma, NULL, 0);
  734. module_param(debug_level, int, 0);
  735. module_param_array(maxframe, int, NULL, 0);
  736. module_param_array(txdmabufs, int, NULL, 0);
  737. module_param_array(txholdbufs, int, NULL, 0);
  738. static char *driver_name = "SyncLink serial driver";
  739. static char *driver_version = "$Revision: 4.38 $";
  740. static int synclink_init_one (struct pci_dev *dev,
  741. const struct pci_device_id *ent);
  742. static void synclink_remove_one (struct pci_dev *dev);
  743. static const struct pci_device_id synclink_pci_tbl[] = {
  744. { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_USC, PCI_ANY_ID, PCI_ANY_ID, },
  745. { PCI_VENDOR_ID_MICROGATE, 0x0210, PCI_ANY_ID, PCI_ANY_ID, },
  746. { 0, }, /* terminate list */
  747. };
  748. MODULE_DEVICE_TABLE(pci, synclink_pci_tbl);
  749. MODULE_LICENSE("GPL");
  750. static struct pci_driver synclink_pci_driver = {
  751. .name = "synclink",
  752. .id_table = synclink_pci_tbl,
  753. .probe = synclink_init_one,
  754. .remove = synclink_remove_one,
  755. };
  756. static struct tty_driver *serial_driver;
  757. /* number of characters left in xmit buffer before we ask for more */
  758. #define WAKEUP_CHARS 256
  759. static void mgsl_change_params(struct mgsl_struct *info);
  760. static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout);
  761. /*
  762. * 1st function defined in .text section. Calling this function in
  763. * init_module() followed by a breakpoint allows a remote debugger
  764. * (gdb) to get the .text address for the add-symbol-file command.
  765. * This allows remote debugging of dynamically loadable modules.
  766. */
  767. static void* mgsl_get_text_ptr(void)
  768. {
  769. return mgsl_get_text_ptr;
  770. }
  771. static inline int mgsl_paranoia_check(struct mgsl_struct *info,
  772. char *name, const char *routine)
  773. {
  774. #ifdef MGSL_PARANOIA_CHECK
  775. static const char *badmagic =
  776. "Warning: bad magic number for mgsl struct (%s) in %s\n";
  777. static const char *badinfo =
  778. "Warning: null mgsl_struct for (%s) in %s\n";
  779. if (!info) {
  780. printk(badinfo, name, routine);
  781. return 1;
  782. }
  783. if (info->magic != MGSL_MAGIC) {
  784. printk(badmagic, name, routine);
  785. return 1;
  786. }
  787. #else
  788. if (!info)
  789. return 1;
  790. #endif
  791. return 0;
  792. }
  793. /**
  794. * line discipline callback wrappers
  795. *
  796. * The wrappers maintain line discipline references
  797. * while calling into the line discipline.
  798. *
  799. * ldisc_receive_buf - pass receive data to line discipline
  800. */
  801. static void ldisc_receive_buf(struct tty_struct *tty,
  802. const __u8 *data, char *flags, int count)
  803. {
  804. struct tty_ldisc *ld;
  805. if (!tty)
  806. return;
  807. ld = tty_ldisc_ref(tty);
  808. if (ld) {
  809. if (ld->ops->receive_buf)
  810. ld->ops->receive_buf(tty, data, flags, count);
  811. tty_ldisc_deref(ld);
  812. }
  813. }
  814. /* mgsl_stop() throttle (stop) transmitter
  815. *
  816. * Arguments: tty pointer to tty info structure
  817. * Return Value: None
  818. */
  819. static void mgsl_stop(struct tty_struct *tty)
  820. {
  821. struct mgsl_struct *info = tty->driver_data;
  822. unsigned long flags;
  823. if (mgsl_paranoia_check(info, tty->name, "mgsl_stop"))
  824. return;
  825. if ( debug_level >= DEBUG_LEVEL_INFO )
  826. printk("mgsl_stop(%s)\n",info->device_name);
  827. spin_lock_irqsave(&info->irq_spinlock,flags);
  828. if (info->tx_enabled)
  829. usc_stop_transmitter(info);
  830. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  831. } /* end of mgsl_stop() */
  832. /* mgsl_start() release (start) transmitter
  833. *
  834. * Arguments: tty pointer to tty info structure
  835. * Return Value: None
  836. */
  837. static void mgsl_start(struct tty_struct *tty)
  838. {
  839. struct mgsl_struct *info = tty->driver_data;
  840. unsigned long flags;
  841. if (mgsl_paranoia_check(info, tty->name, "mgsl_start"))
  842. return;
  843. if ( debug_level >= DEBUG_LEVEL_INFO )
  844. printk("mgsl_start(%s)\n",info->device_name);
  845. spin_lock_irqsave(&info->irq_spinlock,flags);
  846. if (!info->tx_enabled)
  847. usc_start_transmitter(info);
  848. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  849. } /* end of mgsl_start() */
  850. /*
  851. * Bottom half work queue access functions
  852. */
  853. /* mgsl_bh_action() Return next bottom half action to perform.
  854. * Return Value: BH action code or 0 if nothing to do.
  855. */
  856. static int mgsl_bh_action(struct mgsl_struct *info)
  857. {
  858. unsigned long flags;
  859. int rc = 0;
  860. spin_lock_irqsave(&info->irq_spinlock,flags);
  861. if (info->pending_bh & BH_RECEIVE) {
  862. info->pending_bh &= ~BH_RECEIVE;
  863. rc = BH_RECEIVE;
  864. } else if (info->pending_bh & BH_TRANSMIT) {
  865. info->pending_bh &= ~BH_TRANSMIT;
  866. rc = BH_TRANSMIT;
  867. } else if (info->pending_bh & BH_STATUS) {
  868. info->pending_bh &= ~BH_STATUS;
  869. rc = BH_STATUS;
  870. }
  871. if (!rc) {
  872. /* Mark BH routine as complete */
  873. info->bh_running = false;
  874. info->bh_requested = false;
  875. }
  876. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  877. return rc;
  878. }
  879. /*
  880. * Perform bottom half processing of work items queued by ISR.
  881. */
  882. static void mgsl_bh_handler(struct work_struct *work)
  883. {
  884. struct mgsl_struct *info =
  885. container_of(work, struct mgsl_struct, task);
  886. int action;
  887. if ( debug_level >= DEBUG_LEVEL_BH )
  888. printk( "%s(%d):mgsl_bh_handler(%s) entry\n",
  889. __FILE__,__LINE__,info->device_name);
  890. info->bh_running = true;
  891. while((action = mgsl_bh_action(info)) != 0) {
  892. /* Process work item */
  893. if ( debug_level >= DEBUG_LEVEL_BH )
  894. printk( "%s(%d):mgsl_bh_handler() work item action=%d\n",
  895. __FILE__,__LINE__,action);
  896. switch (action) {
  897. case BH_RECEIVE:
  898. mgsl_bh_receive(info);
  899. break;
  900. case BH_TRANSMIT:
  901. mgsl_bh_transmit(info);
  902. break;
  903. case BH_STATUS:
  904. mgsl_bh_status(info);
  905. break;
  906. default:
  907. /* unknown work item ID */
  908. printk("Unknown work item ID=%08X!\n", action);
  909. break;
  910. }
  911. }
  912. if ( debug_level >= DEBUG_LEVEL_BH )
  913. printk( "%s(%d):mgsl_bh_handler(%s) exit\n",
  914. __FILE__,__LINE__,info->device_name);
  915. }
  916. static void mgsl_bh_receive(struct mgsl_struct *info)
  917. {
  918. bool (*get_rx_frame)(struct mgsl_struct *info) =
  919. (info->params.mode == MGSL_MODE_HDLC ? mgsl_get_rx_frame : mgsl_get_raw_rx_frame);
  920. if ( debug_level >= DEBUG_LEVEL_BH )
  921. printk( "%s(%d):mgsl_bh_receive(%s)\n",
  922. __FILE__,__LINE__,info->device_name);
  923. do
  924. {
  925. if (info->rx_rcc_underrun) {
  926. unsigned long flags;
  927. spin_lock_irqsave(&info->irq_spinlock,flags);
  928. usc_start_receiver(info);
  929. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  930. return;
  931. }
  932. } while(get_rx_frame(info));
  933. }
  934. static void mgsl_bh_transmit(struct mgsl_struct *info)
  935. {
  936. struct tty_struct *tty = info->port.tty;
  937. unsigned long flags;
  938. if ( debug_level >= DEBUG_LEVEL_BH )
  939. printk( "%s(%d):mgsl_bh_transmit() entry on %s\n",
  940. __FILE__,__LINE__,info->device_name);
  941. if (tty)
  942. tty_wakeup(tty);
  943. /* if transmitter idle and loopmode_send_done_requested
  944. * then start echoing RxD to TxD
  945. */
  946. spin_lock_irqsave(&info->irq_spinlock,flags);
  947. if ( !info->tx_active && info->loopmode_send_done_requested )
  948. usc_loopmode_send_done( info );
  949. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  950. }
  951. static void mgsl_bh_status(struct mgsl_struct *info)
  952. {
  953. if ( debug_level >= DEBUG_LEVEL_BH )
  954. printk( "%s(%d):mgsl_bh_status() entry on %s\n",
  955. __FILE__,__LINE__,info->device_name);
  956. info->ri_chkcount = 0;
  957. info->dsr_chkcount = 0;
  958. info->dcd_chkcount = 0;
  959. info->cts_chkcount = 0;
  960. }
  961. /* mgsl_isr_receive_status()
  962. *
  963. * Service a receive status interrupt. The type of status
  964. * interrupt is indicated by the state of the RCSR.
  965. * This is only used for HDLC mode.
  966. *
  967. * Arguments: info pointer to device instance data
  968. * Return Value: None
  969. */
  970. static void mgsl_isr_receive_status( struct mgsl_struct *info )
  971. {
  972. u16 status = usc_InReg( info, RCSR );
  973. if ( debug_level >= DEBUG_LEVEL_ISR )
  974. printk("%s(%d):mgsl_isr_receive_status status=%04X\n",
  975. __FILE__,__LINE__,status);
  976. if ( (status & RXSTATUS_ABORT_RECEIVED) &&
  977. info->loopmode_insert_requested &&
  978. usc_loopmode_active(info) )
  979. {
  980. ++info->icount.rxabort;
  981. info->loopmode_insert_requested = false;
  982. /* clear CMR:13 to start echoing RxD to TxD */
  983. info->cmr_value &= ~BIT13;
  984. usc_OutReg(info, CMR, info->cmr_value);
  985. /* disable received abort irq (no longer required) */
  986. usc_OutReg(info, RICR,
  987. (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED));
  988. }
  989. if (status & (RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED)) {
  990. if (status & RXSTATUS_EXITED_HUNT)
  991. info->icount.exithunt++;
  992. if (status & RXSTATUS_IDLE_RECEIVED)
  993. info->icount.rxidle++;
  994. wake_up_interruptible(&info->event_wait_q);
  995. }
  996. if (status & RXSTATUS_OVERRUN){
  997. info->icount.rxover++;
  998. usc_process_rxoverrun_sync( info );
  999. }
  1000. usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
  1001. usc_UnlatchRxstatusBits( info, status );
  1002. } /* end of mgsl_isr_receive_status() */
  1003. /* mgsl_isr_transmit_status()
  1004. *
  1005. * Service a transmit status interrupt
  1006. * HDLC mode :end of transmit frame
  1007. * Async mode:all data is sent
  1008. * transmit status is indicated by bits in the TCSR.
  1009. *
  1010. * Arguments: info pointer to device instance data
  1011. * Return Value: None
  1012. */
  1013. static void mgsl_isr_transmit_status( struct mgsl_struct *info )
  1014. {
  1015. u16 status = usc_InReg( info, TCSR );
  1016. if ( debug_level >= DEBUG_LEVEL_ISR )
  1017. printk("%s(%d):mgsl_isr_transmit_status status=%04X\n",
  1018. __FILE__,__LINE__,status);
  1019. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
  1020. usc_UnlatchTxstatusBits( info, status );
  1021. if ( status & (TXSTATUS_UNDERRUN | TXSTATUS_ABORT_SENT) )
  1022. {
  1023. /* finished sending HDLC abort. This may leave */
  1024. /* the TxFifo with data from the aborted frame */
  1025. /* so purge the TxFifo. Also shutdown the DMA */
  1026. /* channel in case there is data remaining in */
  1027. /* the DMA buffer */
  1028. usc_DmaCmd( info, DmaCmd_ResetTxChannel );
  1029. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  1030. }
  1031. if ( status & TXSTATUS_EOF_SENT )
  1032. info->icount.txok++;
  1033. else if ( status & TXSTATUS_UNDERRUN )
  1034. info->icount.txunder++;
  1035. else if ( status & TXSTATUS_ABORT_SENT )
  1036. info->icount.txabort++;
  1037. else
  1038. info->icount.txunder++;
  1039. info->tx_active = false;
  1040. info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
  1041. del_timer(&info->tx_timer);
  1042. if ( info->drop_rts_on_tx_done ) {
  1043. usc_get_serial_signals( info );
  1044. if ( info->serial_signals & SerialSignal_RTS ) {
  1045. info->serial_signals &= ~SerialSignal_RTS;
  1046. usc_set_serial_signals( info );
  1047. }
  1048. info->drop_rts_on_tx_done = false;
  1049. }
  1050. #if SYNCLINK_GENERIC_HDLC
  1051. if (info->netcount)
  1052. hdlcdev_tx_done(info);
  1053. else
  1054. #endif
  1055. {
  1056. if (info->port.tty->stopped || info->port.tty->hw_stopped) {
  1057. usc_stop_transmitter(info);
  1058. return;
  1059. }
  1060. info->pending_bh |= BH_TRANSMIT;
  1061. }
  1062. } /* end of mgsl_isr_transmit_status() */
  1063. /* mgsl_isr_io_pin()
  1064. *
  1065. * Service an Input/Output pin interrupt. The type of
  1066. * interrupt is indicated by bits in the MISR
  1067. *
  1068. * Arguments: info pointer to device instance data
  1069. * Return Value: None
  1070. */
  1071. static void mgsl_isr_io_pin( struct mgsl_struct *info )
  1072. {
  1073. struct mgsl_icount *icount;
  1074. u16 status = usc_InReg( info, MISR );
  1075. if ( debug_level >= DEBUG_LEVEL_ISR )
  1076. printk("%s(%d):mgsl_isr_io_pin status=%04X\n",
  1077. __FILE__,__LINE__,status);
  1078. usc_ClearIrqPendingBits( info, IO_PIN );
  1079. usc_UnlatchIostatusBits( info, status );
  1080. if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
  1081. MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
  1082. icount = &info->icount;
  1083. /* update input line counters */
  1084. if (status & MISCSTATUS_RI_LATCHED) {
  1085. if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  1086. usc_DisablestatusIrqs(info,SICR_RI);
  1087. icount->rng++;
  1088. if ( status & MISCSTATUS_RI )
  1089. info->input_signal_events.ri_up++;
  1090. else
  1091. info->input_signal_events.ri_down++;
  1092. }
  1093. if (status & MISCSTATUS_DSR_LATCHED) {
  1094. if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  1095. usc_DisablestatusIrqs(info,SICR_DSR);
  1096. icount->dsr++;
  1097. if ( status & MISCSTATUS_DSR )
  1098. info->input_signal_events.dsr_up++;
  1099. else
  1100. info->input_signal_events.dsr_down++;
  1101. }
  1102. if (status & MISCSTATUS_DCD_LATCHED) {
  1103. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  1104. usc_DisablestatusIrqs(info,SICR_DCD);
  1105. icount->dcd++;
  1106. if (status & MISCSTATUS_DCD) {
  1107. info->input_signal_events.dcd_up++;
  1108. } else
  1109. info->input_signal_events.dcd_down++;
  1110. #if SYNCLINK_GENERIC_HDLC
  1111. if (info->netcount) {
  1112. if (status & MISCSTATUS_DCD)
  1113. netif_carrier_on(info->netdev);
  1114. else
  1115. netif_carrier_off(info->netdev);
  1116. }
  1117. #endif
  1118. }
  1119. if (status & MISCSTATUS_CTS_LATCHED)
  1120. {
  1121. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  1122. usc_DisablestatusIrqs(info,SICR_CTS);
  1123. icount->cts++;
  1124. if ( status & MISCSTATUS_CTS )
  1125. info->input_signal_events.cts_up++;
  1126. else
  1127. info->input_signal_events.cts_down++;
  1128. }
  1129. wake_up_interruptible(&info->status_event_wait_q);
  1130. wake_up_interruptible(&info->event_wait_q);
  1131. if (tty_port_check_carrier(&info->port) &&
  1132. (status & MISCSTATUS_DCD_LATCHED) ) {
  1133. if ( debug_level >= DEBUG_LEVEL_ISR )
  1134. printk("%s CD now %s...", info->device_name,
  1135. (status & MISCSTATUS_DCD) ? "on" : "off");
  1136. if (status & MISCSTATUS_DCD)
  1137. wake_up_interruptible(&info->port.open_wait);
  1138. else {
  1139. if ( debug_level >= DEBUG_LEVEL_ISR )
  1140. printk("doing serial hangup...");
  1141. if (info->port.tty)
  1142. tty_hangup(info->port.tty);
  1143. }
  1144. }
  1145. if (tty_port_cts_enabled(&info->port) &&
  1146. (status & MISCSTATUS_CTS_LATCHED) ) {
  1147. if (info->port.tty->hw_stopped) {
  1148. if (status & MISCSTATUS_CTS) {
  1149. if ( debug_level >= DEBUG_LEVEL_ISR )
  1150. printk("CTS tx start...");
  1151. info->port.tty->hw_stopped = 0;
  1152. usc_start_transmitter(info);
  1153. info->pending_bh |= BH_TRANSMIT;
  1154. return;
  1155. }
  1156. } else {
  1157. if (!(status & MISCSTATUS_CTS)) {
  1158. if ( debug_level >= DEBUG_LEVEL_ISR )
  1159. printk("CTS tx stop...");
  1160. if (info->port.tty)
  1161. info->port.tty->hw_stopped = 1;
  1162. usc_stop_transmitter(info);
  1163. }
  1164. }
  1165. }
  1166. }
  1167. info->pending_bh |= BH_STATUS;
  1168. /* for diagnostics set IRQ flag */
  1169. if ( status & MISCSTATUS_TXC_LATCHED ){
  1170. usc_OutReg( info, SICR,
  1171. (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) );
  1172. usc_UnlatchIostatusBits( info, MISCSTATUS_TXC_LATCHED );
  1173. info->irq_occurred = true;
  1174. }
  1175. } /* end of mgsl_isr_io_pin() */
  1176. /* mgsl_isr_transmit_data()
  1177. *
  1178. * Service a transmit data interrupt (async mode only).
  1179. *
  1180. * Arguments: info pointer to device instance data
  1181. * Return Value: None
  1182. */
  1183. static void mgsl_isr_transmit_data( struct mgsl_struct *info )
  1184. {
  1185. if ( debug_level >= DEBUG_LEVEL_ISR )
  1186. printk("%s(%d):mgsl_isr_transmit_data xmit_cnt=%d\n",
  1187. __FILE__,__LINE__,info->xmit_cnt);
  1188. usc_ClearIrqPendingBits( info, TRANSMIT_DATA );
  1189. if (info->port.tty->stopped || info->port.tty->hw_stopped) {
  1190. usc_stop_transmitter(info);
  1191. return;
  1192. }
  1193. if ( info->xmit_cnt )
  1194. usc_load_txfifo( info );
  1195. else
  1196. info->tx_active = false;
  1197. if (info->xmit_cnt < WAKEUP_CHARS)
  1198. info->pending_bh |= BH_TRANSMIT;
  1199. } /* end of mgsl_isr_transmit_data() */
  1200. /* mgsl_isr_receive_data()
  1201. *
  1202. * Service a receive data interrupt. This occurs
  1203. * when operating in asynchronous interrupt transfer mode.
  1204. * The receive data FIFO is flushed to the receive data buffers.
  1205. *
  1206. * Arguments: info pointer to device instance data
  1207. * Return Value: None
  1208. */
  1209. static void mgsl_isr_receive_data( struct mgsl_struct *info )
  1210. {
  1211. int Fifocount;
  1212. u16 status;
  1213. int work = 0;
  1214. unsigned char DataByte;
  1215. struct mgsl_icount *icount = &info->icount;
  1216. if ( debug_level >= DEBUG_LEVEL_ISR )
  1217. printk("%s(%d):mgsl_isr_receive_data\n",
  1218. __FILE__,__LINE__);
  1219. usc_ClearIrqPendingBits( info, RECEIVE_DATA );
  1220. /* select FIFO status for RICR readback */
  1221. usc_RCmd( info, RCmd_SelectRicrRxFifostatus );
  1222. /* clear the Wordstatus bit so that status readback */
  1223. /* only reflects the status of this byte */
  1224. usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 ));
  1225. /* flush the receive FIFO */
  1226. while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) {
  1227. int flag;
  1228. /* read one byte from RxFIFO */
  1229. outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY),
  1230. info->io_base + CCAR );
  1231. DataByte = inb( info->io_base + CCAR );
  1232. /* get the status of the received byte */
  1233. status = usc_InReg(info, RCSR);
  1234. if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
  1235. RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) )
  1236. usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
  1237. icount->rx++;
  1238. flag = 0;
  1239. if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
  1240. RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) ) {
  1241. printk("rxerr=%04X\n",status);
  1242. /* update error statistics */
  1243. if ( status & RXSTATUS_BREAK_RECEIVED ) {
  1244. status &= ~(RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR);
  1245. icount->brk++;
  1246. } else if (status & RXSTATUS_PARITY_ERROR)
  1247. icount->parity++;
  1248. else if (status & RXSTATUS_FRAMING_ERROR)
  1249. icount->frame++;
  1250. else if (status & RXSTATUS_OVERRUN) {
  1251. /* must issue purge fifo cmd before */
  1252. /* 16C32 accepts more receive chars */
  1253. usc_RTCmd(info,RTCmd_PurgeRxFifo);
  1254. icount->overrun++;
  1255. }
  1256. /* discard char if tty control flags say so */
  1257. if (status & info->ignore_status_mask)
  1258. continue;
  1259. status &= info->read_status_mask;
  1260. if (status & RXSTATUS_BREAK_RECEIVED) {
  1261. flag = TTY_BREAK;
  1262. if (info->port.flags & ASYNC_SAK)
  1263. do_SAK(info->port.tty);
  1264. } else if (status & RXSTATUS_PARITY_ERROR)
  1265. flag = TTY_PARITY;
  1266. else if (status & RXSTATUS_FRAMING_ERROR)
  1267. flag = TTY_FRAME;
  1268. } /* end of if (error) */
  1269. tty_insert_flip_char(&info->port, DataByte, flag);
  1270. if (status & RXSTATUS_OVERRUN) {
  1271. /* Overrun is special, since it's
  1272. * reported immediately, and doesn't
  1273. * affect the current character
  1274. */
  1275. work += tty_insert_flip_char(&info->port, 0, TTY_OVERRUN);
  1276. }
  1277. }
  1278. if ( debug_level >= DEBUG_LEVEL_ISR ) {
  1279. printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  1280. __FILE__,__LINE__,icount->rx,icount->brk,
  1281. icount->parity,icount->frame,icount->overrun);
  1282. }
  1283. if(work)
  1284. tty_flip_buffer_push(&info->port);
  1285. }
  1286. /* mgsl_isr_misc()
  1287. *
  1288. * Service a miscellaneous interrupt source.
  1289. *
  1290. * Arguments: info pointer to device extension (instance data)
  1291. * Return Value: None
  1292. */
  1293. static void mgsl_isr_misc( struct mgsl_struct *info )
  1294. {
  1295. u16 status = usc_InReg( info, MISR );
  1296. if ( debug_level >= DEBUG_LEVEL_ISR )
  1297. printk("%s(%d):mgsl_isr_misc status=%04X\n",
  1298. __FILE__,__LINE__,status);
  1299. if ((status & MISCSTATUS_RCC_UNDERRUN) &&
  1300. (info->params.mode == MGSL_MODE_HDLC)) {
  1301. /* turn off receiver and rx DMA */
  1302. usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
  1303. usc_DmaCmd(info, DmaCmd_ResetRxChannel);
  1304. usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
  1305. usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
  1306. usc_DisableInterrupts(info, RECEIVE_DATA | RECEIVE_STATUS);
  1307. /* schedule BH handler to restart receiver */
  1308. info->pending_bh |= BH_RECEIVE;
  1309. info->rx_rcc_underrun = true;
  1310. }
  1311. usc_ClearIrqPendingBits( info, MISC );
  1312. usc_UnlatchMiscstatusBits( info, status );
  1313. } /* end of mgsl_isr_misc() */
  1314. /* mgsl_isr_null()
  1315. *
  1316. * Services undefined interrupt vectors from the
  1317. * USC. (hence this function SHOULD never be called)
  1318. *
  1319. * Arguments: info pointer to device extension (instance data)
  1320. * Return Value: None
  1321. */
  1322. static void mgsl_isr_null( struct mgsl_struct *info )
  1323. {
  1324. } /* end of mgsl_isr_null() */
  1325. /* mgsl_isr_receive_dma()
  1326. *
  1327. * Service a receive DMA channel interrupt.
  1328. * For this driver there are two sources of receive DMA interrupts
  1329. * as identified in the Receive DMA mode Register (RDMR):
  1330. *
  1331. * BIT3 EOA/EOL End of List, all receive buffers in receive
  1332. * buffer list have been filled (no more free buffers
  1333. * available). The DMA controller has shut down.
  1334. *
  1335. * BIT2 EOB End of Buffer. This interrupt occurs when a receive
  1336. * DMA buffer is terminated in response to completion
  1337. * of a good frame or a frame with errors. The status
  1338. * of the frame is stored in the buffer entry in the
  1339. * list of receive buffer entries.
  1340. *
  1341. * Arguments: info pointer to device instance data
  1342. * Return Value: None
  1343. */
  1344. static void mgsl_isr_receive_dma( struct mgsl_struct *info )
  1345. {
  1346. u16 status;
  1347. /* clear interrupt pending and IUS bit for Rx DMA IRQ */
  1348. usc_OutDmaReg( info, CDIR, BIT9 | BIT1 );
  1349. /* Read the receive DMA status to identify interrupt type. */
  1350. /* This also clears the status bits. */
  1351. status = usc_InDmaReg( info, RDMR );
  1352. if ( debug_level >= DEBUG_LEVEL_ISR )
  1353. printk("%s(%d):mgsl_isr_receive_dma(%s) status=%04X\n",
  1354. __FILE__,__LINE__,info->device_name,status);
  1355. info->pending_bh |= BH_RECEIVE;
  1356. if ( status & BIT3 ) {
  1357. info->rx_overflow = true;
  1358. info->icount.buf_overrun++;
  1359. }
  1360. } /* end of mgsl_isr_receive_dma() */
  1361. /* mgsl_isr_transmit_dma()
  1362. *
  1363. * This function services a transmit DMA channel interrupt.
  1364. *
  1365. * For this driver there is one source of transmit DMA interrupts
  1366. * as identified in the Transmit DMA Mode Register (TDMR):
  1367. *
  1368. * BIT2 EOB End of Buffer. This interrupt occurs when a
  1369. * transmit DMA buffer has been emptied.
  1370. *
  1371. * The driver maintains enough transmit DMA buffers to hold at least
  1372. * one max frame size transmit frame. When operating in a buffered
  1373. * transmit mode, there may be enough transmit DMA buffers to hold at
  1374. * least two or more max frame size frames. On an EOB condition,
  1375. * determine if there are any queued transmit buffers and copy into
  1376. * transmit DMA buffers if we have room.
  1377. *
  1378. * Arguments: info pointer to device instance data
  1379. * Return Value: None
  1380. */
  1381. static void mgsl_isr_transmit_dma( struct mgsl_struct *info )
  1382. {
  1383. u16 status;
  1384. /* clear interrupt pending and IUS bit for Tx DMA IRQ */
  1385. usc_OutDmaReg(info, CDIR, BIT8 | BIT0 );
  1386. /* Read the transmit DMA status to identify interrupt type. */
  1387. /* This also clears the status bits. */
  1388. status = usc_InDmaReg( info, TDMR );
  1389. if ( debug_level >= DEBUG_LEVEL_ISR )
  1390. printk("%s(%d):mgsl_isr_transmit_dma(%s) status=%04X\n",
  1391. __FILE__,__LINE__,info->device_name,status);
  1392. if ( status & BIT2 ) {
  1393. --info->tx_dma_buffers_used;
  1394. /* if there are transmit frames queued,
  1395. * try to load the next one
  1396. */
  1397. if ( load_next_tx_holding_buffer(info) ) {
  1398. /* if call returns non-zero value, we have
  1399. * at least one free tx holding buffer
  1400. */
  1401. info->pending_bh |= BH_TRANSMIT;
  1402. }
  1403. }
  1404. } /* end of mgsl_isr_transmit_dma() */
  1405. /* mgsl_interrupt()
  1406. *
  1407. * Interrupt service routine entry point.
  1408. *
  1409. * Arguments:
  1410. *
  1411. * irq interrupt number that caused interrupt
  1412. * dev_id device ID supplied during interrupt registration
  1413. *
  1414. * Return Value: None
  1415. */
  1416. static irqreturn_t mgsl_interrupt(int dummy, void *dev_id)
  1417. {
  1418. struct mgsl_struct *info = dev_id;
  1419. u16 UscVector;
  1420. u16 DmaVector;
  1421. if ( debug_level >= DEBUG_LEVEL_ISR )
  1422. printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)entry.\n",
  1423. __FILE__, __LINE__, info->irq_level);
  1424. spin_lock(&info->irq_spinlock);
  1425. for(;;) {
  1426. /* Read the interrupt vectors from hardware. */
  1427. UscVector = usc_InReg(info, IVR) >> 9;
  1428. DmaVector = usc_InDmaReg(info, DIVR);
  1429. if ( debug_level >= DEBUG_LEVEL_ISR )
  1430. printk("%s(%d):%s UscVector=%08X DmaVector=%08X\n",
  1431. __FILE__,__LINE__,info->device_name,UscVector,DmaVector);
  1432. if ( !UscVector && !DmaVector )
  1433. break;
  1434. /* Dispatch interrupt vector */
  1435. if ( UscVector )
  1436. (*UscIsrTable[UscVector])(info);
  1437. else if ( (DmaVector&(BIT10|BIT9)) == BIT10)
  1438. mgsl_isr_transmit_dma(info);
  1439. else
  1440. mgsl_isr_receive_dma(info);
  1441. if ( info->isr_overflow ) {
  1442. printk(KERN_ERR "%s(%d):%s isr overflow irq=%d\n",
  1443. __FILE__, __LINE__, info->device_name, info->irq_level);
  1444. usc_DisableMasterIrqBit(info);
  1445. usc_DisableDmaInterrupts(info,DICR_MASTER);
  1446. break;
  1447. }
  1448. }
  1449. /* Request bottom half processing if there's something
  1450. * for it to do and the bh is not already running
  1451. */
  1452. if ( info->pending_bh && !info->bh_running && !info->bh_requested ) {
  1453. if ( debug_level >= DEBUG_LEVEL_ISR )
  1454. printk("%s(%d):%s queueing bh task.\n",
  1455. __FILE__,__LINE__,info->device_name);
  1456. schedule_work(&info->task);
  1457. info->bh_requested = true;
  1458. }
  1459. spin_unlock(&info->irq_spinlock);
  1460. if ( debug_level >= DEBUG_LEVEL_ISR )
  1461. printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)exit.\n",
  1462. __FILE__, __LINE__, info->irq_level);
  1463. return IRQ_HANDLED;
  1464. } /* end of mgsl_interrupt() */
  1465. /* startup()
  1466. *
  1467. * Initialize and start device.
  1468. *
  1469. * Arguments: info pointer to device instance data
  1470. * Return Value: 0 if success, otherwise error code
  1471. */
  1472. static int startup(struct mgsl_struct * info)
  1473. {
  1474. int retval = 0;
  1475. if ( debug_level >= DEBUG_LEVEL_INFO )
  1476. printk("%s(%d):mgsl_startup(%s)\n",__FILE__,__LINE__,info->device_name);
  1477. if (tty_port_initialized(&info->port))
  1478. return 0;
  1479. if (!info->xmit_buf) {
  1480. /* allocate a page of memory for a transmit buffer */
  1481. info->xmit_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
  1482. if (!info->xmit_buf) {
  1483. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  1484. __FILE__,__LINE__,info->device_name);
  1485. return -ENOMEM;
  1486. }
  1487. }
  1488. info->pending_bh = 0;
  1489. memset(&info->icount, 0, sizeof(info->icount));
  1490. timer_setup(&info->tx_timer, mgsl_tx_timeout, 0);
  1491. /* Allocate and claim adapter resources */
  1492. retval = mgsl_claim_resources(info);
  1493. /* perform existence check and diagnostics */
  1494. if ( !retval )
  1495. retval = mgsl_adapter_test(info);
  1496. if ( retval ) {
  1497. if (capable(CAP_SYS_ADMIN) && info->port.tty)
  1498. set_bit(TTY_IO_ERROR, &info->port.tty->flags);
  1499. mgsl_release_resources(info);
  1500. return retval;
  1501. }
  1502. /* program hardware for current parameters */
  1503. mgsl_change_params(info);
  1504. if (info->port.tty)
  1505. clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
  1506. tty_port_set_initialized(&info->port, 1);
  1507. return 0;
  1508. } /* end of startup() */
  1509. /* shutdown()
  1510. *
  1511. * Called by mgsl_close() and mgsl_hangup() to shutdown hardware
  1512. *
  1513. * Arguments: info pointer to device instance data
  1514. * Return Value: None
  1515. */
  1516. static void shutdown(struct mgsl_struct * info)
  1517. {
  1518. unsigned long flags;
  1519. if (!tty_port_initialized(&info->port))
  1520. return;
  1521. if (debug_level >= DEBUG_LEVEL_INFO)
  1522. printk("%s(%d):mgsl_shutdown(%s)\n",
  1523. __FILE__,__LINE__, info->device_name );
  1524. /* clear status wait queue because status changes */
  1525. /* can't happen after shutting down the hardware */
  1526. wake_up_interruptible(&info->status_event_wait_q);
  1527. wake_up_interruptible(&info->event_wait_q);
  1528. del_timer_sync(&info->tx_timer);
  1529. if (info->xmit_buf) {
  1530. free_page((unsigned long) info->xmit_buf);
  1531. info->xmit_buf = NULL;
  1532. }
  1533. spin_lock_irqsave(&info->irq_spinlock,flags);
  1534. usc_DisableMasterIrqBit(info);
  1535. usc_stop_receiver(info);
  1536. usc_stop_transmitter(info);
  1537. usc_DisableInterrupts(info,RECEIVE_DATA | RECEIVE_STATUS |
  1538. TRANSMIT_DATA | TRANSMIT_STATUS | IO_PIN | MISC );
  1539. usc_DisableDmaInterrupts(info,DICR_MASTER + DICR_TRANSMIT + DICR_RECEIVE);
  1540. /* Disable DMAEN (Port 7, Bit 14) */
  1541. /* This disconnects the DMA request signal from the ISA bus */
  1542. /* on the ISA adapter. This has no effect for the PCI adapter */
  1543. usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14));
  1544. /* Disable INTEN (Port 6, Bit12) */
  1545. /* This disconnects the IRQ request signal to the ISA bus */
  1546. /* on the ISA adapter. This has no effect for the PCI adapter */
  1547. usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12));
  1548. if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
  1549. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  1550. usc_set_serial_signals(info);
  1551. }
  1552. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1553. mgsl_release_resources(info);
  1554. if (info->port.tty)
  1555. set_bit(TTY_IO_ERROR, &info->port.tty->flags);
  1556. tty_port_set_initialized(&info->port, 0);
  1557. } /* end of shutdown() */
  1558. static void mgsl_program_hw(struct mgsl_struct *info)
  1559. {
  1560. unsigned long flags;
  1561. spin_lock_irqsave(&info->irq_spinlock,flags);
  1562. usc_stop_receiver(info);
  1563. usc_stop_transmitter(info);
  1564. info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
  1565. if (info->params.mode == MGSL_MODE_HDLC ||
  1566. info->params.mode == MGSL_MODE_RAW ||
  1567. info->netcount)
  1568. usc_set_sync_mode(info);
  1569. else
  1570. usc_set_async_mode(info);
  1571. usc_set_serial_signals(info);
  1572. info->dcd_chkcount = 0;
  1573. info->cts_chkcount = 0;
  1574. info->ri_chkcount = 0;
  1575. info->dsr_chkcount = 0;
  1576. usc_EnableStatusIrqs(info,SICR_CTS+SICR_DSR+SICR_DCD+SICR_RI);
  1577. usc_EnableInterrupts(info, IO_PIN);
  1578. usc_get_serial_signals(info);
  1579. if (info->netcount || info->port.tty->termios.c_cflag & CREAD)
  1580. usc_start_receiver(info);
  1581. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1582. }
  1583. /* Reconfigure adapter based on new parameters
  1584. */
  1585. static void mgsl_change_params(struct mgsl_struct *info)
  1586. {
  1587. unsigned cflag;
  1588. int bits_per_char;
  1589. if (!info->port.tty)
  1590. return;
  1591. if (debug_level >= DEBUG_LEVEL_INFO)
  1592. printk("%s(%d):mgsl_change_params(%s)\n",
  1593. __FILE__,__LINE__, info->device_name );
  1594. cflag = info->port.tty->termios.c_cflag;
  1595. /* if B0 rate (hangup) specified then negate RTS and DTR */
  1596. /* otherwise assert RTS and DTR */
  1597. if (cflag & CBAUD)
  1598. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  1599. else
  1600. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  1601. /* byte size and parity */
  1602. switch (cflag & CSIZE) {
  1603. case CS5: info->params.data_bits = 5; break;
  1604. case CS6: info->params.data_bits = 6; break;
  1605. case CS7: info->params.data_bits = 7; break;
  1606. case CS8: info->params.data_bits = 8; break;
  1607. /* Never happens, but GCC is too dumb to figure it out */
  1608. default: info->params.data_bits = 7; break;
  1609. }
  1610. if (cflag & CSTOPB)
  1611. info->params.stop_bits = 2;
  1612. else
  1613. info->params.stop_bits = 1;
  1614. info->params.parity = ASYNC_PARITY_NONE;
  1615. if (cflag & PARENB) {
  1616. if (cflag & PARODD)
  1617. info->params.parity = ASYNC_PARITY_ODD;
  1618. else
  1619. info->params.parity = ASYNC_PARITY_EVEN;
  1620. #ifdef CMSPAR
  1621. if (cflag & CMSPAR)
  1622. info->params.parity = ASYNC_PARITY_SPACE;
  1623. #endif
  1624. }
  1625. /* calculate number of jiffies to transmit a full
  1626. * FIFO (32 bytes) at specified data rate
  1627. */
  1628. bits_per_char = info->params.data_bits +
  1629. info->params.stop_bits + 1;
  1630. /* if port data rate is set to 460800 or less then
  1631. * allow tty settings to override, otherwise keep the
  1632. * current data rate.
  1633. */
  1634. if (info->params.data_rate <= 460800)
  1635. info->params.data_rate = tty_get_baud_rate(info->port.tty);
  1636. if ( info->params.data_rate ) {
  1637. info->timeout = (32*HZ*bits_per_char) /
  1638. info->params.data_rate;
  1639. }
  1640. info->timeout += HZ/50; /* Add .02 seconds of slop */
  1641. tty_port_set_cts_flow(&info->port, cflag & CRTSCTS);
  1642. tty_port_set_check_carrier(&info->port, ~cflag & CLOCAL);
  1643. /* process tty input control flags */
  1644. info->read_status_mask = RXSTATUS_OVERRUN;
  1645. if (I_INPCK(info->port.tty))
  1646. info->read_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
  1647. if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
  1648. info->read_status_mask |= RXSTATUS_BREAK_RECEIVED;
  1649. if (I_IGNPAR(info->port.tty))
  1650. info->ignore_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
  1651. if (I_IGNBRK(info->port.tty)) {
  1652. info->ignore_status_mask |= RXSTATUS_BREAK_RECEIVED;
  1653. /* If ignoring parity and break indicators, ignore
  1654. * overruns too. (For real raw support).
  1655. */
  1656. if (I_IGNPAR(info->port.tty))
  1657. info->ignore_status_mask |= RXSTATUS_OVERRUN;
  1658. }
  1659. mgsl_program_hw(info);
  1660. } /* end of mgsl_change_params() */
  1661. /* mgsl_put_char()
  1662. *
  1663. * Add a character to the transmit buffer.
  1664. *
  1665. * Arguments: tty pointer to tty information structure
  1666. * ch character to add to transmit buffer
  1667. *
  1668. * Return Value: None
  1669. */
  1670. static int mgsl_put_char(struct tty_struct *tty, unsigned char ch)
  1671. {
  1672. struct mgsl_struct *info = tty->driver_data;
  1673. unsigned long flags;
  1674. int ret = 0;
  1675. if (debug_level >= DEBUG_LEVEL_INFO) {
  1676. printk(KERN_DEBUG "%s(%d):mgsl_put_char(%d) on %s\n",
  1677. __FILE__, __LINE__, ch, info->device_name);
  1678. }
  1679. if (mgsl_paranoia_check(info, tty->name, "mgsl_put_char"))
  1680. return 0;
  1681. if (!info->xmit_buf)
  1682. return 0;
  1683. spin_lock_irqsave(&info->irq_spinlock, flags);
  1684. if ((info->params.mode == MGSL_MODE_ASYNC ) || !info->tx_active) {
  1685. if (info->xmit_cnt < SERIAL_XMIT_SIZE - 1) {
  1686. info->xmit_buf[info->xmit_head++] = ch;
  1687. info->xmit_head &= SERIAL_XMIT_SIZE-1;
  1688. info->xmit_cnt++;
  1689. ret = 1;
  1690. }
  1691. }
  1692. spin_unlock_irqrestore(&info->irq_spinlock, flags);
  1693. return ret;
  1694. } /* end of mgsl_put_char() */
  1695. /* mgsl_flush_chars()
  1696. *
  1697. * Enable transmitter so remaining characters in the
  1698. * transmit buffer are sent.
  1699. *
  1700. * Arguments: tty pointer to tty information structure
  1701. * Return Value: None
  1702. */
  1703. static void mgsl_flush_chars(struct tty_struct *tty)
  1704. {
  1705. struct mgsl_struct *info = tty->driver_data;
  1706. unsigned long flags;
  1707. if ( debug_level >= DEBUG_LEVEL_INFO )
  1708. printk( "%s(%d):mgsl_flush_chars() entry on %s xmit_cnt=%d\n",
  1709. __FILE__,__LINE__,info->device_name,info->xmit_cnt);
  1710. if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_chars"))
  1711. return;
  1712. if (info->xmit_cnt <= 0 || tty->stopped || tty->hw_stopped ||
  1713. !info->xmit_buf)
  1714. return;
  1715. if ( debug_level >= DEBUG_LEVEL_INFO )
  1716. printk( "%s(%d):mgsl_flush_chars() entry on %s starting transmitter\n",
  1717. __FILE__,__LINE__,info->device_name );
  1718. spin_lock_irqsave(&info->irq_spinlock,flags);
  1719. if (!info->tx_active) {
  1720. if ( (info->params.mode == MGSL_MODE_HDLC ||
  1721. info->params.mode == MGSL_MODE_RAW) && info->xmit_cnt ) {
  1722. /* operating in synchronous (frame oriented) mode */
  1723. /* copy data from circular xmit_buf to */
  1724. /* transmit DMA buffer. */
  1725. mgsl_load_tx_dma_buffer(info,
  1726. info->xmit_buf,info->xmit_cnt);
  1727. }
  1728. usc_start_transmitter(info);
  1729. }
  1730. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1731. } /* end of mgsl_flush_chars() */
  1732. /* mgsl_write()
  1733. *
  1734. * Send a block of data
  1735. *
  1736. * Arguments:
  1737. *
  1738. * tty pointer to tty information structure
  1739. * buf pointer to buffer containing send data
  1740. * count size of send data in bytes
  1741. *
  1742. * Return Value: number of characters written
  1743. */
  1744. static int mgsl_write(struct tty_struct * tty,
  1745. const unsigned char *buf, int count)
  1746. {
  1747. int c, ret = 0;
  1748. struct mgsl_struct *info = tty->driver_data;
  1749. unsigned long flags;
  1750. if ( debug_level >= DEBUG_LEVEL_INFO )
  1751. printk( "%s(%d):mgsl_write(%s) count=%d\n",
  1752. __FILE__,__LINE__,info->device_name,count);
  1753. if (mgsl_paranoia_check(info, tty->name, "mgsl_write"))
  1754. goto cleanup;
  1755. if (!info->xmit_buf)
  1756. goto cleanup;
  1757. if ( info->params.mode == MGSL_MODE_HDLC ||
  1758. info->params.mode == MGSL_MODE_RAW ) {
  1759. /* operating in synchronous (frame oriented) mode */
  1760. if (info->tx_active) {
  1761. if ( info->params.mode == MGSL_MODE_HDLC ) {
  1762. ret = 0;
  1763. goto cleanup;
  1764. }
  1765. /* transmitter is actively sending data -
  1766. * if we have multiple transmit dma and
  1767. * holding buffers, attempt to queue this
  1768. * frame for transmission at a later time.
  1769. */
  1770. if (info->tx_holding_count >= info->num_tx_holding_buffers ) {
  1771. /* no tx holding buffers available */
  1772. ret = 0;
  1773. goto cleanup;
  1774. }
  1775. /* queue transmit frame request */
  1776. ret = count;
  1777. save_tx_buffer_request(info,buf,count);
  1778. /* if we have sufficient tx dma buffers,
  1779. * load the next buffered tx request
  1780. */
  1781. spin_lock_irqsave(&info->irq_spinlock,flags);
  1782. load_next_tx_holding_buffer(info);
  1783. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1784. goto cleanup;
  1785. }
  1786. /* if operating in HDLC LoopMode and the adapter */
  1787. /* has yet to be inserted into the loop, we can't */
  1788. /* transmit */
  1789. if ( (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) &&
  1790. !usc_loopmode_active(info) )
  1791. {
  1792. ret = 0;
  1793. goto cleanup;
  1794. }
  1795. if ( info->xmit_cnt ) {
  1796. /* Send accumulated from send_char() calls */
  1797. /* as frame and wait before accepting more data. */
  1798. ret = 0;
  1799. /* copy data from circular xmit_buf to */
  1800. /* transmit DMA buffer. */
  1801. mgsl_load_tx_dma_buffer(info,
  1802. info->xmit_buf,info->xmit_cnt);
  1803. if ( debug_level >= DEBUG_LEVEL_INFO )
  1804. printk( "%s(%d):mgsl_write(%s) sync xmit_cnt flushing\n",
  1805. __FILE__,__LINE__,info->device_name);
  1806. } else {
  1807. if ( debug_level >= DEBUG_LEVEL_INFO )
  1808. printk( "%s(%d):mgsl_write(%s) sync transmit accepted\n",
  1809. __FILE__,__LINE__,info->device_name);
  1810. ret = count;
  1811. info->xmit_cnt = count;
  1812. mgsl_load_tx_dma_buffer(info,buf,count);
  1813. }
  1814. } else {
  1815. while (1) {
  1816. spin_lock_irqsave(&info->irq_spinlock,flags);
  1817. c = min_t(int, count,
  1818. min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
  1819. SERIAL_XMIT_SIZE - info->xmit_head));
  1820. if (c <= 0) {
  1821. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1822. break;
  1823. }
  1824. memcpy(info->xmit_buf + info->xmit_head, buf, c);
  1825. info->xmit_head = ((info->xmit_head + c) &
  1826. (SERIAL_XMIT_SIZE-1));
  1827. info->xmit_cnt += c;
  1828. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1829. buf += c;
  1830. count -= c;
  1831. ret += c;
  1832. }
  1833. }
  1834. if (info->xmit_cnt && !tty->stopped && !tty->hw_stopped) {
  1835. spin_lock_irqsave(&info->irq_spinlock,flags);
  1836. if (!info->tx_active)
  1837. usc_start_transmitter(info);
  1838. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1839. }
  1840. cleanup:
  1841. if ( debug_level >= DEBUG_LEVEL_INFO )
  1842. printk( "%s(%d):mgsl_write(%s) returning=%d\n",
  1843. __FILE__,__LINE__,info->device_name,ret);
  1844. return ret;
  1845. } /* end of mgsl_write() */
  1846. /* mgsl_write_room()
  1847. *
  1848. * Return the count of free bytes in transmit buffer
  1849. *
  1850. * Arguments: tty pointer to tty info structure
  1851. * Return Value: None
  1852. */
  1853. static int mgsl_write_room(struct tty_struct *tty)
  1854. {
  1855. struct mgsl_struct *info = tty->driver_data;
  1856. int ret;
  1857. if (mgsl_paranoia_check(info, tty->name, "mgsl_write_room"))
  1858. return 0;
  1859. ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
  1860. if (ret < 0)
  1861. ret = 0;
  1862. if (debug_level >= DEBUG_LEVEL_INFO)
  1863. printk("%s(%d):mgsl_write_room(%s)=%d\n",
  1864. __FILE__,__LINE__, info->device_name,ret );
  1865. if ( info->params.mode == MGSL_MODE_HDLC ||
  1866. info->params.mode == MGSL_MODE_RAW ) {
  1867. /* operating in synchronous (frame oriented) mode */
  1868. if ( info->tx_active )
  1869. return 0;
  1870. else
  1871. return HDLC_MAX_FRAME_SIZE;
  1872. }
  1873. return ret;
  1874. } /* end of mgsl_write_room() */
  1875. /* mgsl_chars_in_buffer()
  1876. *
  1877. * Return the count of bytes in transmit buffer
  1878. *
  1879. * Arguments: tty pointer to tty info structure
  1880. * Return Value: None
  1881. */
  1882. static int mgsl_chars_in_buffer(struct tty_struct *tty)
  1883. {
  1884. struct mgsl_struct *info = tty->driver_data;
  1885. if (debug_level >= DEBUG_LEVEL_INFO)
  1886. printk("%s(%d):mgsl_chars_in_buffer(%s)\n",
  1887. __FILE__,__LINE__, info->device_name );
  1888. if (mgsl_paranoia_check(info, tty->name, "mgsl_chars_in_buffer"))
  1889. return 0;
  1890. if (debug_level >= DEBUG_LEVEL_INFO)
  1891. printk("%s(%d):mgsl_chars_in_buffer(%s)=%d\n",
  1892. __FILE__,__LINE__, info->device_name,info->xmit_cnt );
  1893. if ( info->params.mode == MGSL_MODE_HDLC ||
  1894. info->params.mode == MGSL_MODE_RAW ) {
  1895. /* operating in synchronous (frame oriented) mode */
  1896. if ( info->tx_active )
  1897. return info->max_frame_size;
  1898. else
  1899. return 0;
  1900. }
  1901. return info->xmit_cnt;
  1902. } /* end of mgsl_chars_in_buffer() */
  1903. /* mgsl_flush_buffer()
  1904. *
  1905. * Discard all data in the send buffer
  1906. *
  1907. * Arguments: tty pointer to tty info structure
  1908. * Return Value: None
  1909. */
  1910. static void mgsl_flush_buffer(struct tty_struct *tty)
  1911. {
  1912. struct mgsl_struct *info = tty->driver_data;
  1913. unsigned long flags;
  1914. if (debug_level >= DEBUG_LEVEL_INFO)
  1915. printk("%s(%d):mgsl_flush_buffer(%s) entry\n",
  1916. __FILE__,__LINE__, info->device_name );
  1917. if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_buffer"))
  1918. return;
  1919. spin_lock_irqsave(&info->irq_spinlock,flags);
  1920. info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
  1921. del_timer(&info->tx_timer);
  1922. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1923. tty_wakeup(tty);
  1924. }
  1925. /* mgsl_send_xchar()
  1926. *
  1927. * Send a high-priority XON/XOFF character
  1928. *
  1929. * Arguments: tty pointer to tty info structure
  1930. * ch character to send
  1931. * Return Value: None
  1932. */
  1933. static void mgsl_send_xchar(struct tty_struct *tty, char ch)
  1934. {
  1935. struct mgsl_struct *info = tty->driver_data;
  1936. unsigned long flags;
  1937. if (debug_level >= DEBUG_LEVEL_INFO)
  1938. printk("%s(%d):mgsl_send_xchar(%s,%d)\n",
  1939. __FILE__,__LINE__, info->device_name, ch );
  1940. if (mgsl_paranoia_check(info, tty->name, "mgsl_send_xchar"))
  1941. return;
  1942. info->x_char = ch;
  1943. if (ch) {
  1944. /* Make sure transmit interrupts are on */
  1945. spin_lock_irqsave(&info->irq_spinlock,flags);
  1946. if (!info->tx_enabled)
  1947. usc_start_transmitter(info);
  1948. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1949. }
  1950. } /* end of mgsl_send_xchar() */
  1951. /* mgsl_throttle()
  1952. *
  1953. * Signal remote device to throttle send data (our receive data)
  1954. *
  1955. * Arguments: tty pointer to tty info structure
  1956. * Return Value: None
  1957. */
  1958. static void mgsl_throttle(struct tty_struct * tty)
  1959. {
  1960. struct mgsl_struct *info = tty->driver_data;
  1961. unsigned long flags;
  1962. if (debug_level >= DEBUG_LEVEL_INFO)
  1963. printk("%s(%d):mgsl_throttle(%s) entry\n",
  1964. __FILE__,__LINE__, info->device_name );
  1965. if (mgsl_paranoia_check(info, tty->name, "mgsl_throttle"))
  1966. return;
  1967. if (I_IXOFF(tty))
  1968. mgsl_send_xchar(tty, STOP_CHAR(tty));
  1969. if (C_CRTSCTS(tty)) {
  1970. spin_lock_irqsave(&info->irq_spinlock,flags);
  1971. info->serial_signals &= ~SerialSignal_RTS;
  1972. usc_set_serial_signals(info);
  1973. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  1974. }
  1975. } /* end of mgsl_throttle() */
  1976. /* mgsl_unthrottle()
  1977. *
  1978. * Signal remote device to stop throttling send data (our receive data)
  1979. *
  1980. * Arguments: tty pointer to tty info structure
  1981. * Return Value: None
  1982. */
  1983. static void mgsl_unthrottle(struct tty_struct * tty)
  1984. {
  1985. struct mgsl_struct *info = tty->driver_data;
  1986. unsigned long flags;
  1987. if (debug_level >= DEBUG_LEVEL_INFO)
  1988. printk("%s(%d):mgsl_unthrottle(%s) entry\n",
  1989. __FILE__,__LINE__, info->device_name );
  1990. if (mgsl_paranoia_check(info, tty->name, "mgsl_unthrottle"))
  1991. return;
  1992. if (I_IXOFF(tty)) {
  1993. if (info->x_char)
  1994. info->x_char = 0;
  1995. else
  1996. mgsl_send_xchar(tty, START_CHAR(tty));
  1997. }
  1998. if (C_CRTSCTS(tty)) {
  1999. spin_lock_irqsave(&info->irq_spinlock,flags);
  2000. info->serial_signals |= SerialSignal_RTS;
  2001. usc_set_serial_signals(info);
  2002. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2003. }
  2004. } /* end of mgsl_unthrottle() */
  2005. /* mgsl_get_stats()
  2006. *
  2007. * get the current serial parameters information
  2008. *
  2009. * Arguments: info pointer to device instance data
  2010. * user_icount pointer to buffer to hold returned stats
  2011. *
  2012. * Return Value: 0 if success, otherwise error code
  2013. */
  2014. static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount __user *user_icount)
  2015. {
  2016. int err;
  2017. if (debug_level >= DEBUG_LEVEL_INFO)
  2018. printk("%s(%d):mgsl_get_params(%s)\n",
  2019. __FILE__,__LINE__, info->device_name);
  2020. if (!user_icount) {
  2021. memset(&info->icount, 0, sizeof(info->icount));
  2022. } else {
  2023. mutex_lock(&info->port.mutex);
  2024. COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
  2025. mutex_unlock(&info->port.mutex);
  2026. if (err)
  2027. return -EFAULT;
  2028. }
  2029. return 0;
  2030. } /* end of mgsl_get_stats() */
  2031. /* mgsl_get_params()
  2032. *
  2033. * get the current serial parameters information
  2034. *
  2035. * Arguments: info pointer to device instance data
  2036. * user_params pointer to buffer to hold returned params
  2037. *
  2038. * Return Value: 0 if success, otherwise error code
  2039. */
  2040. static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params)
  2041. {
  2042. int err;
  2043. if (debug_level >= DEBUG_LEVEL_INFO)
  2044. printk("%s(%d):mgsl_get_params(%s)\n",
  2045. __FILE__,__LINE__, info->device_name);
  2046. mutex_lock(&info->port.mutex);
  2047. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  2048. mutex_unlock(&info->port.mutex);
  2049. if (err) {
  2050. if ( debug_level >= DEBUG_LEVEL_INFO )
  2051. printk( "%s(%d):mgsl_get_params(%s) user buffer copy failed\n",
  2052. __FILE__,__LINE__,info->device_name);
  2053. return -EFAULT;
  2054. }
  2055. return 0;
  2056. } /* end of mgsl_get_params() */
  2057. /* mgsl_set_params()
  2058. *
  2059. * set the serial parameters
  2060. *
  2061. * Arguments:
  2062. *
  2063. * info pointer to device instance data
  2064. * new_params user buffer containing new serial params
  2065. *
  2066. * Return Value: 0 if success, otherwise error code
  2067. */
  2068. static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params)
  2069. {
  2070. unsigned long flags;
  2071. MGSL_PARAMS tmp_params;
  2072. int err;
  2073. if (debug_level >= DEBUG_LEVEL_INFO)
  2074. printk("%s(%d):mgsl_set_params %s\n", __FILE__,__LINE__,
  2075. info->device_name );
  2076. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  2077. if (err) {
  2078. if ( debug_level >= DEBUG_LEVEL_INFO )
  2079. printk( "%s(%d):mgsl_set_params(%s) user buffer copy failed\n",
  2080. __FILE__,__LINE__,info->device_name);
  2081. return -EFAULT;
  2082. }
  2083. mutex_lock(&info->port.mutex);
  2084. spin_lock_irqsave(&info->irq_spinlock,flags);
  2085. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  2086. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2087. mgsl_change_params(info);
  2088. mutex_unlock(&info->port.mutex);
  2089. return 0;
  2090. } /* end of mgsl_set_params() */
  2091. /* mgsl_get_txidle()
  2092. *
  2093. * get the current transmit idle mode
  2094. *
  2095. * Arguments: info pointer to device instance data
  2096. * idle_mode pointer to buffer to hold returned idle mode
  2097. *
  2098. * Return Value: 0 if success, otherwise error code
  2099. */
  2100. static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode)
  2101. {
  2102. int err;
  2103. if (debug_level >= DEBUG_LEVEL_INFO)
  2104. printk("%s(%d):mgsl_get_txidle(%s)=%d\n",
  2105. __FILE__,__LINE__, info->device_name, info->idle_mode);
  2106. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  2107. if (err) {
  2108. if ( debug_level >= DEBUG_LEVEL_INFO )
  2109. printk( "%s(%d):mgsl_get_txidle(%s) user buffer copy failed\n",
  2110. __FILE__,__LINE__,info->device_name);
  2111. return -EFAULT;
  2112. }
  2113. return 0;
  2114. } /* end of mgsl_get_txidle() */
  2115. /* mgsl_set_txidle() service ioctl to set transmit idle mode
  2116. *
  2117. * Arguments: info pointer to device instance data
  2118. * idle_mode new idle mode
  2119. *
  2120. * Return Value: 0 if success, otherwise error code
  2121. */
  2122. static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode)
  2123. {
  2124. unsigned long flags;
  2125. if (debug_level >= DEBUG_LEVEL_INFO)
  2126. printk("%s(%d):mgsl_set_txidle(%s,%d)\n", __FILE__,__LINE__,
  2127. info->device_name, idle_mode );
  2128. spin_lock_irqsave(&info->irq_spinlock,flags);
  2129. info->idle_mode = idle_mode;
  2130. usc_set_txidle( info );
  2131. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2132. return 0;
  2133. } /* end of mgsl_set_txidle() */
  2134. /* mgsl_txenable()
  2135. *
  2136. * enable or disable the transmitter
  2137. *
  2138. * Arguments:
  2139. *
  2140. * info pointer to device instance data
  2141. * enable 1 = enable, 0 = disable
  2142. *
  2143. * Return Value: 0 if success, otherwise error code
  2144. */
  2145. static int mgsl_txenable(struct mgsl_struct * info, int enable)
  2146. {
  2147. unsigned long flags;
  2148. if (debug_level >= DEBUG_LEVEL_INFO)
  2149. printk("%s(%d):mgsl_txenable(%s,%d)\n", __FILE__,__LINE__,
  2150. info->device_name, enable);
  2151. spin_lock_irqsave(&info->irq_spinlock,flags);
  2152. if ( enable ) {
  2153. if ( !info->tx_enabled ) {
  2154. usc_start_transmitter(info);
  2155. /*--------------------------------------------------
  2156. * if HDLC/SDLC Loop mode, attempt to insert the
  2157. * station in the 'loop' by setting CMR:13. Upon
  2158. * receipt of the next GoAhead (RxAbort) sequence,
  2159. * the OnLoop indicator (CCSR:7) should go active
  2160. * to indicate that we are on the loop
  2161. *--------------------------------------------------*/
  2162. if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
  2163. usc_loopmode_insert_request( info );
  2164. }
  2165. } else {
  2166. if ( info->tx_enabled )
  2167. usc_stop_transmitter(info);
  2168. }
  2169. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2170. return 0;
  2171. } /* end of mgsl_txenable() */
  2172. /* mgsl_txabort() abort send HDLC frame
  2173. *
  2174. * Arguments: info pointer to device instance data
  2175. * Return Value: 0 if success, otherwise error code
  2176. */
  2177. static int mgsl_txabort(struct mgsl_struct * info)
  2178. {
  2179. unsigned long flags;
  2180. if (debug_level >= DEBUG_LEVEL_INFO)
  2181. printk("%s(%d):mgsl_txabort(%s)\n", __FILE__,__LINE__,
  2182. info->device_name);
  2183. spin_lock_irqsave(&info->irq_spinlock,flags);
  2184. if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC )
  2185. {
  2186. if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
  2187. usc_loopmode_cancel_transmit( info );
  2188. else
  2189. usc_TCmd(info,TCmd_SendAbort);
  2190. }
  2191. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2192. return 0;
  2193. } /* end of mgsl_txabort() */
  2194. /* mgsl_rxenable() enable or disable the receiver
  2195. *
  2196. * Arguments: info pointer to device instance data
  2197. * enable 1 = enable, 0 = disable
  2198. * Return Value: 0 if success, otherwise error code
  2199. */
  2200. static int mgsl_rxenable(struct mgsl_struct * info, int enable)
  2201. {
  2202. unsigned long flags;
  2203. if (debug_level >= DEBUG_LEVEL_INFO)
  2204. printk("%s(%d):mgsl_rxenable(%s,%d)\n", __FILE__,__LINE__,
  2205. info->device_name, enable);
  2206. spin_lock_irqsave(&info->irq_spinlock,flags);
  2207. if ( enable ) {
  2208. if ( !info->rx_enabled )
  2209. usc_start_receiver(info);
  2210. } else {
  2211. if ( info->rx_enabled )
  2212. usc_stop_receiver(info);
  2213. }
  2214. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2215. return 0;
  2216. } /* end of mgsl_rxenable() */
  2217. /* mgsl_wait_event() wait for specified event to occur
  2218. *
  2219. * Arguments: info pointer to device instance data
  2220. * mask pointer to bitmask of events to wait for
  2221. * Return Value: 0 if successful and bit mask updated with
  2222. * of events triggerred,
  2223. * otherwise error code
  2224. */
  2225. static int mgsl_wait_event(struct mgsl_struct * info, int __user * mask_ptr)
  2226. {
  2227. unsigned long flags;
  2228. int s;
  2229. int rc=0;
  2230. struct mgsl_icount cprev, cnow;
  2231. int events;
  2232. int mask;
  2233. struct _input_signal_events oldsigs, newsigs;
  2234. DECLARE_WAITQUEUE(wait, current);
  2235. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  2236. if (rc) {
  2237. return -EFAULT;
  2238. }
  2239. if (debug_level >= DEBUG_LEVEL_INFO)
  2240. printk("%s(%d):mgsl_wait_event(%s,%d)\n", __FILE__,__LINE__,
  2241. info->device_name, mask);
  2242. spin_lock_irqsave(&info->irq_spinlock,flags);
  2243. /* return immediately if state matches requested events */
  2244. usc_get_serial_signals(info);
  2245. s = info->serial_signals;
  2246. events = mask &
  2247. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  2248. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  2249. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  2250. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  2251. if (events) {
  2252. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2253. goto exit;
  2254. }
  2255. /* save current irq counts */
  2256. cprev = info->icount;
  2257. oldsigs = info->input_signal_events;
  2258. /* enable hunt and idle irqs if needed */
  2259. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2260. u16 oldreg = usc_InReg(info,RICR);
  2261. u16 newreg = oldreg +
  2262. (mask & MgslEvent_ExitHuntMode ? RXSTATUS_EXITED_HUNT:0) +
  2263. (mask & MgslEvent_IdleReceived ? RXSTATUS_IDLE_RECEIVED:0);
  2264. if (oldreg != newreg)
  2265. usc_OutReg(info, RICR, newreg);
  2266. }
  2267. set_current_state(TASK_INTERRUPTIBLE);
  2268. add_wait_queue(&info->event_wait_q, &wait);
  2269. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2270. for(;;) {
  2271. schedule();
  2272. if (signal_pending(current)) {
  2273. rc = -ERESTARTSYS;
  2274. break;
  2275. }
  2276. /* get current irq counts */
  2277. spin_lock_irqsave(&info->irq_spinlock,flags);
  2278. cnow = info->icount;
  2279. newsigs = info->input_signal_events;
  2280. set_current_state(TASK_INTERRUPTIBLE);
  2281. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2282. /* if no change, wait aborted for some reason */
  2283. if (newsigs.dsr_up == oldsigs.dsr_up &&
  2284. newsigs.dsr_down == oldsigs.dsr_down &&
  2285. newsigs.dcd_up == oldsigs.dcd_up &&
  2286. newsigs.dcd_down == oldsigs.dcd_down &&
  2287. newsigs.cts_up == oldsigs.cts_up &&
  2288. newsigs.cts_down == oldsigs.cts_down &&
  2289. newsigs.ri_up == oldsigs.ri_up &&
  2290. newsigs.ri_down == oldsigs.ri_down &&
  2291. cnow.exithunt == cprev.exithunt &&
  2292. cnow.rxidle == cprev.rxidle) {
  2293. rc = -EIO;
  2294. break;
  2295. }
  2296. events = mask &
  2297. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  2298. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  2299. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  2300. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  2301. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  2302. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  2303. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  2304. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  2305. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  2306. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  2307. if (events)
  2308. break;
  2309. cprev = cnow;
  2310. oldsigs = newsigs;
  2311. }
  2312. remove_wait_queue(&info->event_wait_q, &wait);
  2313. set_current_state(TASK_RUNNING);
  2314. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2315. spin_lock_irqsave(&info->irq_spinlock,flags);
  2316. if (!waitqueue_active(&info->event_wait_q)) {
  2317. /* disable enable exit hunt mode/idle rcvd IRQs */
  2318. usc_OutReg(info, RICR, usc_InReg(info,RICR) &
  2319. ~(RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED));
  2320. }
  2321. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2322. }
  2323. exit:
  2324. if ( rc == 0 )
  2325. PUT_USER(rc, events, mask_ptr);
  2326. return rc;
  2327. } /* end of mgsl_wait_event() */
  2328. static int modem_input_wait(struct mgsl_struct *info,int arg)
  2329. {
  2330. unsigned long flags;
  2331. int rc;
  2332. struct mgsl_icount cprev, cnow;
  2333. DECLARE_WAITQUEUE(wait, current);
  2334. /* save current irq counts */
  2335. spin_lock_irqsave(&info->irq_spinlock,flags);
  2336. cprev = info->icount;
  2337. add_wait_queue(&info->status_event_wait_q, &wait);
  2338. set_current_state(TASK_INTERRUPTIBLE);
  2339. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2340. for(;;) {
  2341. schedule();
  2342. if (signal_pending(current)) {
  2343. rc = -ERESTARTSYS;
  2344. break;
  2345. }
  2346. /* get new irq counts */
  2347. spin_lock_irqsave(&info->irq_spinlock,flags);
  2348. cnow = info->icount;
  2349. set_current_state(TASK_INTERRUPTIBLE);
  2350. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2351. /* if no change, wait aborted for some reason */
  2352. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  2353. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  2354. rc = -EIO;
  2355. break;
  2356. }
  2357. /* check for change in caller specified modem input */
  2358. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  2359. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  2360. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  2361. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  2362. rc = 0;
  2363. break;
  2364. }
  2365. cprev = cnow;
  2366. }
  2367. remove_wait_queue(&info->status_event_wait_q, &wait);
  2368. set_current_state(TASK_RUNNING);
  2369. return rc;
  2370. }
  2371. /* return the state of the serial control and status signals
  2372. */
  2373. static int tiocmget(struct tty_struct *tty)
  2374. {
  2375. struct mgsl_struct *info = tty->driver_data;
  2376. unsigned int result;
  2377. unsigned long flags;
  2378. spin_lock_irqsave(&info->irq_spinlock,flags);
  2379. usc_get_serial_signals(info);
  2380. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2381. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
  2382. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
  2383. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
  2384. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
  2385. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
  2386. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
  2387. if (debug_level >= DEBUG_LEVEL_INFO)
  2388. printk("%s(%d):%s tiocmget() value=%08X\n",
  2389. __FILE__,__LINE__, info->device_name, result );
  2390. return result;
  2391. }
  2392. /* set modem control signals (DTR/RTS)
  2393. */
  2394. static int tiocmset(struct tty_struct *tty,
  2395. unsigned int set, unsigned int clear)
  2396. {
  2397. struct mgsl_struct *info = tty->driver_data;
  2398. unsigned long flags;
  2399. if (debug_level >= DEBUG_LEVEL_INFO)
  2400. printk("%s(%d):%s tiocmset(%x,%x)\n",
  2401. __FILE__,__LINE__,info->device_name, set, clear);
  2402. if (set & TIOCM_RTS)
  2403. info->serial_signals |= SerialSignal_RTS;
  2404. if (set & TIOCM_DTR)
  2405. info->serial_signals |= SerialSignal_DTR;
  2406. if (clear & TIOCM_RTS)
  2407. info->serial_signals &= ~SerialSignal_RTS;
  2408. if (clear & TIOCM_DTR)
  2409. info->serial_signals &= ~SerialSignal_DTR;
  2410. spin_lock_irqsave(&info->irq_spinlock,flags);
  2411. usc_set_serial_signals(info);
  2412. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2413. return 0;
  2414. }
  2415. /* mgsl_break() Set or clear transmit break condition
  2416. *
  2417. * Arguments: tty pointer to tty instance data
  2418. * break_state -1=set break condition, 0=clear
  2419. * Return Value: error code
  2420. */
  2421. static int mgsl_break(struct tty_struct *tty, int break_state)
  2422. {
  2423. struct mgsl_struct * info = tty->driver_data;
  2424. unsigned long flags;
  2425. if (debug_level >= DEBUG_LEVEL_INFO)
  2426. printk("%s(%d):mgsl_break(%s,%d)\n",
  2427. __FILE__,__LINE__, info->device_name, break_state);
  2428. if (mgsl_paranoia_check(info, tty->name, "mgsl_break"))
  2429. return -EINVAL;
  2430. spin_lock_irqsave(&info->irq_spinlock,flags);
  2431. if (break_state == -1)
  2432. usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7));
  2433. else
  2434. usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7));
  2435. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2436. return 0;
  2437. } /* end of mgsl_break() */
  2438. /*
  2439. * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
  2440. * Return: write counters to the user passed counter struct
  2441. * NB: both 1->0 and 0->1 transitions are counted except for
  2442. * RI where only 0->1 is counted.
  2443. */
  2444. static int msgl_get_icount(struct tty_struct *tty,
  2445. struct serial_icounter_struct *icount)
  2446. {
  2447. struct mgsl_struct * info = tty->driver_data;
  2448. struct mgsl_icount cnow; /* kernel counter temps */
  2449. unsigned long flags;
  2450. spin_lock_irqsave(&info->irq_spinlock,flags);
  2451. cnow = info->icount;
  2452. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2453. icount->cts = cnow.cts;
  2454. icount->dsr = cnow.dsr;
  2455. icount->rng = cnow.rng;
  2456. icount->dcd = cnow.dcd;
  2457. icount->rx = cnow.rx;
  2458. icount->tx = cnow.tx;
  2459. icount->frame = cnow.frame;
  2460. icount->overrun = cnow.overrun;
  2461. icount->parity = cnow.parity;
  2462. icount->brk = cnow.brk;
  2463. icount->buf_overrun = cnow.buf_overrun;
  2464. return 0;
  2465. }
  2466. /* mgsl_ioctl() Service an IOCTL request
  2467. *
  2468. * Arguments:
  2469. *
  2470. * tty pointer to tty instance data
  2471. * cmd IOCTL command code
  2472. * arg command argument/context
  2473. *
  2474. * Return Value: 0 if success, otherwise error code
  2475. */
  2476. static int mgsl_ioctl(struct tty_struct *tty,
  2477. unsigned int cmd, unsigned long arg)
  2478. {
  2479. struct mgsl_struct * info = tty->driver_data;
  2480. if (debug_level >= DEBUG_LEVEL_INFO)
  2481. printk("%s(%d):mgsl_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
  2482. info->device_name, cmd );
  2483. if (mgsl_paranoia_check(info, tty->name, "mgsl_ioctl"))
  2484. return -ENODEV;
  2485. if (cmd != TIOCMIWAIT) {
  2486. if (tty_io_error(tty))
  2487. return -EIO;
  2488. }
  2489. return mgsl_ioctl_common(info, cmd, arg);
  2490. }
  2491. static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg)
  2492. {
  2493. void __user *argp = (void __user *)arg;
  2494. switch (cmd) {
  2495. case MGSL_IOCGPARAMS:
  2496. return mgsl_get_params(info, argp);
  2497. case MGSL_IOCSPARAMS:
  2498. return mgsl_set_params(info, argp);
  2499. case MGSL_IOCGTXIDLE:
  2500. return mgsl_get_txidle(info, argp);
  2501. case MGSL_IOCSTXIDLE:
  2502. return mgsl_set_txidle(info,(int)arg);
  2503. case MGSL_IOCTXENABLE:
  2504. return mgsl_txenable(info,(int)arg);
  2505. case MGSL_IOCRXENABLE:
  2506. return mgsl_rxenable(info,(int)arg);
  2507. case MGSL_IOCTXABORT:
  2508. return mgsl_txabort(info);
  2509. case MGSL_IOCGSTATS:
  2510. return mgsl_get_stats(info, argp);
  2511. case MGSL_IOCWAITEVENT:
  2512. return mgsl_wait_event(info, argp);
  2513. case MGSL_IOCLOOPTXDONE:
  2514. return mgsl_loopmode_send_done(info);
  2515. /* Wait for modem input (DCD,RI,DSR,CTS) change
  2516. * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
  2517. */
  2518. case TIOCMIWAIT:
  2519. return modem_input_wait(info,(int)arg);
  2520. default:
  2521. return -ENOIOCTLCMD;
  2522. }
  2523. return 0;
  2524. }
  2525. /* mgsl_set_termios()
  2526. *
  2527. * Set new termios settings
  2528. *
  2529. * Arguments:
  2530. *
  2531. * tty pointer to tty structure
  2532. * termios pointer to buffer to hold returned old termios
  2533. *
  2534. * Return Value: None
  2535. */
  2536. static void mgsl_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
  2537. {
  2538. struct mgsl_struct *info = tty->driver_data;
  2539. unsigned long flags;
  2540. if (debug_level >= DEBUG_LEVEL_INFO)
  2541. printk("%s(%d):mgsl_set_termios %s\n", __FILE__,__LINE__,
  2542. tty->driver->name );
  2543. mgsl_change_params(info);
  2544. /* Handle transition to B0 status */
  2545. if ((old_termios->c_cflag & CBAUD) && !C_BAUD(tty)) {
  2546. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  2547. spin_lock_irqsave(&info->irq_spinlock,flags);
  2548. usc_set_serial_signals(info);
  2549. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2550. }
  2551. /* Handle transition away from B0 status */
  2552. if (!(old_termios->c_cflag & CBAUD) && C_BAUD(tty)) {
  2553. info->serial_signals |= SerialSignal_DTR;
  2554. if (!C_CRTSCTS(tty) || !tty_throttled(tty))
  2555. info->serial_signals |= SerialSignal_RTS;
  2556. spin_lock_irqsave(&info->irq_spinlock,flags);
  2557. usc_set_serial_signals(info);
  2558. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2559. }
  2560. /* Handle turning off CRTSCTS */
  2561. if (old_termios->c_cflag & CRTSCTS && !C_CRTSCTS(tty)) {
  2562. tty->hw_stopped = 0;
  2563. mgsl_start(tty);
  2564. }
  2565. } /* end of mgsl_set_termios() */
  2566. /* mgsl_close()
  2567. *
  2568. * Called when port is closed. Wait for remaining data to be
  2569. * sent. Disable port and free resources.
  2570. *
  2571. * Arguments:
  2572. *
  2573. * tty pointer to open tty structure
  2574. * filp pointer to open file object
  2575. *
  2576. * Return Value: None
  2577. */
  2578. static void mgsl_close(struct tty_struct *tty, struct file * filp)
  2579. {
  2580. struct mgsl_struct * info = tty->driver_data;
  2581. if (mgsl_paranoia_check(info, tty->name, "mgsl_close"))
  2582. return;
  2583. if (debug_level >= DEBUG_LEVEL_INFO)
  2584. printk("%s(%d):mgsl_close(%s) entry, count=%d\n",
  2585. __FILE__,__LINE__, info->device_name, info->port.count);
  2586. if (tty_port_close_start(&info->port, tty, filp) == 0)
  2587. goto cleanup;
  2588. mutex_lock(&info->port.mutex);
  2589. if (tty_port_initialized(&info->port))
  2590. mgsl_wait_until_sent(tty, info->timeout);
  2591. mgsl_flush_buffer(tty);
  2592. tty_ldisc_flush(tty);
  2593. shutdown(info);
  2594. mutex_unlock(&info->port.mutex);
  2595. tty_port_close_end(&info->port, tty);
  2596. info->port.tty = NULL;
  2597. cleanup:
  2598. if (debug_level >= DEBUG_LEVEL_INFO)
  2599. printk("%s(%d):mgsl_close(%s) exit, count=%d\n", __FILE__,__LINE__,
  2600. tty->driver->name, info->port.count);
  2601. } /* end of mgsl_close() */
  2602. /* mgsl_wait_until_sent()
  2603. *
  2604. * Wait until the transmitter is empty.
  2605. *
  2606. * Arguments:
  2607. *
  2608. * tty pointer to tty info structure
  2609. * timeout time to wait for send completion
  2610. *
  2611. * Return Value: None
  2612. */
  2613. static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout)
  2614. {
  2615. struct mgsl_struct * info = tty->driver_data;
  2616. unsigned long orig_jiffies, char_time;
  2617. if (!info )
  2618. return;
  2619. if (debug_level >= DEBUG_LEVEL_INFO)
  2620. printk("%s(%d):mgsl_wait_until_sent(%s) entry\n",
  2621. __FILE__,__LINE__, info->device_name );
  2622. if (mgsl_paranoia_check(info, tty->name, "mgsl_wait_until_sent"))
  2623. return;
  2624. if (!tty_port_initialized(&info->port))
  2625. goto exit;
  2626. orig_jiffies = jiffies;
  2627. /* Set check interval to 1/5 of estimated time to
  2628. * send a character, and make it at least 1. The check
  2629. * interval should also be less than the timeout.
  2630. * Note: use tight timings here to satisfy the NIST-PCTS.
  2631. */
  2632. if ( info->params.data_rate ) {
  2633. char_time = info->timeout/(32 * 5);
  2634. if (!char_time)
  2635. char_time++;
  2636. } else
  2637. char_time = 1;
  2638. if (timeout)
  2639. char_time = min_t(unsigned long, char_time, timeout);
  2640. if ( info->params.mode == MGSL_MODE_HDLC ||
  2641. info->params.mode == MGSL_MODE_RAW ) {
  2642. while (info->tx_active) {
  2643. msleep_interruptible(jiffies_to_msecs(char_time));
  2644. if (signal_pending(current))
  2645. break;
  2646. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  2647. break;
  2648. }
  2649. } else {
  2650. while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) &&
  2651. info->tx_enabled) {
  2652. msleep_interruptible(jiffies_to_msecs(char_time));
  2653. if (signal_pending(current))
  2654. break;
  2655. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  2656. break;
  2657. }
  2658. }
  2659. exit:
  2660. if (debug_level >= DEBUG_LEVEL_INFO)
  2661. printk("%s(%d):mgsl_wait_until_sent(%s) exit\n",
  2662. __FILE__,__LINE__, info->device_name );
  2663. } /* end of mgsl_wait_until_sent() */
  2664. /* mgsl_hangup()
  2665. *
  2666. * Called by tty_hangup() when a hangup is signaled.
  2667. * This is the same as to closing all open files for the port.
  2668. *
  2669. * Arguments: tty pointer to associated tty object
  2670. * Return Value: None
  2671. */
  2672. static void mgsl_hangup(struct tty_struct *tty)
  2673. {
  2674. struct mgsl_struct * info = tty->driver_data;
  2675. if (debug_level >= DEBUG_LEVEL_INFO)
  2676. printk("%s(%d):mgsl_hangup(%s)\n",
  2677. __FILE__,__LINE__, info->device_name );
  2678. if (mgsl_paranoia_check(info, tty->name, "mgsl_hangup"))
  2679. return;
  2680. mgsl_flush_buffer(tty);
  2681. shutdown(info);
  2682. info->port.count = 0;
  2683. tty_port_set_active(&info->port, 0);
  2684. info->port.tty = NULL;
  2685. wake_up_interruptible(&info->port.open_wait);
  2686. } /* end of mgsl_hangup() */
  2687. /*
  2688. * carrier_raised()
  2689. *
  2690. * Return true if carrier is raised
  2691. */
  2692. static int carrier_raised(struct tty_port *port)
  2693. {
  2694. unsigned long flags;
  2695. struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
  2696. spin_lock_irqsave(&info->irq_spinlock, flags);
  2697. usc_get_serial_signals(info);
  2698. spin_unlock_irqrestore(&info->irq_spinlock, flags);
  2699. return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
  2700. }
  2701. static void dtr_rts(struct tty_port *port, int on)
  2702. {
  2703. struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
  2704. unsigned long flags;
  2705. spin_lock_irqsave(&info->irq_spinlock,flags);
  2706. if (on)
  2707. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  2708. else
  2709. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  2710. usc_set_serial_signals(info);
  2711. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2712. }
  2713. /* block_til_ready()
  2714. *
  2715. * Block the current process until the specified port
  2716. * is ready to be opened.
  2717. *
  2718. * Arguments:
  2719. *
  2720. * tty pointer to tty info structure
  2721. * filp pointer to open file object
  2722. * info pointer to device instance data
  2723. *
  2724. * Return Value: 0 if success, otherwise error code
  2725. */
  2726. static int block_til_ready(struct tty_struct *tty, struct file * filp,
  2727. struct mgsl_struct *info)
  2728. {
  2729. DECLARE_WAITQUEUE(wait, current);
  2730. int retval;
  2731. bool do_clocal = false;
  2732. unsigned long flags;
  2733. int dcd;
  2734. struct tty_port *port = &info->port;
  2735. if (debug_level >= DEBUG_LEVEL_INFO)
  2736. printk("%s(%d):block_til_ready on %s\n",
  2737. __FILE__,__LINE__, tty->driver->name );
  2738. if (filp->f_flags & O_NONBLOCK || tty_io_error(tty)) {
  2739. /* nonblock mode is set or port is not enabled */
  2740. tty_port_set_active(port, 1);
  2741. return 0;
  2742. }
  2743. if (C_CLOCAL(tty))
  2744. do_clocal = true;
  2745. /* Wait for carrier detect and the line to become
  2746. * free (i.e., not in use by the callout). While we are in
  2747. * this loop, port->count is dropped by one, so that
  2748. * mgsl_close() knows when to free things. We restore it upon
  2749. * exit, either normal or abnormal.
  2750. */
  2751. retval = 0;
  2752. add_wait_queue(&port->open_wait, &wait);
  2753. if (debug_level >= DEBUG_LEVEL_INFO)
  2754. printk("%s(%d):block_til_ready before block on %s count=%d\n",
  2755. __FILE__,__LINE__, tty->driver->name, port->count );
  2756. spin_lock_irqsave(&info->irq_spinlock, flags);
  2757. port->count--;
  2758. spin_unlock_irqrestore(&info->irq_spinlock, flags);
  2759. port->blocked_open++;
  2760. while (1) {
  2761. if (C_BAUD(tty) && tty_port_initialized(port))
  2762. tty_port_raise_dtr_rts(port);
  2763. set_current_state(TASK_INTERRUPTIBLE);
  2764. if (tty_hung_up_p(filp) || !tty_port_initialized(port)) {
  2765. retval = (port->flags & ASYNC_HUP_NOTIFY) ?
  2766. -EAGAIN : -ERESTARTSYS;
  2767. break;
  2768. }
  2769. dcd = tty_port_carrier_raised(&info->port);
  2770. if (do_clocal || dcd)
  2771. break;
  2772. if (signal_pending(current)) {
  2773. retval = -ERESTARTSYS;
  2774. break;
  2775. }
  2776. if (debug_level >= DEBUG_LEVEL_INFO)
  2777. printk("%s(%d):block_til_ready blocking on %s count=%d\n",
  2778. __FILE__,__LINE__, tty->driver->name, port->count );
  2779. tty_unlock(tty);
  2780. schedule();
  2781. tty_lock(tty);
  2782. }
  2783. set_current_state(TASK_RUNNING);
  2784. remove_wait_queue(&port->open_wait, &wait);
  2785. /* FIXME: Racy on hangup during close wait */
  2786. if (!tty_hung_up_p(filp))
  2787. port->count++;
  2788. port->blocked_open--;
  2789. if (debug_level >= DEBUG_LEVEL_INFO)
  2790. printk("%s(%d):block_til_ready after blocking on %s count=%d\n",
  2791. __FILE__,__LINE__, tty->driver->name, port->count );
  2792. if (!retval)
  2793. tty_port_set_active(port, 1);
  2794. return retval;
  2795. } /* end of block_til_ready() */
  2796. static int mgsl_install(struct tty_driver *driver, struct tty_struct *tty)
  2797. {
  2798. struct mgsl_struct *info;
  2799. int line = tty->index;
  2800. /* verify range of specified line number */
  2801. if (line >= mgsl_device_count) {
  2802. printk("%s(%d):mgsl_open with invalid line #%d.\n",
  2803. __FILE__, __LINE__, line);
  2804. return -ENODEV;
  2805. }
  2806. /* find the info structure for the specified line */
  2807. info = mgsl_device_list;
  2808. while (info && info->line != line)
  2809. info = info->next_device;
  2810. if (mgsl_paranoia_check(info, tty->name, "mgsl_open"))
  2811. return -ENODEV;
  2812. tty->driver_data = info;
  2813. return tty_port_install(&info->port, driver, tty);
  2814. }
  2815. /* mgsl_open()
  2816. *
  2817. * Called when a port is opened. Init and enable port.
  2818. * Perform serial-specific initialization for the tty structure.
  2819. *
  2820. * Arguments: tty pointer to tty info structure
  2821. * filp associated file pointer
  2822. *
  2823. * Return Value: 0 if success, otherwise error code
  2824. */
  2825. static int mgsl_open(struct tty_struct *tty, struct file * filp)
  2826. {
  2827. struct mgsl_struct *info = tty->driver_data;
  2828. unsigned long flags;
  2829. int retval;
  2830. info->port.tty = tty;
  2831. if (debug_level >= DEBUG_LEVEL_INFO)
  2832. printk("%s(%d):mgsl_open(%s), old ref count = %d\n",
  2833. __FILE__,__LINE__,tty->driver->name, info->port.count);
  2834. info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  2835. spin_lock_irqsave(&info->netlock, flags);
  2836. if (info->netcount) {
  2837. retval = -EBUSY;
  2838. spin_unlock_irqrestore(&info->netlock, flags);
  2839. goto cleanup;
  2840. }
  2841. info->port.count++;
  2842. spin_unlock_irqrestore(&info->netlock, flags);
  2843. if (info->port.count == 1) {
  2844. /* 1st open on this device, init hardware */
  2845. retval = startup(info);
  2846. if (retval < 0)
  2847. goto cleanup;
  2848. }
  2849. retval = block_til_ready(tty, filp, info);
  2850. if (retval) {
  2851. if (debug_level >= DEBUG_LEVEL_INFO)
  2852. printk("%s(%d):block_til_ready(%s) returned %d\n",
  2853. __FILE__,__LINE__, info->device_name, retval);
  2854. goto cleanup;
  2855. }
  2856. if (debug_level >= DEBUG_LEVEL_INFO)
  2857. printk("%s(%d):mgsl_open(%s) success\n",
  2858. __FILE__,__LINE__, info->device_name);
  2859. retval = 0;
  2860. cleanup:
  2861. if (retval) {
  2862. if (tty->count == 1)
  2863. info->port.tty = NULL; /* tty layer will release tty struct */
  2864. if(info->port.count)
  2865. info->port.count--;
  2866. }
  2867. return retval;
  2868. } /* end of mgsl_open() */
  2869. /*
  2870. * /proc fs routines....
  2871. */
  2872. static inline void line_info(struct seq_file *m, struct mgsl_struct *info)
  2873. {
  2874. char stat_buf[30];
  2875. unsigned long flags;
  2876. if (info->bus_type == MGSL_BUS_TYPE_PCI) {
  2877. seq_printf(m, "%s:PCI io:%04X irq:%d mem:%08X lcr:%08X",
  2878. info->device_name, info->io_base, info->irq_level,
  2879. info->phys_memory_base, info->phys_lcr_base);
  2880. } else {
  2881. seq_printf(m, "%s:(E)ISA io:%04X irq:%d dma:%d",
  2882. info->device_name, info->io_base,
  2883. info->irq_level, info->dma_level);
  2884. }
  2885. /* output current serial signal states */
  2886. spin_lock_irqsave(&info->irq_spinlock,flags);
  2887. usc_get_serial_signals(info);
  2888. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2889. stat_buf[0] = 0;
  2890. stat_buf[1] = 0;
  2891. if (info->serial_signals & SerialSignal_RTS)
  2892. strcat(stat_buf, "|RTS");
  2893. if (info->serial_signals & SerialSignal_CTS)
  2894. strcat(stat_buf, "|CTS");
  2895. if (info->serial_signals & SerialSignal_DTR)
  2896. strcat(stat_buf, "|DTR");
  2897. if (info->serial_signals & SerialSignal_DSR)
  2898. strcat(stat_buf, "|DSR");
  2899. if (info->serial_signals & SerialSignal_DCD)
  2900. strcat(stat_buf, "|CD");
  2901. if (info->serial_signals & SerialSignal_RI)
  2902. strcat(stat_buf, "|RI");
  2903. if (info->params.mode == MGSL_MODE_HDLC ||
  2904. info->params.mode == MGSL_MODE_RAW ) {
  2905. seq_printf(m, " HDLC txok:%d rxok:%d",
  2906. info->icount.txok, info->icount.rxok);
  2907. if (info->icount.txunder)
  2908. seq_printf(m, " txunder:%d", info->icount.txunder);
  2909. if (info->icount.txabort)
  2910. seq_printf(m, " txabort:%d", info->icount.txabort);
  2911. if (info->icount.rxshort)
  2912. seq_printf(m, " rxshort:%d", info->icount.rxshort);
  2913. if (info->icount.rxlong)
  2914. seq_printf(m, " rxlong:%d", info->icount.rxlong);
  2915. if (info->icount.rxover)
  2916. seq_printf(m, " rxover:%d", info->icount.rxover);
  2917. if (info->icount.rxcrc)
  2918. seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
  2919. } else {
  2920. seq_printf(m, " ASYNC tx:%d rx:%d",
  2921. info->icount.tx, info->icount.rx);
  2922. if (info->icount.frame)
  2923. seq_printf(m, " fe:%d", info->icount.frame);
  2924. if (info->icount.parity)
  2925. seq_printf(m, " pe:%d", info->icount.parity);
  2926. if (info->icount.brk)
  2927. seq_printf(m, " brk:%d", info->icount.brk);
  2928. if (info->icount.overrun)
  2929. seq_printf(m, " oe:%d", info->icount.overrun);
  2930. }
  2931. /* Append serial signal status to end */
  2932. seq_printf(m, " %s\n", stat_buf+1);
  2933. seq_printf(m, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  2934. info->tx_active,info->bh_requested,info->bh_running,
  2935. info->pending_bh);
  2936. spin_lock_irqsave(&info->irq_spinlock,flags);
  2937. {
  2938. u16 Tcsr = usc_InReg( info, TCSR );
  2939. u16 Tdmr = usc_InDmaReg( info, TDMR );
  2940. u16 Ticr = usc_InReg( info, TICR );
  2941. u16 Rscr = usc_InReg( info, RCSR );
  2942. u16 Rdmr = usc_InDmaReg( info, RDMR );
  2943. u16 Ricr = usc_InReg( info, RICR );
  2944. u16 Icr = usc_InReg( info, ICR );
  2945. u16 Dccr = usc_InReg( info, DCCR );
  2946. u16 Tmr = usc_InReg( info, TMR );
  2947. u16 Tccr = usc_InReg( info, TCCR );
  2948. u16 Ccar = inw( info->io_base + CCAR );
  2949. seq_printf(m, "tcsr=%04X tdmr=%04X ticr=%04X rcsr=%04X rdmr=%04X\n"
  2950. "ricr=%04X icr =%04X dccr=%04X tmr=%04X tccr=%04X ccar=%04X\n",
  2951. Tcsr,Tdmr,Ticr,Rscr,Rdmr,Ricr,Icr,Dccr,Tmr,Tccr,Ccar );
  2952. }
  2953. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  2954. }
  2955. /* Called to print information about devices */
  2956. static int mgsl_proc_show(struct seq_file *m, void *v)
  2957. {
  2958. struct mgsl_struct *info;
  2959. seq_printf(m, "synclink driver:%s\n", driver_version);
  2960. info = mgsl_device_list;
  2961. while( info ) {
  2962. line_info(m, info);
  2963. info = info->next_device;
  2964. }
  2965. return 0;
  2966. }
  2967. /* mgsl_allocate_dma_buffers()
  2968. *
  2969. * Allocate and format DMA buffers (ISA adapter)
  2970. * or format shared memory buffers (PCI adapter).
  2971. *
  2972. * Arguments: info pointer to device instance data
  2973. * Return Value: 0 if success, otherwise error
  2974. */
  2975. static int mgsl_allocate_dma_buffers(struct mgsl_struct *info)
  2976. {
  2977. unsigned short BuffersPerFrame;
  2978. info->last_mem_alloc = 0;
  2979. /* Calculate the number of DMA buffers necessary to hold the */
  2980. /* largest allowable frame size. Note: If the max frame size is */
  2981. /* not an even multiple of the DMA buffer size then we need to */
  2982. /* round the buffer count per frame up one. */
  2983. BuffersPerFrame = (unsigned short)(info->max_frame_size/DMABUFFERSIZE);
  2984. if ( info->max_frame_size % DMABUFFERSIZE )
  2985. BuffersPerFrame++;
  2986. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  2987. /*
  2988. * The PCI adapter has 256KBytes of shared memory to use.
  2989. * This is 64 PAGE_SIZE buffers.
  2990. *
  2991. * The first page is used for padding at this time so the
  2992. * buffer list does not begin at offset 0 of the PCI
  2993. * adapter's shared memory.
  2994. *
  2995. * The 2nd page is used for the buffer list. A 4K buffer
  2996. * list can hold 128 DMA_BUFFER structures at 32 bytes
  2997. * each.
  2998. *
  2999. * This leaves 62 4K pages.
  3000. *
  3001. * The next N pages are used for transmit frame(s). We
  3002. * reserve enough 4K page blocks to hold the required
  3003. * number of transmit dma buffers (num_tx_dma_buffers),
  3004. * each of MaxFrameSize size.
  3005. *
  3006. * Of the remaining pages (62-N), determine how many can
  3007. * be used to receive full MaxFrameSize inbound frames
  3008. */
  3009. info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
  3010. info->rx_buffer_count = 62 - info->tx_buffer_count;
  3011. } else {
  3012. /* Calculate the number of PAGE_SIZE buffers needed for */
  3013. /* receive and transmit DMA buffers. */
  3014. /* Calculate the number of DMA buffers necessary to */
  3015. /* hold 7 max size receive frames and one max size transmit frame. */
  3016. /* The receive buffer count is bumped by one so we avoid an */
  3017. /* End of List condition if all receive buffers are used when */
  3018. /* using linked list DMA buffers. */
  3019. info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
  3020. info->rx_buffer_count = (BuffersPerFrame * MAXRXFRAMES) + 6;
  3021. /*
  3022. * limit total TxBuffers & RxBuffers to 62 4K total
  3023. * (ala PCI Allocation)
  3024. */
  3025. if ( (info->tx_buffer_count + info->rx_buffer_count) > 62 )
  3026. info->rx_buffer_count = 62 - info->tx_buffer_count;
  3027. }
  3028. if ( debug_level >= DEBUG_LEVEL_INFO )
  3029. printk("%s(%d):Allocating %d TX and %d RX DMA buffers.\n",
  3030. __FILE__,__LINE__, info->tx_buffer_count,info->rx_buffer_count);
  3031. if ( mgsl_alloc_buffer_list_memory( info ) < 0 ||
  3032. mgsl_alloc_frame_memory(info, info->rx_buffer_list, info->rx_buffer_count) < 0 ||
  3033. mgsl_alloc_frame_memory(info, info->tx_buffer_list, info->tx_buffer_count) < 0 ||
  3034. mgsl_alloc_intermediate_rxbuffer_memory(info) < 0 ||
  3035. mgsl_alloc_intermediate_txbuffer_memory(info) < 0 ) {
  3036. printk("%s(%d):Can't allocate DMA buffer memory\n",__FILE__,__LINE__);
  3037. return -ENOMEM;
  3038. }
  3039. mgsl_reset_rx_dma_buffers( info );
  3040. mgsl_reset_tx_dma_buffers( info );
  3041. return 0;
  3042. } /* end of mgsl_allocate_dma_buffers() */
  3043. /*
  3044. * mgsl_alloc_buffer_list_memory()
  3045. *
  3046. * Allocate a common DMA buffer for use as the
  3047. * receive and transmit buffer lists.
  3048. *
  3049. * A buffer list is a set of buffer entries where each entry contains
  3050. * a pointer to an actual buffer and a pointer to the next buffer entry
  3051. * (plus some other info about the buffer).
  3052. *
  3053. * The buffer entries for a list are built to form a circular list so
  3054. * that when the entire list has been traversed you start back at the
  3055. * beginning.
  3056. *
  3057. * This function allocates memory for just the buffer entries.
  3058. * The links (pointer to next entry) are filled in with the physical
  3059. * address of the next entry so the adapter can navigate the list
  3060. * using bus master DMA. The pointers to the actual buffers are filled
  3061. * out later when the actual buffers are allocated.
  3062. *
  3063. * Arguments: info pointer to device instance data
  3064. * Return Value: 0 if success, otherwise error
  3065. */
  3066. static int mgsl_alloc_buffer_list_memory( struct mgsl_struct *info )
  3067. {
  3068. unsigned int i;
  3069. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  3070. /* PCI adapter uses shared memory. */
  3071. info->buffer_list = info->memory_base + info->last_mem_alloc;
  3072. info->buffer_list_phys = info->last_mem_alloc;
  3073. info->last_mem_alloc += BUFFERLISTSIZE;
  3074. } else {
  3075. /* ISA adapter uses system memory. */
  3076. /* The buffer lists are allocated as a common buffer that both */
  3077. /* the processor and adapter can access. This allows the driver to */
  3078. /* inspect portions of the buffer while other portions are being */
  3079. /* updated by the adapter using Bus Master DMA. */
  3080. info->buffer_list = dma_alloc_coherent(NULL, BUFFERLISTSIZE, &info->buffer_list_dma_addr, GFP_KERNEL);
  3081. if (info->buffer_list == NULL)
  3082. return -ENOMEM;
  3083. info->buffer_list_phys = (u32)(info->buffer_list_dma_addr);
  3084. }
  3085. /* We got the memory for the buffer entry lists. */
  3086. /* Initialize the memory block to all zeros. */
  3087. memset( info->buffer_list, 0, BUFFERLISTSIZE );
  3088. /* Save virtual address pointers to the receive and */
  3089. /* transmit buffer lists. (Receive 1st). These pointers will */
  3090. /* be used by the processor to access the lists. */
  3091. info->rx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
  3092. info->tx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
  3093. info->tx_buffer_list += info->rx_buffer_count;
  3094. /*
  3095. * Build the links for the buffer entry lists such that
  3096. * two circular lists are built. (Transmit and Receive).
  3097. *
  3098. * Note: the links are physical addresses
  3099. * which are read by the adapter to determine the next
  3100. * buffer entry to use.
  3101. */
  3102. for ( i = 0; i < info->rx_buffer_count; i++ ) {
  3103. /* calculate and store physical address of this buffer entry */
  3104. info->rx_buffer_list[i].phys_entry =
  3105. info->buffer_list_phys + (i * sizeof(DMABUFFERENTRY));
  3106. /* calculate and store physical address of */
  3107. /* next entry in cirular list of entries */
  3108. info->rx_buffer_list[i].link = info->buffer_list_phys;
  3109. if ( i < info->rx_buffer_count - 1 )
  3110. info->rx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
  3111. }
  3112. for ( i = 0; i < info->tx_buffer_count; i++ ) {
  3113. /* calculate and store physical address of this buffer entry */
  3114. info->tx_buffer_list[i].phys_entry = info->buffer_list_phys +
  3115. ((info->rx_buffer_count + i) * sizeof(DMABUFFERENTRY));
  3116. /* calculate and store physical address of */
  3117. /* next entry in cirular list of entries */
  3118. info->tx_buffer_list[i].link = info->buffer_list_phys +
  3119. info->rx_buffer_count * sizeof(DMABUFFERENTRY);
  3120. if ( i < info->tx_buffer_count - 1 )
  3121. info->tx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
  3122. }
  3123. return 0;
  3124. } /* end of mgsl_alloc_buffer_list_memory() */
  3125. /* Free DMA buffers allocated for use as the
  3126. * receive and transmit buffer lists.
  3127. * Warning:
  3128. *
  3129. * The data transfer buffers associated with the buffer list
  3130. * MUST be freed before freeing the buffer list itself because
  3131. * the buffer list contains the information necessary to free
  3132. * the individual buffers!
  3133. */
  3134. static void mgsl_free_buffer_list_memory( struct mgsl_struct *info )
  3135. {
  3136. if (info->buffer_list && info->bus_type != MGSL_BUS_TYPE_PCI)
  3137. dma_free_coherent(NULL, BUFFERLISTSIZE, info->buffer_list, info->buffer_list_dma_addr);
  3138. info->buffer_list = NULL;
  3139. info->rx_buffer_list = NULL;
  3140. info->tx_buffer_list = NULL;
  3141. } /* end of mgsl_free_buffer_list_memory() */
  3142. /*
  3143. * mgsl_alloc_frame_memory()
  3144. *
  3145. * Allocate the frame DMA buffers used by the specified buffer list.
  3146. * Each DMA buffer will be one memory page in size. This is necessary
  3147. * because memory can fragment enough that it may be impossible
  3148. * contiguous pages.
  3149. *
  3150. * Arguments:
  3151. *
  3152. * info pointer to device instance data
  3153. * BufferList pointer to list of buffer entries
  3154. * Buffercount count of buffer entries in buffer list
  3155. *
  3156. * Return Value: 0 if success, otherwise -ENOMEM
  3157. */
  3158. static int mgsl_alloc_frame_memory(struct mgsl_struct *info,DMABUFFERENTRY *BufferList,int Buffercount)
  3159. {
  3160. int i;
  3161. u32 phys_addr;
  3162. /* Allocate page sized buffers for the receive buffer list */
  3163. for ( i = 0; i < Buffercount; i++ ) {
  3164. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  3165. /* PCI adapter uses shared memory buffers. */
  3166. BufferList[i].virt_addr = info->memory_base + info->last_mem_alloc;
  3167. phys_addr = info->last_mem_alloc;
  3168. info->last_mem_alloc += DMABUFFERSIZE;
  3169. } else {
  3170. /* ISA adapter uses system memory. */
  3171. BufferList[i].virt_addr = dma_alloc_coherent(NULL, DMABUFFERSIZE, &BufferList[i].dma_addr, GFP_KERNEL);
  3172. if (BufferList[i].virt_addr == NULL)
  3173. return -ENOMEM;
  3174. phys_addr = (u32)(BufferList[i].dma_addr);
  3175. }
  3176. BufferList[i].phys_addr = phys_addr;
  3177. }
  3178. return 0;
  3179. } /* end of mgsl_alloc_frame_memory() */
  3180. /*
  3181. * mgsl_free_frame_memory()
  3182. *
  3183. * Free the buffers associated with
  3184. * each buffer entry of a buffer list.
  3185. *
  3186. * Arguments:
  3187. *
  3188. * info pointer to device instance data
  3189. * BufferList pointer to list of buffer entries
  3190. * Buffercount count of buffer entries in buffer list
  3191. *
  3192. * Return Value: None
  3193. */
  3194. static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList, int Buffercount)
  3195. {
  3196. int i;
  3197. if ( BufferList ) {
  3198. for ( i = 0 ; i < Buffercount ; i++ ) {
  3199. if ( BufferList[i].virt_addr ) {
  3200. if ( info->bus_type != MGSL_BUS_TYPE_PCI )
  3201. dma_free_coherent(NULL, DMABUFFERSIZE, BufferList[i].virt_addr, BufferList[i].dma_addr);
  3202. BufferList[i].virt_addr = NULL;
  3203. }
  3204. }
  3205. }
  3206. } /* end of mgsl_free_frame_memory() */
  3207. /* mgsl_free_dma_buffers()
  3208. *
  3209. * Free DMA buffers
  3210. *
  3211. * Arguments: info pointer to device instance data
  3212. * Return Value: None
  3213. */
  3214. static void mgsl_free_dma_buffers( struct mgsl_struct *info )
  3215. {
  3216. mgsl_free_frame_memory( info, info->rx_buffer_list, info->rx_buffer_count );
  3217. mgsl_free_frame_memory( info, info->tx_buffer_list, info->tx_buffer_count );
  3218. mgsl_free_buffer_list_memory( info );
  3219. } /* end of mgsl_free_dma_buffers() */
  3220. /*
  3221. * mgsl_alloc_intermediate_rxbuffer_memory()
  3222. *
  3223. * Allocate a buffer large enough to hold max_frame_size. This buffer
  3224. * is used to pass an assembled frame to the line discipline.
  3225. *
  3226. * Arguments:
  3227. *
  3228. * info pointer to device instance data
  3229. *
  3230. * Return Value: 0 if success, otherwise -ENOMEM
  3231. */
  3232. static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info)
  3233. {
  3234. info->intermediate_rxbuffer = kmalloc(info->max_frame_size, GFP_KERNEL | GFP_DMA);
  3235. if ( info->intermediate_rxbuffer == NULL )
  3236. return -ENOMEM;
  3237. /* unused flag buffer to satisfy receive_buf calling interface */
  3238. info->flag_buf = kzalloc(info->max_frame_size, GFP_KERNEL);
  3239. if (!info->flag_buf) {
  3240. kfree(info->intermediate_rxbuffer);
  3241. info->intermediate_rxbuffer = NULL;
  3242. return -ENOMEM;
  3243. }
  3244. return 0;
  3245. } /* end of mgsl_alloc_intermediate_rxbuffer_memory() */
  3246. /*
  3247. * mgsl_free_intermediate_rxbuffer_memory()
  3248. *
  3249. *
  3250. * Arguments:
  3251. *
  3252. * info pointer to device instance data
  3253. *
  3254. * Return Value: None
  3255. */
  3256. static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info)
  3257. {
  3258. kfree(info->intermediate_rxbuffer);
  3259. info->intermediate_rxbuffer = NULL;
  3260. kfree(info->flag_buf);
  3261. info->flag_buf = NULL;
  3262. } /* end of mgsl_free_intermediate_rxbuffer_memory() */
  3263. /*
  3264. * mgsl_alloc_intermediate_txbuffer_memory()
  3265. *
  3266. * Allocate intermdiate transmit buffer(s) large enough to hold max_frame_size.
  3267. * This buffer is used to load transmit frames into the adapter's dma transfer
  3268. * buffers when there is sufficient space.
  3269. *
  3270. * Arguments:
  3271. *
  3272. * info pointer to device instance data
  3273. *
  3274. * Return Value: 0 if success, otherwise -ENOMEM
  3275. */
  3276. static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info)
  3277. {
  3278. int i;
  3279. if ( debug_level >= DEBUG_LEVEL_INFO )
  3280. printk("%s %s(%d) allocating %d tx holding buffers\n",
  3281. info->device_name, __FILE__,__LINE__,info->num_tx_holding_buffers);
  3282. memset(info->tx_holding_buffers,0,sizeof(info->tx_holding_buffers));
  3283. for ( i=0; i<info->num_tx_holding_buffers; ++i) {
  3284. info->tx_holding_buffers[i].buffer =
  3285. kmalloc(info->max_frame_size, GFP_KERNEL);
  3286. if (info->tx_holding_buffers[i].buffer == NULL) {
  3287. for (--i; i >= 0; i--) {
  3288. kfree(info->tx_holding_buffers[i].buffer);
  3289. info->tx_holding_buffers[i].buffer = NULL;
  3290. }
  3291. return -ENOMEM;
  3292. }
  3293. }
  3294. return 0;
  3295. } /* end of mgsl_alloc_intermediate_txbuffer_memory() */
  3296. /*
  3297. * mgsl_free_intermediate_txbuffer_memory()
  3298. *
  3299. *
  3300. * Arguments:
  3301. *
  3302. * info pointer to device instance data
  3303. *
  3304. * Return Value: None
  3305. */
  3306. static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info)
  3307. {
  3308. int i;
  3309. for ( i=0; i<info->num_tx_holding_buffers; ++i ) {
  3310. kfree(info->tx_holding_buffers[i].buffer);
  3311. info->tx_holding_buffers[i].buffer = NULL;
  3312. }
  3313. info->get_tx_holding_index = 0;
  3314. info->put_tx_holding_index = 0;
  3315. info->tx_holding_count = 0;
  3316. } /* end of mgsl_free_intermediate_txbuffer_memory() */
  3317. /*
  3318. * load_next_tx_holding_buffer()
  3319. *
  3320. * attempts to load the next buffered tx request into the
  3321. * tx dma buffers
  3322. *
  3323. * Arguments:
  3324. *
  3325. * info pointer to device instance data
  3326. *
  3327. * Return Value: true if next buffered tx request loaded
  3328. * into adapter's tx dma buffer,
  3329. * false otherwise
  3330. */
  3331. static bool load_next_tx_holding_buffer(struct mgsl_struct *info)
  3332. {
  3333. bool ret = false;
  3334. if ( info->tx_holding_count ) {
  3335. /* determine if we have enough tx dma buffers
  3336. * to accommodate the next tx frame
  3337. */
  3338. struct tx_holding_buffer *ptx =
  3339. &info->tx_holding_buffers[info->get_tx_holding_index];
  3340. int num_free = num_free_tx_dma_buffers(info);
  3341. int num_needed = ptx->buffer_size / DMABUFFERSIZE;
  3342. if ( ptx->buffer_size % DMABUFFERSIZE )
  3343. ++num_needed;
  3344. if (num_needed <= num_free) {
  3345. info->xmit_cnt = ptx->buffer_size;
  3346. mgsl_load_tx_dma_buffer(info,ptx->buffer,ptx->buffer_size);
  3347. --info->tx_holding_count;
  3348. if ( ++info->get_tx_holding_index >= info->num_tx_holding_buffers)
  3349. info->get_tx_holding_index=0;
  3350. /* restart transmit timer */
  3351. mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(5000));
  3352. ret = true;
  3353. }
  3354. }
  3355. return ret;
  3356. }
  3357. /*
  3358. * save_tx_buffer_request()
  3359. *
  3360. * attempt to store transmit frame request for later transmission
  3361. *
  3362. * Arguments:
  3363. *
  3364. * info pointer to device instance data
  3365. * Buffer pointer to buffer containing frame to load
  3366. * BufferSize size in bytes of frame in Buffer
  3367. *
  3368. * Return Value: 1 if able to store, 0 otherwise
  3369. */
  3370. static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize)
  3371. {
  3372. struct tx_holding_buffer *ptx;
  3373. if ( info->tx_holding_count >= info->num_tx_holding_buffers ) {
  3374. return 0; /* all buffers in use */
  3375. }
  3376. ptx = &info->tx_holding_buffers[info->put_tx_holding_index];
  3377. ptx->buffer_size = BufferSize;
  3378. memcpy( ptx->buffer, Buffer, BufferSize);
  3379. ++info->tx_holding_count;
  3380. if ( ++info->put_tx_holding_index >= info->num_tx_holding_buffers)
  3381. info->put_tx_holding_index=0;
  3382. return 1;
  3383. }
  3384. static int mgsl_claim_resources(struct mgsl_struct *info)
  3385. {
  3386. if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) {
  3387. printk( "%s(%d):I/O address conflict on device %s Addr=%08X\n",
  3388. __FILE__,__LINE__,info->device_name, info->io_base);
  3389. return -ENODEV;
  3390. }
  3391. info->io_addr_requested = true;
  3392. if ( request_irq(info->irq_level,mgsl_interrupt,info->irq_flags,
  3393. info->device_name, info ) < 0 ) {
  3394. printk( "%s(%d):Can't request interrupt on device %s IRQ=%d\n",
  3395. __FILE__,__LINE__,info->device_name, info->irq_level );
  3396. goto errout;
  3397. }
  3398. info->irq_requested = true;
  3399. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  3400. if (request_mem_region(info->phys_memory_base,0x40000,"synclink") == NULL) {
  3401. printk( "%s(%d):mem addr conflict device %s Addr=%08X\n",
  3402. __FILE__,__LINE__,info->device_name, info->phys_memory_base);
  3403. goto errout;
  3404. }
  3405. info->shared_mem_requested = true;
  3406. if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclink") == NULL) {
  3407. printk( "%s(%d):lcr mem addr conflict device %s Addr=%08X\n",
  3408. __FILE__,__LINE__,info->device_name, info->phys_lcr_base + info->lcr_offset);
  3409. goto errout;
  3410. }
  3411. info->lcr_mem_requested = true;
  3412. info->memory_base = ioremap_nocache(info->phys_memory_base,
  3413. 0x40000);
  3414. if (!info->memory_base) {
  3415. printk( "%s(%d):Can't map shared memory on device %s MemAddr=%08X\n",
  3416. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3417. goto errout;
  3418. }
  3419. if ( !mgsl_memory_test(info) ) {
  3420. printk( "%s(%d):Failed shared memory test %s MemAddr=%08X\n",
  3421. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3422. goto errout;
  3423. }
  3424. info->lcr_base = ioremap_nocache(info->phys_lcr_base,
  3425. PAGE_SIZE);
  3426. if (!info->lcr_base) {
  3427. printk( "%s(%d):Can't map LCR memory on device %s MemAddr=%08X\n",
  3428. __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
  3429. goto errout;
  3430. }
  3431. info->lcr_base += info->lcr_offset;
  3432. } else {
  3433. /* claim DMA channel */
  3434. if (request_dma(info->dma_level,info->device_name) < 0){
  3435. printk( "%s(%d):Can't request DMA channel on device %s DMA=%d\n",
  3436. __FILE__,__LINE__,info->device_name, info->dma_level );
  3437. goto errout;
  3438. }
  3439. info->dma_requested = true;
  3440. /* ISA adapter uses bus master DMA */
  3441. set_dma_mode(info->dma_level,DMA_MODE_CASCADE);
  3442. enable_dma(info->dma_level);
  3443. }
  3444. if ( mgsl_allocate_dma_buffers(info) < 0 ) {
  3445. printk( "%s(%d):Can't allocate DMA buffers on device %s DMA=%d\n",
  3446. __FILE__,__LINE__,info->device_name, info->dma_level );
  3447. goto errout;
  3448. }
  3449. return 0;
  3450. errout:
  3451. mgsl_release_resources(info);
  3452. return -ENODEV;
  3453. } /* end of mgsl_claim_resources() */
  3454. static void mgsl_release_resources(struct mgsl_struct *info)
  3455. {
  3456. if ( debug_level >= DEBUG_LEVEL_INFO )
  3457. printk( "%s(%d):mgsl_release_resources(%s) entry\n",
  3458. __FILE__,__LINE__,info->device_name );
  3459. if ( info->irq_requested ) {
  3460. free_irq(info->irq_level, info);
  3461. info->irq_requested = false;
  3462. }
  3463. if ( info->dma_requested ) {
  3464. disable_dma(info->dma_level);
  3465. free_dma(info->dma_level);
  3466. info->dma_requested = false;
  3467. }
  3468. mgsl_free_dma_buffers(info);
  3469. mgsl_free_intermediate_rxbuffer_memory(info);
  3470. mgsl_free_intermediate_txbuffer_memory(info);
  3471. if ( info->io_addr_requested ) {
  3472. release_region(info->io_base,info->io_addr_size);
  3473. info->io_addr_requested = false;
  3474. }
  3475. if ( info->shared_mem_requested ) {
  3476. release_mem_region(info->phys_memory_base,0x40000);
  3477. info->shared_mem_requested = false;
  3478. }
  3479. if ( info->lcr_mem_requested ) {
  3480. release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
  3481. info->lcr_mem_requested = false;
  3482. }
  3483. if (info->memory_base){
  3484. iounmap(info->memory_base);
  3485. info->memory_base = NULL;
  3486. }
  3487. if (info->lcr_base){
  3488. iounmap(info->lcr_base - info->lcr_offset);
  3489. info->lcr_base = NULL;
  3490. }
  3491. if ( debug_level >= DEBUG_LEVEL_INFO )
  3492. printk( "%s(%d):mgsl_release_resources(%s) exit\n",
  3493. __FILE__,__LINE__,info->device_name );
  3494. } /* end of mgsl_release_resources() */
  3495. /* mgsl_add_device()
  3496. *
  3497. * Add the specified device instance data structure to the
  3498. * global linked list of devices and increment the device count.
  3499. *
  3500. * Arguments: info pointer to device instance data
  3501. * Return Value: None
  3502. */
  3503. static void mgsl_add_device( struct mgsl_struct *info )
  3504. {
  3505. info->next_device = NULL;
  3506. info->line = mgsl_device_count;
  3507. sprintf(info->device_name,"ttySL%d",info->line);
  3508. if (info->line < MAX_TOTAL_DEVICES) {
  3509. if (maxframe[info->line])
  3510. info->max_frame_size = maxframe[info->line];
  3511. if (txdmabufs[info->line]) {
  3512. info->num_tx_dma_buffers = txdmabufs[info->line];
  3513. if (info->num_tx_dma_buffers < 1)
  3514. info->num_tx_dma_buffers = 1;
  3515. }
  3516. if (txholdbufs[info->line]) {
  3517. info->num_tx_holding_buffers = txholdbufs[info->line];
  3518. if (info->num_tx_holding_buffers < 1)
  3519. info->num_tx_holding_buffers = 1;
  3520. else if (info->num_tx_holding_buffers > MAX_TX_HOLDING_BUFFERS)
  3521. info->num_tx_holding_buffers = MAX_TX_HOLDING_BUFFERS;
  3522. }
  3523. }
  3524. mgsl_device_count++;
  3525. if ( !mgsl_device_list )
  3526. mgsl_device_list = info;
  3527. else {
  3528. struct mgsl_struct *current_dev = mgsl_device_list;
  3529. while( current_dev->next_device )
  3530. current_dev = current_dev->next_device;
  3531. current_dev->next_device = info;
  3532. }
  3533. if ( info->max_frame_size < 4096 )
  3534. info->max_frame_size = 4096;
  3535. else if ( info->max_frame_size > 65535 )
  3536. info->max_frame_size = 65535;
  3537. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  3538. printk( "SyncLink PCI v%d %s: IO=%04X IRQ=%d Mem=%08X,%08X MaxFrameSize=%u\n",
  3539. info->hw_version + 1, info->device_name, info->io_base, info->irq_level,
  3540. info->phys_memory_base, info->phys_lcr_base,
  3541. info->max_frame_size );
  3542. } else {
  3543. printk( "SyncLink ISA %s: IO=%04X IRQ=%d DMA=%d MaxFrameSize=%u\n",
  3544. info->device_name, info->io_base, info->irq_level, info->dma_level,
  3545. info->max_frame_size );
  3546. }
  3547. #if SYNCLINK_GENERIC_HDLC
  3548. hdlcdev_init(info);
  3549. #endif
  3550. } /* end of mgsl_add_device() */
  3551. static const struct tty_port_operations mgsl_port_ops = {
  3552. .carrier_raised = carrier_raised,
  3553. .dtr_rts = dtr_rts,
  3554. };
  3555. /* mgsl_allocate_device()
  3556. *
  3557. * Allocate and initialize a device instance structure
  3558. *
  3559. * Arguments: none
  3560. * Return Value: pointer to mgsl_struct if success, otherwise NULL
  3561. */
  3562. static struct mgsl_struct* mgsl_allocate_device(void)
  3563. {
  3564. struct mgsl_struct *info;
  3565. info = kzalloc(sizeof(struct mgsl_struct),
  3566. GFP_KERNEL);
  3567. if (!info) {
  3568. printk("Error can't allocate device instance data\n");
  3569. } else {
  3570. tty_port_init(&info->port);
  3571. info->port.ops = &mgsl_port_ops;
  3572. info->magic = MGSL_MAGIC;
  3573. INIT_WORK(&info->task, mgsl_bh_handler);
  3574. info->max_frame_size = 4096;
  3575. info->port.close_delay = 5*HZ/10;
  3576. info->port.closing_wait = 30*HZ;
  3577. init_waitqueue_head(&info->status_event_wait_q);
  3578. init_waitqueue_head(&info->event_wait_q);
  3579. spin_lock_init(&info->irq_spinlock);
  3580. spin_lock_init(&info->netlock);
  3581. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  3582. info->idle_mode = HDLC_TXIDLE_FLAGS;
  3583. info->num_tx_dma_buffers = 1;
  3584. info->num_tx_holding_buffers = 0;
  3585. }
  3586. return info;
  3587. } /* end of mgsl_allocate_device()*/
  3588. static const struct tty_operations mgsl_ops = {
  3589. .install = mgsl_install,
  3590. .open = mgsl_open,
  3591. .close = mgsl_close,
  3592. .write = mgsl_write,
  3593. .put_char = mgsl_put_char,
  3594. .flush_chars = mgsl_flush_chars,
  3595. .write_room = mgsl_write_room,
  3596. .chars_in_buffer = mgsl_chars_in_buffer,
  3597. .flush_buffer = mgsl_flush_buffer,
  3598. .ioctl = mgsl_ioctl,
  3599. .throttle = mgsl_throttle,
  3600. .unthrottle = mgsl_unthrottle,
  3601. .send_xchar = mgsl_send_xchar,
  3602. .break_ctl = mgsl_break,
  3603. .wait_until_sent = mgsl_wait_until_sent,
  3604. .set_termios = mgsl_set_termios,
  3605. .stop = mgsl_stop,
  3606. .start = mgsl_start,
  3607. .hangup = mgsl_hangup,
  3608. .tiocmget = tiocmget,
  3609. .tiocmset = tiocmset,
  3610. .get_icount = msgl_get_icount,
  3611. .proc_show = mgsl_proc_show,
  3612. };
  3613. /*
  3614. * perform tty device initialization
  3615. */
  3616. static int mgsl_init_tty(void)
  3617. {
  3618. int rc;
  3619. serial_driver = alloc_tty_driver(128);
  3620. if (!serial_driver)
  3621. return -ENOMEM;
  3622. serial_driver->driver_name = "synclink";
  3623. serial_driver->name = "ttySL";
  3624. serial_driver->major = ttymajor;
  3625. serial_driver->minor_start = 64;
  3626. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  3627. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  3628. serial_driver->init_termios = tty_std_termios;
  3629. serial_driver->init_termios.c_cflag =
  3630. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  3631. serial_driver->init_termios.c_ispeed = 9600;
  3632. serial_driver->init_termios.c_ospeed = 9600;
  3633. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  3634. tty_set_operations(serial_driver, &mgsl_ops);
  3635. if ((rc = tty_register_driver(serial_driver)) < 0) {
  3636. printk("%s(%d):Couldn't register serial driver\n",
  3637. __FILE__,__LINE__);
  3638. put_tty_driver(serial_driver);
  3639. serial_driver = NULL;
  3640. return rc;
  3641. }
  3642. printk("%s %s, tty major#%d\n",
  3643. driver_name, driver_version,
  3644. serial_driver->major);
  3645. return 0;
  3646. }
  3647. static void synclink_cleanup(void)
  3648. {
  3649. int rc;
  3650. struct mgsl_struct *info;
  3651. struct mgsl_struct *tmp;
  3652. printk("Unloading %s: %s\n", driver_name, driver_version);
  3653. if (serial_driver) {
  3654. rc = tty_unregister_driver(serial_driver);
  3655. if (rc)
  3656. printk("%s(%d) failed to unregister tty driver err=%d\n",
  3657. __FILE__,__LINE__,rc);
  3658. put_tty_driver(serial_driver);
  3659. }
  3660. info = mgsl_device_list;
  3661. while(info) {
  3662. #if SYNCLINK_GENERIC_HDLC
  3663. hdlcdev_exit(info);
  3664. #endif
  3665. mgsl_release_resources(info);
  3666. tmp = info;
  3667. info = info->next_device;
  3668. tty_port_destroy(&tmp->port);
  3669. kfree(tmp);
  3670. }
  3671. if (pci_registered)
  3672. pci_unregister_driver(&synclink_pci_driver);
  3673. }
  3674. static int __init synclink_init(void)
  3675. {
  3676. int rc;
  3677. if (break_on_load) {
  3678. mgsl_get_text_ptr();
  3679. BREAKPOINT();
  3680. }
  3681. printk("%s %s\n", driver_name, driver_version);
  3682. if ((rc = pci_register_driver(&synclink_pci_driver)) < 0)
  3683. printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
  3684. else
  3685. pci_registered = true;
  3686. if ((rc = mgsl_init_tty()) < 0)
  3687. goto error;
  3688. return 0;
  3689. error:
  3690. synclink_cleanup();
  3691. return rc;
  3692. }
  3693. static void __exit synclink_exit(void)
  3694. {
  3695. synclink_cleanup();
  3696. }
  3697. module_init(synclink_init);
  3698. module_exit(synclink_exit);
  3699. /*
  3700. * usc_RTCmd()
  3701. *
  3702. * Issue a USC Receive/Transmit command to the
  3703. * Channel Command/Address Register (CCAR).
  3704. *
  3705. * Notes:
  3706. *
  3707. * The command is encoded in the most significant 5 bits <15..11>
  3708. * of the CCAR value. Bits <10..7> of the CCAR must be preserved
  3709. * and Bits <6..0> must be written as zeros.
  3710. *
  3711. * Arguments:
  3712. *
  3713. * info pointer to device information structure
  3714. * Cmd command mask (use symbolic macros)
  3715. *
  3716. * Return Value:
  3717. *
  3718. * None
  3719. */
  3720. static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd )
  3721. {
  3722. /* output command to CCAR in bits <15..11> */
  3723. /* preserve bits <10..7>, bits <6..0> must be zero */
  3724. outw( Cmd + info->loopback_bits, info->io_base + CCAR );
  3725. /* Read to flush write to CCAR */
  3726. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  3727. inw( info->io_base + CCAR );
  3728. } /* end of usc_RTCmd() */
  3729. /*
  3730. * usc_DmaCmd()
  3731. *
  3732. * Issue a DMA command to the DMA Command/Address Register (DCAR).
  3733. *
  3734. * Arguments:
  3735. *
  3736. * info pointer to device information structure
  3737. * Cmd DMA command mask (usc_DmaCmd_XX Macros)
  3738. *
  3739. * Return Value:
  3740. *
  3741. * None
  3742. */
  3743. static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd )
  3744. {
  3745. /* write command mask to DCAR */
  3746. outw( Cmd + info->mbre_bit, info->io_base );
  3747. /* Read to flush write to DCAR */
  3748. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  3749. inw( info->io_base );
  3750. } /* end of usc_DmaCmd() */
  3751. /*
  3752. * usc_OutDmaReg()
  3753. *
  3754. * Write a 16-bit value to a USC DMA register
  3755. *
  3756. * Arguments:
  3757. *
  3758. * info pointer to device info structure
  3759. * RegAddr register address (number) for write
  3760. * RegValue 16-bit value to write to register
  3761. *
  3762. * Return Value:
  3763. *
  3764. * None
  3765. *
  3766. */
  3767. static void usc_OutDmaReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
  3768. {
  3769. /* Note: The DCAR is located at the adapter base address */
  3770. /* Note: must preserve state of BIT8 in DCAR */
  3771. outw( RegAddr + info->mbre_bit, info->io_base );
  3772. outw( RegValue, info->io_base );
  3773. /* Read to flush write to DCAR */
  3774. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  3775. inw( info->io_base );
  3776. } /* end of usc_OutDmaReg() */
  3777. /*
  3778. * usc_InDmaReg()
  3779. *
  3780. * Read a 16-bit value from a DMA register
  3781. *
  3782. * Arguments:
  3783. *
  3784. * info pointer to device info structure
  3785. * RegAddr register address (number) to read from
  3786. *
  3787. * Return Value:
  3788. *
  3789. * The 16-bit value read from register
  3790. *
  3791. */
  3792. static u16 usc_InDmaReg( struct mgsl_struct *info, u16 RegAddr )
  3793. {
  3794. /* Note: The DCAR is located at the adapter base address */
  3795. /* Note: must preserve state of BIT8 in DCAR */
  3796. outw( RegAddr + info->mbre_bit, info->io_base );
  3797. return inw( info->io_base );
  3798. } /* end of usc_InDmaReg() */
  3799. /*
  3800. *
  3801. * usc_OutReg()
  3802. *
  3803. * Write a 16-bit value to a USC serial channel register
  3804. *
  3805. * Arguments:
  3806. *
  3807. * info pointer to device info structure
  3808. * RegAddr register address (number) to write to
  3809. * RegValue 16-bit value to write to register
  3810. *
  3811. * Return Value:
  3812. *
  3813. * None
  3814. *
  3815. */
  3816. static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
  3817. {
  3818. outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
  3819. outw( RegValue, info->io_base + CCAR );
  3820. /* Read to flush write to CCAR */
  3821. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  3822. inw( info->io_base + CCAR );
  3823. } /* end of usc_OutReg() */
  3824. /*
  3825. * usc_InReg()
  3826. *
  3827. * Reads a 16-bit value from a USC serial channel register
  3828. *
  3829. * Arguments:
  3830. *
  3831. * info pointer to device extension
  3832. * RegAddr register address (number) to read from
  3833. *
  3834. * Return Value:
  3835. *
  3836. * 16-bit value read from register
  3837. */
  3838. static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr )
  3839. {
  3840. outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
  3841. return inw( info->io_base + CCAR );
  3842. } /* end of usc_InReg() */
  3843. /* usc_set_sdlc_mode()
  3844. *
  3845. * Set up the adapter for SDLC DMA communications.
  3846. *
  3847. * Arguments: info pointer to device instance data
  3848. * Return Value: NONE
  3849. */
  3850. static void usc_set_sdlc_mode( struct mgsl_struct *info )
  3851. {
  3852. u16 RegValue;
  3853. bool PreSL1660;
  3854. /*
  3855. * determine if the IUSC on the adapter is pre-SL1660. If
  3856. * not, take advantage of the UnderWait feature of more
  3857. * modern chips. If an underrun occurs and this bit is set,
  3858. * the transmitter will idle the programmed idle pattern
  3859. * until the driver has time to service the underrun. Otherwise,
  3860. * the dma controller may get the cycles previously requested
  3861. * and begin transmitting queued tx data.
  3862. */
  3863. usc_OutReg(info,TMCR,0x1f);
  3864. RegValue=usc_InReg(info,TMDR);
  3865. PreSL1660 = (RegValue == IUSC_PRE_SL1660);
  3866. if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
  3867. {
  3868. /*
  3869. ** Channel Mode Register (CMR)
  3870. **
  3871. ** <15..14> 10 Tx Sub Modes, Send Flag on Underrun
  3872. ** <13> 0 0 = Transmit Disabled (initially)
  3873. ** <12> 0 1 = Consecutive Idles share common 0
  3874. ** <11..8> 1110 Transmitter Mode = HDLC/SDLC Loop
  3875. ** <7..4> 0000 Rx Sub Modes, addr/ctrl field handling
  3876. ** <3..0> 0110 Receiver Mode = HDLC/SDLC
  3877. **
  3878. ** 1000 1110 0000 0110 = 0x8e06
  3879. */
  3880. RegValue = 0x8e06;
  3881. /*--------------------------------------------------
  3882. * ignore user options for UnderRun Actions and
  3883. * preambles
  3884. *--------------------------------------------------*/
  3885. }
  3886. else
  3887. {
  3888. /* Channel mode Register (CMR)
  3889. *
  3890. * <15..14> 00 Tx Sub modes, Underrun Action
  3891. * <13> 0 1 = Send Preamble before opening flag
  3892. * <12> 0 1 = Consecutive Idles share common 0
  3893. * <11..8> 0110 Transmitter mode = HDLC/SDLC
  3894. * <7..4> 0000 Rx Sub modes, addr/ctrl field handling
  3895. * <3..0> 0110 Receiver mode = HDLC/SDLC
  3896. *
  3897. * 0000 0110 0000 0110 = 0x0606
  3898. */
  3899. if (info->params.mode == MGSL_MODE_RAW) {
  3900. RegValue = 0x0001; /* Set Receive mode = external sync */
  3901. usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */
  3902. (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12));
  3903. /*
  3904. * TxSubMode:
  3905. * CMR <15> 0 Don't send CRC on Tx Underrun
  3906. * CMR <14> x undefined
  3907. * CMR <13> 0 Send preamble before openning sync
  3908. * CMR <12> 0 Send 8-bit syncs, 1=send Syncs per TxLength
  3909. *
  3910. * TxMode:
  3911. * CMR <11-8) 0100 MonoSync
  3912. *
  3913. * 0x00 0100 xxxx xxxx 04xx
  3914. */
  3915. RegValue |= 0x0400;
  3916. }
  3917. else {
  3918. RegValue = 0x0606;
  3919. if ( info->params.flags & HDLC_FLAG_UNDERRUN_ABORT15 )
  3920. RegValue |= BIT14;
  3921. else if ( info->params.flags & HDLC_FLAG_UNDERRUN_FLAG )
  3922. RegValue |= BIT15;
  3923. else if ( info->params.flags & HDLC_FLAG_UNDERRUN_CRC )
  3924. RegValue |= BIT15 | BIT14;
  3925. }
  3926. if ( info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE )
  3927. RegValue |= BIT13;
  3928. }
  3929. if ( info->params.mode == MGSL_MODE_HDLC &&
  3930. (info->params.flags & HDLC_FLAG_SHARE_ZERO) )
  3931. RegValue |= BIT12;
  3932. if ( info->params.addr_filter != 0xff )
  3933. {
  3934. /* set up receive address filtering */
  3935. usc_OutReg( info, RSR, info->params.addr_filter );
  3936. RegValue |= BIT4;
  3937. }
  3938. usc_OutReg( info, CMR, RegValue );
  3939. info->cmr_value = RegValue;
  3940. /* Receiver mode Register (RMR)
  3941. *
  3942. * <15..13> 000 encoding
  3943. * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
  3944. * <10> 1 1 = Set CRC to all 1s (use for SDLC/HDLC)
  3945. * <9> 0 1 = Include Receive chars in CRC
  3946. * <8> 1 1 = Use Abort/PE bit as abort indicator
  3947. * <7..6> 00 Even parity
  3948. * <5> 0 parity disabled
  3949. * <4..2> 000 Receive Char Length = 8 bits
  3950. * <1..0> 00 Disable Receiver
  3951. *
  3952. * 0000 0101 0000 0000 = 0x0500
  3953. */
  3954. RegValue = 0x0500;
  3955. switch ( info->params.encoding ) {
  3956. case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
  3957. case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
  3958. case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
  3959. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
  3960. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
  3961. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
  3962. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
  3963. }
  3964. if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
  3965. RegValue |= BIT9;
  3966. else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
  3967. RegValue |= ( BIT12 | BIT10 | BIT9 );
  3968. usc_OutReg( info, RMR, RegValue );
  3969. /* Set the Receive count Limit Register (RCLR) to 0xffff. */
  3970. /* When an opening flag of an SDLC frame is recognized the */
  3971. /* Receive Character count (RCC) is loaded with the value in */
  3972. /* RCLR. The RCC is decremented for each received byte. The */
  3973. /* value of RCC is stored after the closing flag of the frame */
  3974. /* allowing the frame size to be computed. */
  3975. usc_OutReg( info, RCLR, RCLRVALUE );
  3976. usc_RCmd( info, RCmd_SelectRicrdma_level );
  3977. /* Receive Interrupt Control Register (RICR)
  3978. *
  3979. * <15..8> ? RxFIFO DMA Request Level
  3980. * <7> 0 Exited Hunt IA (Interrupt Arm)
  3981. * <6> 0 Idle Received IA
  3982. * <5> 0 Break/Abort IA
  3983. * <4> 0 Rx Bound IA
  3984. * <3> 1 Queued status reflects oldest 2 bytes in FIFO
  3985. * <2> 0 Abort/PE IA
  3986. * <1> 1 Rx Overrun IA
  3987. * <0> 0 Select TC0 value for readback
  3988. *
  3989. * 0000 0000 0000 1000 = 0x000a
  3990. */
  3991. /* Carry over the Exit Hunt and Idle Received bits */
  3992. /* in case they have been armed by usc_ArmEvents. */
  3993. RegValue = usc_InReg( info, RICR ) & 0xc0;
  3994. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  3995. usc_OutReg( info, RICR, (u16)(0x030a | RegValue) );
  3996. else
  3997. usc_OutReg( info, RICR, (u16)(0x140a | RegValue) );
  3998. /* Unlatch all Rx status bits and clear Rx status IRQ Pending */
  3999. usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
  4000. usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
  4001. /* Transmit mode Register (TMR)
  4002. *
  4003. * <15..13> 000 encoding
  4004. * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
  4005. * <10> 1 1 = Start CRC as all 1s (use for SDLC/HDLC)
  4006. * <9> 0 1 = Tx CRC Enabled
  4007. * <8> 0 1 = Append CRC to end of transmit frame
  4008. * <7..6> 00 Transmit parity Even
  4009. * <5> 0 Transmit parity Disabled
  4010. * <4..2> 000 Tx Char Length = 8 bits
  4011. * <1..0> 00 Disable Transmitter
  4012. *
  4013. * 0000 0100 0000 0000 = 0x0400
  4014. */
  4015. RegValue = 0x0400;
  4016. switch ( info->params.encoding ) {
  4017. case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
  4018. case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
  4019. case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
  4020. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
  4021. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
  4022. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
  4023. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
  4024. }
  4025. if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
  4026. RegValue |= BIT9 | BIT8;
  4027. else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
  4028. RegValue |= ( BIT12 | BIT10 | BIT9 | BIT8);
  4029. usc_OutReg( info, TMR, RegValue );
  4030. usc_set_txidle( info );
  4031. usc_TCmd( info, TCmd_SelectTicrdma_level );
  4032. /* Transmit Interrupt Control Register (TICR)
  4033. *
  4034. * <15..8> ? Transmit FIFO DMA Level
  4035. * <7> 0 Present IA (Interrupt Arm)
  4036. * <6> 0 Idle Sent IA
  4037. * <5> 1 Abort Sent IA
  4038. * <4> 1 EOF/EOM Sent IA
  4039. * <3> 0 CRC Sent IA
  4040. * <2> 1 1 = Wait for SW Trigger to Start Frame
  4041. * <1> 1 Tx Underrun IA
  4042. * <0> 0 TC0 constant on read back
  4043. *
  4044. * 0000 0000 0011 0110 = 0x0036
  4045. */
  4046. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  4047. usc_OutReg( info, TICR, 0x0736 );
  4048. else
  4049. usc_OutReg( info, TICR, 0x1436 );
  4050. usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
  4051. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
  4052. /*
  4053. ** Transmit Command/Status Register (TCSR)
  4054. **
  4055. ** <15..12> 0000 TCmd
  4056. ** <11> 0/1 UnderWait
  4057. ** <10..08> 000 TxIdle
  4058. ** <7> x PreSent
  4059. ** <6> x IdleSent
  4060. ** <5> x AbortSent
  4061. ** <4> x EOF/EOM Sent
  4062. ** <3> x CRC Sent
  4063. ** <2> x All Sent
  4064. ** <1> x TxUnder
  4065. ** <0> x TxEmpty
  4066. **
  4067. ** 0000 0000 0000 0000 = 0x0000
  4068. */
  4069. info->tcsr_value = 0;
  4070. if ( !PreSL1660 )
  4071. info->tcsr_value |= TCSR_UNDERWAIT;
  4072. usc_OutReg( info, TCSR, info->tcsr_value );
  4073. /* Clock mode Control Register (CMCR)
  4074. *
  4075. * <15..14> 00 counter 1 Source = Disabled
  4076. * <13..12> 00 counter 0 Source = Disabled
  4077. * <11..10> 11 BRG1 Input is TxC Pin
  4078. * <9..8> 11 BRG0 Input is TxC Pin
  4079. * <7..6> 01 DPLL Input is BRG1 Output
  4080. * <5..3> XXX TxCLK comes from Port 0
  4081. * <2..0> XXX RxCLK comes from Port 1
  4082. *
  4083. * 0000 1111 0111 0111 = 0x0f77
  4084. */
  4085. RegValue = 0x0f40;
  4086. if ( info->params.flags & HDLC_FLAG_RXC_DPLL )
  4087. RegValue |= 0x0003; /* RxCLK from DPLL */
  4088. else if ( info->params.flags & HDLC_FLAG_RXC_BRG )
  4089. RegValue |= 0x0004; /* RxCLK from BRG0 */
  4090. else if ( info->params.flags & HDLC_FLAG_RXC_TXCPIN)
  4091. RegValue |= 0x0006; /* RxCLK from TXC Input */
  4092. else
  4093. RegValue |= 0x0007; /* RxCLK from Port1 */
  4094. if ( info->params.flags & HDLC_FLAG_TXC_DPLL )
  4095. RegValue |= 0x0018; /* TxCLK from DPLL */
  4096. else if ( info->params.flags & HDLC_FLAG_TXC_BRG )
  4097. RegValue |= 0x0020; /* TxCLK from BRG0 */
  4098. else if ( info->params.flags & HDLC_FLAG_TXC_RXCPIN)
  4099. RegValue |= 0x0038; /* RxCLK from TXC Input */
  4100. else
  4101. RegValue |= 0x0030; /* TxCLK from Port0 */
  4102. usc_OutReg( info, CMCR, RegValue );
  4103. /* Hardware Configuration Register (HCR)
  4104. *
  4105. * <15..14> 00 CTR0 Divisor:00=32,01=16,10=8,11=4
  4106. * <13> 0 CTR1DSel:0=CTR0Div determines CTR0Div
  4107. * <12> 0 CVOK:0=report code violation in biphase
  4108. * <11..10> 00 DPLL Divisor:00=32,01=16,10=8,11=4
  4109. * <9..8> XX DPLL mode:00=disable,01=NRZ,10=Biphase,11=Biphase Level
  4110. * <7..6> 00 reserved
  4111. * <5> 0 BRG1 mode:0=continuous,1=single cycle
  4112. * <4> X BRG1 Enable
  4113. * <3..2> 00 reserved
  4114. * <1> 0 BRG0 mode:0=continuous,1=single cycle
  4115. * <0> 0 BRG0 Enable
  4116. */
  4117. RegValue = 0x0000;
  4118. if ( info->params.flags & (HDLC_FLAG_RXC_DPLL | HDLC_FLAG_TXC_DPLL) ) {
  4119. u32 XtalSpeed;
  4120. u32 DpllDivisor;
  4121. u16 Tc;
  4122. /* DPLL is enabled. Use BRG1 to provide continuous reference clock */
  4123. /* for DPLL. DPLL mode in HCR is dependent on the encoding used. */
  4124. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  4125. XtalSpeed = 11059200;
  4126. else
  4127. XtalSpeed = 14745600;
  4128. if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
  4129. DpllDivisor = 16;
  4130. RegValue |= BIT10;
  4131. }
  4132. else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
  4133. DpllDivisor = 8;
  4134. RegValue |= BIT11;
  4135. }
  4136. else
  4137. DpllDivisor = 32;
  4138. /* Tc = (Xtal/Speed) - 1 */
  4139. /* If twice the remainder of (Xtal/Speed) is greater than Speed */
  4140. /* then rounding up gives a more precise time constant. Instead */
  4141. /* of rounding up and then subtracting 1 we just don't subtract */
  4142. /* the one in this case. */
  4143. /*--------------------------------------------------
  4144. * ejz: for DPLL mode, application should use the
  4145. * same clock speed as the partner system, even
  4146. * though clocking is derived from the input RxData.
  4147. * In case the user uses a 0 for the clock speed,
  4148. * default to 0xffffffff and don't try to divide by
  4149. * zero
  4150. *--------------------------------------------------*/
  4151. if ( info->params.clock_speed )
  4152. {
  4153. Tc = (u16)((XtalSpeed/DpllDivisor)/info->params.clock_speed);
  4154. if ( !((((XtalSpeed/DpllDivisor) % info->params.clock_speed) * 2)
  4155. / info->params.clock_speed) )
  4156. Tc--;
  4157. }
  4158. else
  4159. Tc = -1;
  4160. /* Write 16-bit Time Constant for BRG1 */
  4161. usc_OutReg( info, TC1R, Tc );
  4162. RegValue |= BIT4; /* enable BRG1 */
  4163. switch ( info->params.encoding ) {
  4164. case HDLC_ENCODING_NRZ:
  4165. case HDLC_ENCODING_NRZB:
  4166. case HDLC_ENCODING_NRZI_MARK:
  4167. case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT8; break;
  4168. case HDLC_ENCODING_BIPHASE_MARK:
  4169. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT9; break;
  4170. case HDLC_ENCODING_BIPHASE_LEVEL:
  4171. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT9 | BIT8; break;
  4172. }
  4173. }
  4174. usc_OutReg( info, HCR, RegValue );
  4175. /* Channel Control/status Register (CCSR)
  4176. *
  4177. * <15> X RCC FIFO Overflow status (RO)
  4178. * <14> X RCC FIFO Not Empty status (RO)
  4179. * <13> 0 1 = Clear RCC FIFO (WO)
  4180. * <12> X DPLL Sync (RW)
  4181. * <11> X DPLL 2 Missed Clocks status (RO)
  4182. * <10> X DPLL 1 Missed Clock status (RO)
  4183. * <9..8> 00 DPLL Resync on rising and falling edges (RW)
  4184. * <7> X SDLC Loop On status (RO)
  4185. * <6> X SDLC Loop Send status (RO)
  4186. * <5> 1 Bypass counters for TxClk and RxClk (RW)
  4187. * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
  4188. * <1..0> 00 reserved
  4189. *
  4190. * 0000 0000 0010 0000 = 0x0020
  4191. */
  4192. usc_OutReg( info, CCSR, 0x1020 );
  4193. if ( info->params.flags & HDLC_FLAG_AUTO_CTS ) {
  4194. usc_OutReg( info, SICR,
  4195. (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) );
  4196. }
  4197. /* enable Master Interrupt Enable bit (MIE) */
  4198. usc_EnableMasterIrqBit( info );
  4199. usc_ClearIrqPendingBits( info, RECEIVE_STATUS | RECEIVE_DATA |
  4200. TRANSMIT_STATUS | TRANSMIT_DATA | MISC);
  4201. /* arm RCC underflow interrupt */
  4202. usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3));
  4203. usc_EnableInterrupts(info, MISC);
  4204. info->mbre_bit = 0;
  4205. outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
  4206. usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
  4207. info->mbre_bit = BIT8;
  4208. outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */
  4209. /* DMA Control Register (DCR)
  4210. *
  4211. * <15..14> 10 Priority mode = Alternating Tx/Rx
  4212. * 01 Rx has priority
  4213. * 00 Tx has priority
  4214. *
  4215. * <13> 1 Enable Priority Preempt per DCR<15..14>
  4216. * (WARNING DCR<11..10> must be 00 when this is 1)
  4217. * 0 Choose activate channel per DCR<11..10>
  4218. *
  4219. * <12> 0 Little Endian for Array/List
  4220. * <11..10> 00 Both Channels can use each bus grant
  4221. * <9..6> 0000 reserved
  4222. * <5> 0 7 CLK - Minimum Bus Re-request Interval
  4223. * <4> 0 1 = drive D/C and S/D pins
  4224. * <3> 1 1 = Add one wait state to all DMA cycles.
  4225. * <2> 0 1 = Strobe /UAS on every transfer.
  4226. * <1..0> 11 Addr incrementing only affects LS24 bits
  4227. *
  4228. * 0110 0000 0000 1011 = 0x600b
  4229. */
  4230. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  4231. /* PCI adapter does not need DMA wait state */
  4232. usc_OutDmaReg( info, DCR, 0xa00b );
  4233. }
  4234. else
  4235. usc_OutDmaReg( info, DCR, 0x800b );
  4236. /* Receive DMA mode Register (RDMR)
  4237. *
  4238. * <15..14> 11 DMA mode = Linked List Buffer mode
  4239. * <13> 1 RSBinA/L = store Rx status Block in Arrary/List entry
  4240. * <12> 1 Clear count of List Entry after fetching
  4241. * <11..10> 00 Address mode = Increment
  4242. * <9> 1 Terminate Buffer on RxBound
  4243. * <8> 0 Bus Width = 16bits
  4244. * <7..0> ? status Bits (write as 0s)
  4245. *
  4246. * 1111 0010 0000 0000 = 0xf200
  4247. */
  4248. usc_OutDmaReg( info, RDMR, 0xf200 );
  4249. /* Transmit DMA mode Register (TDMR)
  4250. *
  4251. * <15..14> 11 DMA mode = Linked List Buffer mode
  4252. * <13> 1 TCBinA/L = fetch Tx Control Block from List entry
  4253. * <12> 1 Clear count of List Entry after fetching
  4254. * <11..10> 00 Address mode = Increment
  4255. * <9> 1 Terminate Buffer on end of frame
  4256. * <8> 0 Bus Width = 16bits
  4257. * <7..0> ? status Bits (Read Only so write as 0)
  4258. *
  4259. * 1111 0010 0000 0000 = 0xf200
  4260. */
  4261. usc_OutDmaReg( info, TDMR, 0xf200 );
  4262. /* DMA Interrupt Control Register (DICR)
  4263. *
  4264. * <15> 1 DMA Interrupt Enable
  4265. * <14> 0 1 = Disable IEO from USC
  4266. * <13> 0 1 = Don't provide vector during IntAck
  4267. * <12> 1 1 = Include status in Vector
  4268. * <10..2> 0 reserved, Must be 0s
  4269. * <1> 0 1 = Rx DMA Interrupt Enabled
  4270. * <0> 0 1 = Tx DMA Interrupt Enabled
  4271. *
  4272. * 1001 0000 0000 0000 = 0x9000
  4273. */
  4274. usc_OutDmaReg( info, DICR, 0x9000 );
  4275. usc_InDmaReg( info, RDMR ); /* clear pending receive DMA IRQ bits */
  4276. usc_InDmaReg( info, TDMR ); /* clear pending transmit DMA IRQ bits */
  4277. usc_OutDmaReg( info, CDIR, 0x0303 ); /* clear IUS and Pending for Tx and Rx */
  4278. /* Channel Control Register (CCR)
  4279. *
  4280. * <15..14> 10 Use 32-bit Tx Control Blocks (TCBs)
  4281. * <13> 0 Trigger Tx on SW Command Disabled
  4282. * <12> 0 Flag Preamble Disabled
  4283. * <11..10> 00 Preamble Length
  4284. * <9..8> 00 Preamble Pattern
  4285. * <7..6> 10 Use 32-bit Rx status Blocks (RSBs)
  4286. * <5> 0 Trigger Rx on SW Command Disabled
  4287. * <4..0> 0 reserved
  4288. *
  4289. * 1000 0000 1000 0000 = 0x8080
  4290. */
  4291. RegValue = 0x8080;
  4292. switch ( info->params.preamble_length ) {
  4293. case HDLC_PREAMBLE_LENGTH_16BITS: RegValue |= BIT10; break;
  4294. case HDLC_PREAMBLE_LENGTH_32BITS: RegValue |= BIT11; break;
  4295. case HDLC_PREAMBLE_LENGTH_64BITS: RegValue |= BIT11 | BIT10; break;
  4296. }
  4297. switch ( info->params.preamble ) {
  4298. case HDLC_PREAMBLE_PATTERN_FLAGS: RegValue |= BIT8 | BIT12; break;
  4299. case HDLC_PREAMBLE_PATTERN_ONES: RegValue |= BIT8; break;
  4300. case HDLC_PREAMBLE_PATTERN_10: RegValue |= BIT9; break;
  4301. case HDLC_PREAMBLE_PATTERN_01: RegValue |= BIT9 | BIT8; break;
  4302. }
  4303. usc_OutReg( info, CCR, RegValue );
  4304. /*
  4305. * Burst/Dwell Control Register
  4306. *
  4307. * <15..8> 0x20 Maximum number of transfers per bus grant
  4308. * <7..0> 0x00 Maximum number of clock cycles per bus grant
  4309. */
  4310. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  4311. /* don't limit bus occupancy on PCI adapter */
  4312. usc_OutDmaReg( info, BDCR, 0x0000 );
  4313. }
  4314. else
  4315. usc_OutDmaReg( info, BDCR, 0x2000 );
  4316. usc_stop_transmitter(info);
  4317. usc_stop_receiver(info);
  4318. } /* end of usc_set_sdlc_mode() */
  4319. /* usc_enable_loopback()
  4320. *
  4321. * Set the 16C32 for internal loopback mode.
  4322. * The TxCLK and RxCLK signals are generated from the BRG0 and
  4323. * the TxD is looped back to the RxD internally.
  4324. *
  4325. * Arguments: info pointer to device instance data
  4326. * enable 1 = enable loopback, 0 = disable
  4327. * Return Value: None
  4328. */
  4329. static void usc_enable_loopback(struct mgsl_struct *info, int enable)
  4330. {
  4331. if (enable) {
  4332. /* blank external TXD output */
  4333. usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7 | BIT6));
  4334. /* Clock mode Control Register (CMCR)
  4335. *
  4336. * <15..14> 00 counter 1 Disabled
  4337. * <13..12> 00 counter 0 Disabled
  4338. * <11..10> 11 BRG1 Input is TxC Pin
  4339. * <9..8> 11 BRG0 Input is TxC Pin
  4340. * <7..6> 01 DPLL Input is BRG1 Output
  4341. * <5..3> 100 TxCLK comes from BRG0
  4342. * <2..0> 100 RxCLK comes from BRG0
  4343. *
  4344. * 0000 1111 0110 0100 = 0x0f64
  4345. */
  4346. usc_OutReg( info, CMCR, 0x0f64 );
  4347. /* Write 16-bit Time Constant for BRG0 */
  4348. /* use clock speed if available, otherwise use 8 for diagnostics */
  4349. if (info->params.clock_speed) {
  4350. if (info->bus_type == MGSL_BUS_TYPE_PCI)
  4351. usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1));
  4352. else
  4353. usc_OutReg(info, TC0R, (u16)((14745600/info->params.clock_speed)-1));
  4354. } else
  4355. usc_OutReg(info, TC0R, (u16)8);
  4356. /* Hardware Configuration Register (HCR) Clear Bit 1, BRG0
  4357. mode = Continuous Set Bit 0 to enable BRG0. */
  4358. usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
  4359. /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
  4360. usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004));
  4361. /* set Internal Data loopback mode */
  4362. info->loopback_bits = 0x300;
  4363. outw( 0x0300, info->io_base + CCAR );
  4364. } else {
  4365. /* enable external TXD output */
  4366. usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7 | BIT6));
  4367. /* clear Internal Data loopback mode */
  4368. info->loopback_bits = 0;
  4369. outw( 0,info->io_base + CCAR );
  4370. }
  4371. } /* end of usc_enable_loopback() */
  4372. /* usc_enable_aux_clock()
  4373. *
  4374. * Enabled the AUX clock output at the specified frequency.
  4375. *
  4376. * Arguments:
  4377. *
  4378. * info pointer to device extension
  4379. * data_rate data rate of clock in bits per second
  4380. * A data rate of 0 disables the AUX clock.
  4381. *
  4382. * Return Value: None
  4383. */
  4384. static void usc_enable_aux_clock( struct mgsl_struct *info, u32 data_rate )
  4385. {
  4386. u32 XtalSpeed;
  4387. u16 Tc;
  4388. if ( data_rate ) {
  4389. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  4390. XtalSpeed = 11059200;
  4391. else
  4392. XtalSpeed = 14745600;
  4393. /* Tc = (Xtal/Speed) - 1 */
  4394. /* If twice the remainder of (Xtal/Speed) is greater than Speed */
  4395. /* then rounding up gives a more precise time constant. Instead */
  4396. /* of rounding up and then subtracting 1 we just don't subtract */
  4397. /* the one in this case. */
  4398. Tc = (u16)(XtalSpeed/data_rate);
  4399. if ( !(((XtalSpeed % data_rate) * 2) / data_rate) )
  4400. Tc--;
  4401. /* Write 16-bit Time Constant for BRG0 */
  4402. usc_OutReg( info, TC0R, Tc );
  4403. /*
  4404. * Hardware Configuration Register (HCR)
  4405. * Clear Bit 1, BRG0 mode = Continuous
  4406. * Set Bit 0 to enable BRG0.
  4407. */
  4408. usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
  4409. /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
  4410. usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
  4411. } else {
  4412. /* data rate == 0 so turn off BRG0 */
  4413. usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
  4414. }
  4415. } /* end of usc_enable_aux_clock() */
  4416. /*
  4417. *
  4418. * usc_process_rxoverrun_sync()
  4419. *
  4420. * This function processes a receive overrun by resetting the
  4421. * receive DMA buffers and issuing a Purge Rx FIFO command
  4422. * to allow the receiver to continue receiving.
  4423. *
  4424. * Arguments:
  4425. *
  4426. * info pointer to device extension
  4427. *
  4428. * Return Value: None
  4429. */
  4430. static void usc_process_rxoverrun_sync( struct mgsl_struct *info )
  4431. {
  4432. int start_index;
  4433. int end_index;
  4434. int frame_start_index;
  4435. bool start_of_frame_found = false;
  4436. bool end_of_frame_found = false;
  4437. bool reprogram_dma = false;
  4438. DMABUFFERENTRY *buffer_list = info->rx_buffer_list;
  4439. u32 phys_addr;
  4440. usc_DmaCmd( info, DmaCmd_PauseRxChannel );
  4441. usc_RCmd( info, RCmd_EnterHuntmode );
  4442. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  4443. /* CurrentRxBuffer points to the 1st buffer of the next */
  4444. /* possibly available receive frame. */
  4445. frame_start_index = start_index = end_index = info->current_rx_buffer;
  4446. /* Search for an unfinished string of buffers. This means */
  4447. /* that a receive frame started (at least one buffer with */
  4448. /* count set to zero) but there is no terminiting buffer */
  4449. /* (status set to non-zero). */
  4450. while( !buffer_list[end_index].count )
  4451. {
  4452. /* Count field has been reset to zero by 16C32. */
  4453. /* This buffer is currently in use. */
  4454. if ( !start_of_frame_found )
  4455. {
  4456. start_of_frame_found = true;
  4457. frame_start_index = end_index;
  4458. end_of_frame_found = false;
  4459. }
  4460. if ( buffer_list[end_index].status )
  4461. {
  4462. /* Status field has been set by 16C32. */
  4463. /* This is the last buffer of a received frame. */
  4464. /* We want to leave the buffers for this frame intact. */
  4465. /* Move on to next possible frame. */
  4466. start_of_frame_found = false;
  4467. end_of_frame_found = true;
  4468. }
  4469. /* advance to next buffer entry in linked list */
  4470. end_index++;
  4471. if ( end_index == info->rx_buffer_count )
  4472. end_index = 0;
  4473. if ( start_index == end_index )
  4474. {
  4475. /* The entire list has been searched with all Counts == 0 and */
  4476. /* all Status == 0. The receive buffers are */
  4477. /* completely screwed, reset all receive buffers! */
  4478. mgsl_reset_rx_dma_buffers( info );
  4479. frame_start_index = 0;
  4480. start_of_frame_found = false;
  4481. reprogram_dma = true;
  4482. break;
  4483. }
  4484. }
  4485. if ( start_of_frame_found && !end_of_frame_found )
  4486. {
  4487. /* There is an unfinished string of receive DMA buffers */
  4488. /* as a result of the receiver overrun. */
  4489. /* Reset the buffers for the unfinished frame */
  4490. /* and reprogram the receive DMA controller to start */
  4491. /* at the 1st buffer of unfinished frame. */
  4492. start_index = frame_start_index;
  4493. do
  4494. {
  4495. *((unsigned long *)&(info->rx_buffer_list[start_index++].count)) = DMABUFFERSIZE;
  4496. /* Adjust index for wrap around. */
  4497. if ( start_index == info->rx_buffer_count )
  4498. start_index = 0;
  4499. } while( start_index != end_index );
  4500. reprogram_dma = true;
  4501. }
  4502. if ( reprogram_dma )
  4503. {
  4504. usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
  4505. usc_ClearIrqPendingBits(info, RECEIVE_DATA|RECEIVE_STATUS);
  4506. usc_UnlatchRxstatusBits(info, RECEIVE_DATA|RECEIVE_STATUS);
  4507. usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
  4508. /* This empties the receive FIFO and loads the RCC with RCLR */
  4509. usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
  4510. /* program 16C32 with physical address of 1st DMA buffer entry */
  4511. phys_addr = info->rx_buffer_list[frame_start_index].phys_entry;
  4512. usc_OutDmaReg( info, NRARL, (u16)phys_addr );
  4513. usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
  4514. usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
  4515. usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
  4516. usc_EnableInterrupts( info, RECEIVE_STATUS );
  4517. /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
  4518. /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
  4519. usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
  4520. usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
  4521. usc_DmaCmd( info, DmaCmd_InitRxChannel );
  4522. if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
  4523. usc_EnableReceiver(info,ENABLE_AUTO_DCD);
  4524. else
  4525. usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
  4526. }
  4527. else
  4528. {
  4529. /* This empties the receive FIFO and loads the RCC with RCLR */
  4530. usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
  4531. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  4532. }
  4533. } /* end of usc_process_rxoverrun_sync() */
  4534. /* usc_stop_receiver()
  4535. *
  4536. * Disable USC receiver
  4537. *
  4538. * Arguments: info pointer to device instance data
  4539. * Return Value: None
  4540. */
  4541. static void usc_stop_receiver( struct mgsl_struct *info )
  4542. {
  4543. if (debug_level >= DEBUG_LEVEL_ISR)
  4544. printk("%s(%d):usc_stop_receiver(%s)\n",
  4545. __FILE__,__LINE__, info->device_name );
  4546. /* Disable receive DMA channel. */
  4547. /* This also disables receive DMA channel interrupts */
  4548. usc_DmaCmd( info, DmaCmd_ResetRxChannel );
  4549. usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
  4550. usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
  4551. usc_DisableInterrupts( info, RECEIVE_DATA | RECEIVE_STATUS );
  4552. usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
  4553. /* This empties the receive FIFO and loads the RCC with RCLR */
  4554. usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
  4555. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  4556. info->rx_enabled = false;
  4557. info->rx_overflow = false;
  4558. info->rx_rcc_underrun = false;
  4559. } /* end of stop_receiver() */
  4560. /* usc_start_receiver()
  4561. *
  4562. * Enable the USC receiver
  4563. *
  4564. * Arguments: info pointer to device instance data
  4565. * Return Value: None
  4566. */
  4567. static void usc_start_receiver( struct mgsl_struct *info )
  4568. {
  4569. u32 phys_addr;
  4570. if (debug_level >= DEBUG_LEVEL_ISR)
  4571. printk("%s(%d):usc_start_receiver(%s)\n",
  4572. __FILE__,__LINE__, info->device_name );
  4573. mgsl_reset_rx_dma_buffers( info );
  4574. usc_stop_receiver( info );
  4575. usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
  4576. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  4577. if ( info->params.mode == MGSL_MODE_HDLC ||
  4578. info->params.mode == MGSL_MODE_RAW ) {
  4579. /* DMA mode Transfers */
  4580. /* Program the DMA controller. */
  4581. /* Enable the DMA controller end of buffer interrupt. */
  4582. /* program 16C32 with physical address of 1st DMA buffer entry */
  4583. phys_addr = info->rx_buffer_list[0].phys_entry;
  4584. usc_OutDmaReg( info, NRARL, (u16)phys_addr );
  4585. usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
  4586. usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
  4587. usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
  4588. usc_EnableInterrupts( info, RECEIVE_STATUS );
  4589. /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
  4590. /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
  4591. usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
  4592. usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
  4593. usc_DmaCmd( info, DmaCmd_InitRxChannel );
  4594. if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
  4595. usc_EnableReceiver(info,ENABLE_AUTO_DCD);
  4596. else
  4597. usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
  4598. } else {
  4599. usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
  4600. usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
  4601. usc_EnableInterrupts(info, RECEIVE_DATA);
  4602. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  4603. usc_RCmd( info, RCmd_EnterHuntmode );
  4604. usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
  4605. }
  4606. usc_OutReg( info, CCSR, 0x1020 );
  4607. info->rx_enabled = true;
  4608. } /* end of usc_start_receiver() */
  4609. /* usc_start_transmitter()
  4610. *
  4611. * Enable the USC transmitter and send a transmit frame if
  4612. * one is loaded in the DMA buffers.
  4613. *
  4614. * Arguments: info pointer to device instance data
  4615. * Return Value: None
  4616. */
  4617. static void usc_start_transmitter( struct mgsl_struct *info )
  4618. {
  4619. u32 phys_addr;
  4620. unsigned int FrameSize;
  4621. if (debug_level >= DEBUG_LEVEL_ISR)
  4622. printk("%s(%d):usc_start_transmitter(%s)\n",
  4623. __FILE__,__LINE__, info->device_name );
  4624. if ( info->xmit_cnt ) {
  4625. /* If auto RTS enabled and RTS is inactive, then assert */
  4626. /* RTS and set a flag indicating that the driver should */
  4627. /* negate RTS when the transmission completes. */
  4628. info->drop_rts_on_tx_done = false;
  4629. if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
  4630. usc_get_serial_signals( info );
  4631. if ( !(info->serial_signals & SerialSignal_RTS) ) {
  4632. info->serial_signals |= SerialSignal_RTS;
  4633. usc_set_serial_signals( info );
  4634. info->drop_rts_on_tx_done = true;
  4635. }
  4636. }
  4637. if ( info->params.mode == MGSL_MODE_ASYNC ) {
  4638. if ( !info->tx_active ) {
  4639. usc_UnlatchTxstatusBits(info, TXSTATUS_ALL);
  4640. usc_ClearIrqPendingBits(info, TRANSMIT_STATUS + TRANSMIT_DATA);
  4641. usc_EnableInterrupts(info, TRANSMIT_DATA);
  4642. usc_load_txfifo(info);
  4643. }
  4644. } else {
  4645. /* Disable transmit DMA controller while programming. */
  4646. usc_DmaCmd( info, DmaCmd_ResetTxChannel );
  4647. /* Transmit DMA buffer is loaded, so program USC */
  4648. /* to send the frame contained in the buffers. */
  4649. FrameSize = info->tx_buffer_list[info->start_tx_dma_buffer].rcc;
  4650. /* if operating in Raw sync mode, reset the rcc component
  4651. * of the tx dma buffer entry, otherwise, the serial controller
  4652. * will send a closing sync char after this count.
  4653. */
  4654. if ( info->params.mode == MGSL_MODE_RAW )
  4655. info->tx_buffer_list[info->start_tx_dma_buffer].rcc = 0;
  4656. /* Program the Transmit Character Length Register (TCLR) */
  4657. /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
  4658. usc_OutReg( info, TCLR, (u16)FrameSize );
  4659. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  4660. /* Program the address of the 1st DMA Buffer Entry in linked list */
  4661. phys_addr = info->tx_buffer_list[info->start_tx_dma_buffer].phys_entry;
  4662. usc_OutDmaReg( info, NTARL, (u16)phys_addr );
  4663. usc_OutDmaReg( info, NTARU, (u16)(phys_addr >> 16) );
  4664. usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
  4665. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
  4666. usc_EnableInterrupts( info, TRANSMIT_STATUS );
  4667. if ( info->params.mode == MGSL_MODE_RAW &&
  4668. info->num_tx_dma_buffers > 1 ) {
  4669. /* When running external sync mode, attempt to 'stream' transmit */
  4670. /* by filling tx dma buffers as they become available. To do this */
  4671. /* we need to enable Tx DMA EOB Status interrupts : */
  4672. /* */
  4673. /* 1. Arm End of Buffer (EOB) Transmit DMA Interrupt (BIT2 of TDIAR) */
  4674. /* 2. Enable Transmit DMA Interrupts (BIT0 of DICR) */
  4675. usc_OutDmaReg( info, TDIAR, BIT2|BIT3 );
  4676. usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT0) );
  4677. }
  4678. /* Initialize Transmit DMA Channel */
  4679. usc_DmaCmd( info, DmaCmd_InitTxChannel );
  4680. usc_TCmd( info, TCmd_SendFrame );
  4681. mod_timer(&info->tx_timer, jiffies +
  4682. msecs_to_jiffies(5000));
  4683. }
  4684. info->tx_active = true;
  4685. }
  4686. if ( !info->tx_enabled ) {
  4687. info->tx_enabled = true;
  4688. if ( info->params.flags & HDLC_FLAG_AUTO_CTS )
  4689. usc_EnableTransmitter(info,ENABLE_AUTO_CTS);
  4690. else
  4691. usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
  4692. }
  4693. } /* end of usc_start_transmitter() */
  4694. /* usc_stop_transmitter()
  4695. *
  4696. * Stops the transmitter and DMA
  4697. *
  4698. * Arguments: info pointer to device isntance data
  4699. * Return Value: None
  4700. */
  4701. static void usc_stop_transmitter( struct mgsl_struct *info )
  4702. {
  4703. if (debug_level >= DEBUG_LEVEL_ISR)
  4704. printk("%s(%d):usc_stop_transmitter(%s)\n",
  4705. __FILE__,__LINE__, info->device_name );
  4706. del_timer(&info->tx_timer);
  4707. usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
  4708. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA );
  4709. usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA );
  4710. usc_EnableTransmitter(info,DISABLE_UNCONDITIONAL);
  4711. usc_DmaCmd( info, DmaCmd_ResetTxChannel );
  4712. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  4713. info->tx_enabled = false;
  4714. info->tx_active = false;
  4715. } /* end of usc_stop_transmitter() */
  4716. /* usc_load_txfifo()
  4717. *
  4718. * Fill the transmit FIFO until the FIFO is full or
  4719. * there is no more data to load.
  4720. *
  4721. * Arguments: info pointer to device extension (instance data)
  4722. * Return Value: None
  4723. */
  4724. static void usc_load_txfifo( struct mgsl_struct *info )
  4725. {
  4726. int Fifocount;
  4727. u8 TwoBytes[2];
  4728. if ( !info->xmit_cnt && !info->x_char )
  4729. return;
  4730. /* Select transmit FIFO status readback in TICR */
  4731. usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
  4732. /* load the Transmit FIFO until FIFOs full or all data sent */
  4733. while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) {
  4734. /* there is more space in the transmit FIFO and */
  4735. /* there is more data in transmit buffer */
  4736. if ( (info->xmit_cnt > 1) && (Fifocount > 1) && !info->x_char ) {
  4737. /* write a 16-bit word from transmit buffer to 16C32 */
  4738. TwoBytes[0] = info->xmit_buf[info->xmit_tail++];
  4739. info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
  4740. TwoBytes[1] = info->xmit_buf[info->xmit_tail++];
  4741. info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
  4742. outw( *((u16 *)TwoBytes), info->io_base + DATAREG);
  4743. info->xmit_cnt -= 2;
  4744. info->icount.tx += 2;
  4745. } else {
  4746. /* only 1 byte left to transmit or 1 FIFO slot left */
  4747. outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY),
  4748. info->io_base + CCAR );
  4749. if (info->x_char) {
  4750. /* transmit pending high priority char */
  4751. outw( info->x_char,info->io_base + CCAR );
  4752. info->x_char = 0;
  4753. } else {
  4754. outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR );
  4755. info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
  4756. info->xmit_cnt--;
  4757. }
  4758. info->icount.tx++;
  4759. }
  4760. }
  4761. } /* end of usc_load_txfifo() */
  4762. /* usc_reset()
  4763. *
  4764. * Reset the adapter to a known state and prepare it for further use.
  4765. *
  4766. * Arguments: info pointer to device instance data
  4767. * Return Value: None
  4768. */
  4769. static void usc_reset( struct mgsl_struct *info )
  4770. {
  4771. if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
  4772. int i;
  4773. u32 readval;
  4774. /* Set BIT30 of Misc Control Register */
  4775. /* (Local Control Register 0x50) to force reset of USC. */
  4776. volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
  4777. u32 *LCR0BRDR = (u32 *)(info->lcr_base + 0x28);
  4778. info->misc_ctrl_value |= BIT30;
  4779. *MiscCtrl = info->misc_ctrl_value;
  4780. /*
  4781. * Force at least 170ns delay before clearing
  4782. * reset bit. Each read from LCR takes at least
  4783. * 30ns so 10 times for 300ns to be safe.
  4784. */
  4785. for(i=0;i<10;i++)
  4786. readval = *MiscCtrl;
  4787. info->misc_ctrl_value &= ~BIT30;
  4788. *MiscCtrl = info->misc_ctrl_value;
  4789. *LCR0BRDR = BUS_DESCRIPTOR(
  4790. 1, // Write Strobe Hold (0-3)
  4791. 2, // Write Strobe Delay (0-3)
  4792. 2, // Read Strobe Delay (0-3)
  4793. 0, // NWDD (Write data-data) (0-3)
  4794. 4, // NWAD (Write Addr-data) (0-31)
  4795. 0, // NXDA (Read/Write Data-Addr) (0-3)
  4796. 0, // NRDD (Read Data-Data) (0-3)
  4797. 5 // NRAD (Read Addr-Data) (0-31)
  4798. );
  4799. } else {
  4800. /* do HW reset */
  4801. outb( 0,info->io_base + 8 );
  4802. }
  4803. info->mbre_bit = 0;
  4804. info->loopback_bits = 0;
  4805. info->usc_idle_mode = 0;
  4806. /*
  4807. * Program the Bus Configuration Register (BCR)
  4808. *
  4809. * <15> 0 Don't use separate address
  4810. * <14..6> 0 reserved
  4811. * <5..4> 00 IAckmode = Default, don't care
  4812. * <3> 1 Bus Request Totem Pole output
  4813. * <2> 1 Use 16 Bit data bus
  4814. * <1> 0 IRQ Totem Pole output
  4815. * <0> 0 Don't Shift Right Addr
  4816. *
  4817. * 0000 0000 0000 1100 = 0x000c
  4818. *
  4819. * By writing to io_base + SDPIN the Wait/Ack pin is
  4820. * programmed to work as a Wait pin.
  4821. */
  4822. outw( 0x000c,info->io_base + SDPIN );
  4823. outw( 0,info->io_base );
  4824. outw( 0,info->io_base + CCAR );
  4825. /* select little endian byte ordering */
  4826. usc_RTCmd( info, RTCmd_SelectLittleEndian );
  4827. /* Port Control Register (PCR)
  4828. *
  4829. * <15..14> 11 Port 7 is Output (~DMAEN, Bit 14 : 0 = Enabled)
  4830. * <13..12> 11 Port 6 is Output (~INTEN, Bit 12 : 0 = Enabled)
  4831. * <11..10> 00 Port 5 is Input (No Connect, Don't Care)
  4832. * <9..8> 00 Port 4 is Input (No Connect, Don't Care)
  4833. * <7..6> 11 Port 3 is Output (~RTS, Bit 6 : 0 = Enabled )
  4834. * <5..4> 11 Port 2 is Output (~DTR, Bit 4 : 0 = Enabled )
  4835. * <3..2> 01 Port 1 is Input (Dedicated RxC)
  4836. * <1..0> 01 Port 0 is Input (Dedicated TxC)
  4837. *
  4838. * 1111 0000 1111 0101 = 0xf0f5
  4839. */
  4840. usc_OutReg( info, PCR, 0xf0f5 );
  4841. /*
  4842. * Input/Output Control Register
  4843. *
  4844. * <15..14> 00 CTS is active low input
  4845. * <13..12> 00 DCD is active low input
  4846. * <11..10> 00 TxREQ pin is input (DSR)
  4847. * <9..8> 00 RxREQ pin is input (RI)
  4848. * <7..6> 00 TxD is output (Transmit Data)
  4849. * <5..3> 000 TxC Pin in Input (14.7456MHz Clock)
  4850. * <2..0> 100 RxC is Output (drive with BRG0)
  4851. *
  4852. * 0000 0000 0000 0100 = 0x0004
  4853. */
  4854. usc_OutReg( info, IOCR, 0x0004 );
  4855. } /* end of usc_reset() */
  4856. /* usc_set_async_mode()
  4857. *
  4858. * Program adapter for asynchronous communications.
  4859. *
  4860. * Arguments: info pointer to device instance data
  4861. * Return Value: None
  4862. */
  4863. static void usc_set_async_mode( struct mgsl_struct *info )
  4864. {
  4865. u16 RegValue;
  4866. /* disable interrupts while programming USC */
  4867. usc_DisableMasterIrqBit( info );
  4868. outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
  4869. usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
  4870. usc_loopback_frame( info );
  4871. /* Channel mode Register (CMR)
  4872. *
  4873. * <15..14> 00 Tx Sub modes, 00 = 1 Stop Bit
  4874. * <13..12> 00 00 = 16X Clock
  4875. * <11..8> 0000 Transmitter mode = Asynchronous
  4876. * <7..6> 00 reserved?
  4877. * <5..4> 00 Rx Sub modes, 00 = 16X Clock
  4878. * <3..0> 0000 Receiver mode = Asynchronous
  4879. *
  4880. * 0000 0000 0000 0000 = 0x0
  4881. */
  4882. RegValue = 0;
  4883. if ( info->params.stop_bits != 1 )
  4884. RegValue |= BIT14;
  4885. usc_OutReg( info, CMR, RegValue );
  4886. /* Receiver mode Register (RMR)
  4887. *
  4888. * <15..13> 000 encoding = None
  4889. * <12..08> 00000 reserved (Sync Only)
  4890. * <7..6> 00 Even parity
  4891. * <5> 0 parity disabled
  4892. * <4..2> 000 Receive Char Length = 8 bits
  4893. * <1..0> 00 Disable Receiver
  4894. *
  4895. * 0000 0000 0000 0000 = 0x0
  4896. */
  4897. RegValue = 0;
  4898. if ( info->params.data_bits != 8 )
  4899. RegValue |= BIT4 | BIT3 | BIT2;
  4900. if ( info->params.parity != ASYNC_PARITY_NONE ) {
  4901. RegValue |= BIT5;
  4902. if ( info->params.parity != ASYNC_PARITY_ODD )
  4903. RegValue |= BIT6;
  4904. }
  4905. usc_OutReg( info, RMR, RegValue );
  4906. /* Set IRQ trigger level */
  4907. usc_RCmd( info, RCmd_SelectRicrIntLevel );
  4908. /* Receive Interrupt Control Register (RICR)
  4909. *
  4910. * <15..8> ? RxFIFO IRQ Request Level
  4911. *
  4912. * Note: For async mode the receive FIFO level must be set
  4913. * to 0 to avoid the situation where the FIFO contains fewer bytes
  4914. * than the trigger level and no more data is expected.
  4915. *
  4916. * <7> 0 Exited Hunt IA (Interrupt Arm)
  4917. * <6> 0 Idle Received IA
  4918. * <5> 0 Break/Abort IA
  4919. * <4> 0 Rx Bound IA
  4920. * <3> 0 Queued status reflects oldest byte in FIFO
  4921. * <2> 0 Abort/PE IA
  4922. * <1> 0 Rx Overrun IA
  4923. * <0> 0 Select TC0 value for readback
  4924. *
  4925. * 0000 0000 0100 0000 = 0x0000 + (FIFOLEVEL in MSB)
  4926. */
  4927. usc_OutReg( info, RICR, 0x0000 );
  4928. usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
  4929. usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
  4930. /* Transmit mode Register (TMR)
  4931. *
  4932. * <15..13> 000 encoding = None
  4933. * <12..08> 00000 reserved (Sync Only)
  4934. * <7..6> 00 Transmit parity Even
  4935. * <5> 0 Transmit parity Disabled
  4936. * <4..2> 000 Tx Char Length = 8 bits
  4937. * <1..0> 00 Disable Transmitter
  4938. *
  4939. * 0000 0000 0000 0000 = 0x0
  4940. */
  4941. RegValue = 0;
  4942. if ( info->params.data_bits != 8 )
  4943. RegValue |= BIT4 | BIT3 | BIT2;
  4944. if ( info->params.parity != ASYNC_PARITY_NONE ) {
  4945. RegValue |= BIT5;
  4946. if ( info->params.parity != ASYNC_PARITY_ODD )
  4947. RegValue |= BIT6;
  4948. }
  4949. usc_OutReg( info, TMR, RegValue );
  4950. usc_set_txidle( info );
  4951. /* Set IRQ trigger level */
  4952. usc_TCmd( info, TCmd_SelectTicrIntLevel );
  4953. /* Transmit Interrupt Control Register (TICR)
  4954. *
  4955. * <15..8> ? Transmit FIFO IRQ Level
  4956. * <7> 0 Present IA (Interrupt Arm)
  4957. * <6> 1 Idle Sent IA
  4958. * <5> 0 Abort Sent IA
  4959. * <4> 0 EOF/EOM Sent IA
  4960. * <3> 0 CRC Sent IA
  4961. * <2> 0 1 = Wait for SW Trigger to Start Frame
  4962. * <1> 0 Tx Underrun IA
  4963. * <0> 0 TC0 constant on read back
  4964. *
  4965. * 0000 0000 0100 0000 = 0x0040
  4966. */
  4967. usc_OutReg( info, TICR, 0x1f40 );
  4968. usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
  4969. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
  4970. usc_enable_async_clock( info, info->params.data_rate );
  4971. /* Channel Control/status Register (CCSR)
  4972. *
  4973. * <15> X RCC FIFO Overflow status (RO)
  4974. * <14> X RCC FIFO Not Empty status (RO)
  4975. * <13> 0 1 = Clear RCC FIFO (WO)
  4976. * <12> X DPLL in Sync status (RO)
  4977. * <11> X DPLL 2 Missed Clocks status (RO)
  4978. * <10> X DPLL 1 Missed Clock status (RO)
  4979. * <9..8> 00 DPLL Resync on rising and falling edges (RW)
  4980. * <7> X SDLC Loop On status (RO)
  4981. * <6> X SDLC Loop Send status (RO)
  4982. * <5> 1 Bypass counters for TxClk and RxClk (RW)
  4983. * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
  4984. * <1..0> 00 reserved
  4985. *
  4986. * 0000 0000 0010 0000 = 0x0020
  4987. */
  4988. usc_OutReg( info, CCSR, 0x0020 );
  4989. usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA +
  4990. RECEIVE_DATA + RECEIVE_STATUS );
  4991. usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA +
  4992. RECEIVE_DATA + RECEIVE_STATUS );
  4993. usc_EnableMasterIrqBit( info );
  4994. if (info->params.loopback) {
  4995. info->loopback_bits = 0x300;
  4996. outw(0x0300, info->io_base + CCAR);
  4997. }
  4998. } /* end of usc_set_async_mode() */
  4999. /* usc_loopback_frame()
  5000. *
  5001. * Loop back a small (2 byte) dummy SDLC frame.
  5002. * Interrupts and DMA are NOT used. The purpose of this is to
  5003. * clear any 'stale' status info left over from running in async mode.
  5004. *
  5005. * The 16C32 shows the strange behaviour of marking the 1st
  5006. * received SDLC frame with a CRC error even when there is no
  5007. * CRC error. To get around this a small dummy from of 2 bytes
  5008. * is looped back when switching from async to sync mode.
  5009. *
  5010. * Arguments: info pointer to device instance data
  5011. * Return Value: None
  5012. */
  5013. static void usc_loopback_frame( struct mgsl_struct *info )
  5014. {
  5015. int i;
  5016. unsigned long oldmode = info->params.mode;
  5017. info->params.mode = MGSL_MODE_HDLC;
  5018. usc_DisableMasterIrqBit( info );
  5019. usc_set_sdlc_mode( info );
  5020. usc_enable_loopback( info, 1 );
  5021. /* Write 16-bit Time Constant for BRG0 */
  5022. usc_OutReg( info, TC0R, 0 );
  5023. /* Channel Control Register (CCR)
  5024. *
  5025. * <15..14> 00 Don't use 32-bit Tx Control Blocks (TCBs)
  5026. * <13> 0 Trigger Tx on SW Command Disabled
  5027. * <12> 0 Flag Preamble Disabled
  5028. * <11..10> 00 Preamble Length = 8-Bits
  5029. * <9..8> 01 Preamble Pattern = flags
  5030. * <7..6> 10 Don't use 32-bit Rx status Blocks (RSBs)
  5031. * <5> 0 Trigger Rx on SW Command Disabled
  5032. * <4..0> 0 reserved
  5033. *
  5034. * 0000 0001 0000 0000 = 0x0100
  5035. */
  5036. usc_OutReg( info, CCR, 0x0100 );
  5037. /* SETUP RECEIVER */
  5038. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  5039. usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
  5040. /* SETUP TRANSMITTER */
  5041. /* Program the Transmit Character Length Register (TCLR) */
  5042. /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
  5043. usc_OutReg( info, TCLR, 2 );
  5044. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  5045. /* unlatch Tx status bits, and start transmit channel. */
  5046. usc_UnlatchTxstatusBits(info,TXSTATUS_ALL);
  5047. outw(0,info->io_base + DATAREG);
  5048. /* ENABLE TRANSMITTER */
  5049. usc_TCmd( info, TCmd_SendFrame );
  5050. usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
  5051. /* WAIT FOR RECEIVE COMPLETE */
  5052. for (i=0 ; i<1000 ; i++)
  5053. if (usc_InReg( info, RCSR ) & (BIT8 | BIT4 | BIT3 | BIT1))
  5054. break;
  5055. /* clear Internal Data loopback mode */
  5056. usc_enable_loopback(info, 0);
  5057. usc_EnableMasterIrqBit(info);
  5058. info->params.mode = oldmode;
  5059. } /* end of usc_loopback_frame() */
  5060. /* usc_set_sync_mode() Programs the USC for SDLC communications.
  5061. *
  5062. * Arguments: info pointer to adapter info structure
  5063. * Return Value: None
  5064. */
  5065. static void usc_set_sync_mode( struct mgsl_struct *info )
  5066. {
  5067. usc_loopback_frame( info );
  5068. usc_set_sdlc_mode( info );
  5069. usc_enable_aux_clock(info, info->params.clock_speed);
  5070. if (info->params.loopback)
  5071. usc_enable_loopback(info,1);
  5072. } /* end of mgsl_set_sync_mode() */
  5073. /* usc_set_txidle() Set the HDLC idle mode for the transmitter.
  5074. *
  5075. * Arguments: info pointer to device instance data
  5076. * Return Value: None
  5077. */
  5078. static void usc_set_txidle( struct mgsl_struct *info )
  5079. {
  5080. u16 usc_idle_mode = IDLEMODE_FLAGS;
  5081. /* Map API idle mode to USC register bits */
  5082. switch( info->idle_mode ){
  5083. case HDLC_TXIDLE_FLAGS: usc_idle_mode = IDLEMODE_FLAGS; break;
  5084. case HDLC_TXIDLE_ALT_ZEROS_ONES: usc_idle_mode = IDLEMODE_ALT_ONE_ZERO; break;
  5085. case HDLC_TXIDLE_ZEROS: usc_idle_mode = IDLEMODE_ZERO; break;
  5086. case HDLC_TXIDLE_ONES: usc_idle_mode = IDLEMODE_ONE; break;
  5087. case HDLC_TXIDLE_ALT_MARK_SPACE: usc_idle_mode = IDLEMODE_ALT_MARK_SPACE; break;
  5088. case HDLC_TXIDLE_SPACE: usc_idle_mode = IDLEMODE_SPACE; break;
  5089. case HDLC_TXIDLE_MARK: usc_idle_mode = IDLEMODE_MARK; break;
  5090. }
  5091. info->usc_idle_mode = usc_idle_mode;
  5092. //usc_OutReg(info, TCSR, usc_idle_mode);
  5093. info->tcsr_value &= ~IDLEMODE_MASK; /* clear idle mode bits */
  5094. info->tcsr_value += usc_idle_mode;
  5095. usc_OutReg(info, TCSR, info->tcsr_value);
  5096. /*
  5097. * if SyncLink WAN adapter is running in external sync mode, the
  5098. * transmitter has been set to Monosync in order to try to mimic
  5099. * a true raw outbound bit stream. Monosync still sends an open/close
  5100. * sync char at the start/end of a frame. Try to match those sync
  5101. * patterns to the idle mode set here
  5102. */
  5103. if ( info->params.mode == MGSL_MODE_RAW ) {
  5104. unsigned char syncpat = 0;
  5105. switch( info->idle_mode ) {
  5106. case HDLC_TXIDLE_FLAGS:
  5107. syncpat = 0x7e;
  5108. break;
  5109. case HDLC_TXIDLE_ALT_ZEROS_ONES:
  5110. syncpat = 0x55;
  5111. break;
  5112. case HDLC_TXIDLE_ZEROS:
  5113. case HDLC_TXIDLE_SPACE:
  5114. syncpat = 0x00;
  5115. break;
  5116. case HDLC_TXIDLE_ONES:
  5117. case HDLC_TXIDLE_MARK:
  5118. syncpat = 0xff;
  5119. break;
  5120. case HDLC_TXIDLE_ALT_MARK_SPACE:
  5121. syncpat = 0xaa;
  5122. break;
  5123. }
  5124. usc_SetTransmitSyncChars(info,syncpat,syncpat);
  5125. }
  5126. } /* end of usc_set_txidle() */
  5127. /* usc_get_serial_signals()
  5128. *
  5129. * Query the adapter for the state of the V24 status (input) signals.
  5130. *
  5131. * Arguments: info pointer to device instance data
  5132. * Return Value: None
  5133. */
  5134. static void usc_get_serial_signals( struct mgsl_struct *info )
  5135. {
  5136. u16 status;
  5137. /* clear all serial signals except RTS and DTR */
  5138. info->serial_signals &= SerialSignal_RTS | SerialSignal_DTR;
  5139. /* Read the Misc Interrupt status Register (MISR) to get */
  5140. /* the V24 status signals. */
  5141. status = usc_InReg( info, MISR );
  5142. /* set serial signal bits to reflect MISR */
  5143. if ( status & MISCSTATUS_CTS )
  5144. info->serial_signals |= SerialSignal_CTS;
  5145. if ( status & MISCSTATUS_DCD )
  5146. info->serial_signals |= SerialSignal_DCD;
  5147. if ( status & MISCSTATUS_RI )
  5148. info->serial_signals |= SerialSignal_RI;
  5149. if ( status & MISCSTATUS_DSR )
  5150. info->serial_signals |= SerialSignal_DSR;
  5151. } /* end of usc_get_serial_signals() */
  5152. /* usc_set_serial_signals()
  5153. *
  5154. * Set the state of RTS and DTR based on contents of
  5155. * serial_signals member of device extension.
  5156. *
  5157. * Arguments: info pointer to device instance data
  5158. * Return Value: None
  5159. */
  5160. static void usc_set_serial_signals( struct mgsl_struct *info )
  5161. {
  5162. u16 Control;
  5163. unsigned char V24Out = info->serial_signals;
  5164. /* get the current value of the Port Control Register (PCR) */
  5165. Control = usc_InReg( info, PCR );
  5166. if ( V24Out & SerialSignal_RTS )
  5167. Control &= ~(BIT6);
  5168. else
  5169. Control |= BIT6;
  5170. if ( V24Out & SerialSignal_DTR )
  5171. Control &= ~(BIT4);
  5172. else
  5173. Control |= BIT4;
  5174. usc_OutReg( info, PCR, Control );
  5175. } /* end of usc_set_serial_signals() */
  5176. /* usc_enable_async_clock()
  5177. *
  5178. * Enable the async clock at the specified frequency.
  5179. *
  5180. * Arguments: info pointer to device instance data
  5181. * data_rate data rate of clock in bps
  5182. * 0 disables the AUX clock.
  5183. * Return Value: None
  5184. */
  5185. static void usc_enable_async_clock( struct mgsl_struct *info, u32 data_rate )
  5186. {
  5187. if ( data_rate ) {
  5188. /*
  5189. * Clock mode Control Register (CMCR)
  5190. *
  5191. * <15..14> 00 counter 1 Disabled
  5192. * <13..12> 00 counter 0 Disabled
  5193. * <11..10> 11 BRG1 Input is TxC Pin
  5194. * <9..8> 11 BRG0 Input is TxC Pin
  5195. * <7..6> 01 DPLL Input is BRG1 Output
  5196. * <5..3> 100 TxCLK comes from BRG0
  5197. * <2..0> 100 RxCLK comes from BRG0
  5198. *
  5199. * 0000 1111 0110 0100 = 0x0f64
  5200. */
  5201. usc_OutReg( info, CMCR, 0x0f64 );
  5202. /*
  5203. * Write 16-bit Time Constant for BRG0
  5204. * Time Constant = (ClkSpeed / data_rate) - 1
  5205. * ClkSpeed = 921600 (ISA), 691200 (PCI)
  5206. */
  5207. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  5208. usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) );
  5209. else
  5210. usc_OutReg( info, TC0R, (u16)((921600/data_rate) - 1) );
  5211. /*
  5212. * Hardware Configuration Register (HCR)
  5213. * Clear Bit 1, BRG0 mode = Continuous
  5214. * Set Bit 0 to enable BRG0.
  5215. */
  5216. usc_OutReg( info, HCR,
  5217. (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
  5218. /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
  5219. usc_OutReg( info, IOCR,
  5220. (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
  5221. } else {
  5222. /* data rate == 0 so turn off BRG0 */
  5223. usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
  5224. }
  5225. } /* end of usc_enable_async_clock() */
  5226. /*
  5227. * Buffer Structures:
  5228. *
  5229. * Normal memory access uses virtual addresses that can make discontiguous
  5230. * physical memory pages appear to be contiguous in the virtual address
  5231. * space (the processors memory mapping handles the conversions).
  5232. *
  5233. * DMA transfers require physically contiguous memory. This is because
  5234. * the DMA system controller and DMA bus masters deal with memory using
  5235. * only physical addresses.
  5236. *
  5237. * This causes a problem under Windows NT when large DMA buffers are
  5238. * needed. Fragmentation of the nonpaged pool prevents allocations of
  5239. * physically contiguous buffers larger than the PAGE_SIZE.
  5240. *
  5241. * However the 16C32 supports Bus Master Scatter/Gather DMA which
  5242. * allows DMA transfers to physically discontiguous buffers. Information
  5243. * about each data transfer buffer is contained in a memory structure
  5244. * called a 'buffer entry'. A list of buffer entries is maintained
  5245. * to track and control the use of the data transfer buffers.
  5246. *
  5247. * To support this strategy we will allocate sufficient PAGE_SIZE
  5248. * contiguous memory buffers to allow for the total required buffer
  5249. * space.
  5250. *
  5251. * The 16C32 accesses the list of buffer entries using Bus Master
  5252. * DMA. Control information is read from the buffer entries by the
  5253. * 16C32 to control data transfers. status information is written to
  5254. * the buffer entries by the 16C32 to indicate the status of completed
  5255. * transfers.
  5256. *
  5257. * The CPU writes control information to the buffer entries to control
  5258. * the 16C32 and reads status information from the buffer entries to
  5259. * determine information about received and transmitted frames.
  5260. *
  5261. * Because the CPU and 16C32 (adapter) both need simultaneous access
  5262. * to the buffer entries, the buffer entry memory is allocated with
  5263. * HalAllocateCommonBuffer(). This restricts the size of the buffer
  5264. * entry list to PAGE_SIZE.
  5265. *
  5266. * The actual data buffers on the other hand will only be accessed
  5267. * by the CPU or the adapter but not by both simultaneously. This allows
  5268. * Scatter/Gather packet based DMA procedures for using physically
  5269. * discontiguous pages.
  5270. */
  5271. /*
  5272. * mgsl_reset_tx_dma_buffers()
  5273. *
  5274. * Set the count for all transmit buffers to 0 to indicate the
  5275. * buffer is available for use and set the current buffer to the
  5276. * first buffer. This effectively makes all buffers free and
  5277. * discards any data in buffers.
  5278. *
  5279. * Arguments: info pointer to device instance data
  5280. * Return Value: None
  5281. */
  5282. static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info )
  5283. {
  5284. unsigned int i;
  5285. for ( i = 0; i < info->tx_buffer_count; i++ ) {
  5286. *((unsigned long *)&(info->tx_buffer_list[i].count)) = 0;
  5287. }
  5288. info->current_tx_buffer = 0;
  5289. info->start_tx_dma_buffer = 0;
  5290. info->tx_dma_buffers_used = 0;
  5291. info->get_tx_holding_index = 0;
  5292. info->put_tx_holding_index = 0;
  5293. info->tx_holding_count = 0;
  5294. } /* end of mgsl_reset_tx_dma_buffers() */
  5295. /*
  5296. * num_free_tx_dma_buffers()
  5297. *
  5298. * returns the number of free tx dma buffers available
  5299. *
  5300. * Arguments: info pointer to device instance data
  5301. * Return Value: number of free tx dma buffers
  5302. */
  5303. static int num_free_tx_dma_buffers(struct mgsl_struct *info)
  5304. {
  5305. return info->tx_buffer_count - info->tx_dma_buffers_used;
  5306. }
  5307. /*
  5308. * mgsl_reset_rx_dma_buffers()
  5309. *
  5310. * Set the count for all receive buffers to DMABUFFERSIZE
  5311. * and set the current buffer to the first buffer. This effectively
  5312. * makes all buffers free and discards any data in buffers.
  5313. *
  5314. * Arguments: info pointer to device instance data
  5315. * Return Value: None
  5316. */
  5317. static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info )
  5318. {
  5319. unsigned int i;
  5320. for ( i = 0; i < info->rx_buffer_count; i++ ) {
  5321. *((unsigned long *)&(info->rx_buffer_list[i].count)) = DMABUFFERSIZE;
  5322. // info->rx_buffer_list[i].count = DMABUFFERSIZE;
  5323. // info->rx_buffer_list[i].status = 0;
  5324. }
  5325. info->current_rx_buffer = 0;
  5326. } /* end of mgsl_reset_rx_dma_buffers() */
  5327. /*
  5328. * mgsl_free_rx_frame_buffers()
  5329. *
  5330. * Free the receive buffers used by a received SDLC
  5331. * frame such that the buffers can be reused.
  5332. *
  5333. * Arguments:
  5334. *
  5335. * info pointer to device instance data
  5336. * StartIndex index of 1st receive buffer of frame
  5337. * EndIndex index of last receive buffer of frame
  5338. *
  5339. * Return Value: None
  5340. */
  5341. static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex )
  5342. {
  5343. bool Done = false;
  5344. DMABUFFERENTRY *pBufEntry;
  5345. unsigned int Index;
  5346. /* Starting with 1st buffer entry of the frame clear the status */
  5347. /* field and set the count field to DMA Buffer Size. */
  5348. Index = StartIndex;
  5349. while( !Done ) {
  5350. pBufEntry = &(info->rx_buffer_list[Index]);
  5351. if ( Index == EndIndex ) {
  5352. /* This is the last buffer of the frame! */
  5353. Done = true;
  5354. }
  5355. /* reset current buffer for reuse */
  5356. // pBufEntry->status = 0;
  5357. // pBufEntry->count = DMABUFFERSIZE;
  5358. *((unsigned long *)&(pBufEntry->count)) = DMABUFFERSIZE;
  5359. /* advance to next buffer entry in linked list */
  5360. Index++;
  5361. if ( Index == info->rx_buffer_count )
  5362. Index = 0;
  5363. }
  5364. /* set current buffer to next buffer after last buffer of frame */
  5365. info->current_rx_buffer = Index;
  5366. } /* end of free_rx_frame_buffers() */
  5367. /* mgsl_get_rx_frame()
  5368. *
  5369. * This function attempts to return a received SDLC frame from the
  5370. * receive DMA buffers. Only frames received without errors are returned.
  5371. *
  5372. * Arguments: info pointer to device extension
  5373. * Return Value: true if frame returned, otherwise false
  5374. */
  5375. static bool mgsl_get_rx_frame(struct mgsl_struct *info)
  5376. {
  5377. unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
  5378. unsigned short status;
  5379. DMABUFFERENTRY *pBufEntry;
  5380. unsigned int framesize = 0;
  5381. bool ReturnCode = false;
  5382. unsigned long flags;
  5383. struct tty_struct *tty = info->port.tty;
  5384. bool return_frame = false;
  5385. /*
  5386. * current_rx_buffer points to the 1st buffer of the next available
  5387. * receive frame. To find the last buffer of the frame look for
  5388. * a non-zero status field in the buffer entries. (The status
  5389. * field is set by the 16C32 after completing a receive frame.
  5390. */
  5391. StartIndex = EndIndex = info->current_rx_buffer;
  5392. while( !info->rx_buffer_list[EndIndex].status ) {
  5393. /*
  5394. * If the count field of the buffer entry is non-zero then
  5395. * this buffer has not been used. (The 16C32 clears the count
  5396. * field when it starts using the buffer.) If an unused buffer
  5397. * is encountered then there are no frames available.
  5398. */
  5399. if ( info->rx_buffer_list[EndIndex].count )
  5400. goto Cleanup;
  5401. /* advance to next buffer entry in linked list */
  5402. EndIndex++;
  5403. if ( EndIndex == info->rx_buffer_count )
  5404. EndIndex = 0;
  5405. /* if entire list searched then no frame available */
  5406. if ( EndIndex == StartIndex ) {
  5407. /* If this occurs then something bad happened,
  5408. * all buffers have been 'used' but none mark
  5409. * the end of a frame. Reset buffers and receiver.
  5410. */
  5411. if ( info->rx_enabled ){
  5412. spin_lock_irqsave(&info->irq_spinlock,flags);
  5413. usc_start_receiver(info);
  5414. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5415. }
  5416. goto Cleanup;
  5417. }
  5418. }
  5419. /* check status of receive frame */
  5420. status = info->rx_buffer_list[EndIndex].status;
  5421. if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
  5422. RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
  5423. if ( status & RXSTATUS_SHORT_FRAME )
  5424. info->icount.rxshort++;
  5425. else if ( status & RXSTATUS_ABORT )
  5426. info->icount.rxabort++;
  5427. else if ( status & RXSTATUS_OVERRUN )
  5428. info->icount.rxover++;
  5429. else {
  5430. info->icount.rxcrc++;
  5431. if ( info->params.crc_type & HDLC_CRC_RETURN_EX )
  5432. return_frame = true;
  5433. }
  5434. framesize = 0;
  5435. #if SYNCLINK_GENERIC_HDLC
  5436. {
  5437. info->netdev->stats.rx_errors++;
  5438. info->netdev->stats.rx_frame_errors++;
  5439. }
  5440. #endif
  5441. } else
  5442. return_frame = true;
  5443. if ( return_frame ) {
  5444. /* receive frame has no errors, get frame size.
  5445. * The frame size is the starting value of the RCC (which was
  5446. * set to 0xffff) minus the ending value of the RCC (decremented
  5447. * once for each receive character) minus 2 for the 16-bit CRC.
  5448. */
  5449. framesize = RCLRVALUE - info->rx_buffer_list[EndIndex].rcc;
  5450. /* adjust frame size for CRC if any */
  5451. if ( info->params.crc_type == HDLC_CRC_16_CCITT )
  5452. framesize -= 2;
  5453. else if ( info->params.crc_type == HDLC_CRC_32_CCITT )
  5454. framesize -= 4;
  5455. }
  5456. if ( debug_level >= DEBUG_LEVEL_BH )
  5457. printk("%s(%d):mgsl_get_rx_frame(%s) status=%04X size=%d\n",
  5458. __FILE__,__LINE__,info->device_name,status,framesize);
  5459. if ( debug_level >= DEBUG_LEVEL_DATA )
  5460. mgsl_trace_block(info,info->rx_buffer_list[StartIndex].virt_addr,
  5461. min_t(int, framesize, DMABUFFERSIZE),0);
  5462. if (framesize) {
  5463. if ( ( (info->params.crc_type & HDLC_CRC_RETURN_EX) &&
  5464. ((framesize+1) > info->max_frame_size) ) ||
  5465. (framesize > info->max_frame_size) )
  5466. info->icount.rxlong++;
  5467. else {
  5468. /* copy dma buffer(s) to contiguous intermediate buffer */
  5469. int copy_count = framesize;
  5470. int index = StartIndex;
  5471. unsigned char *ptmp = info->intermediate_rxbuffer;
  5472. if ( !(status & RXSTATUS_CRC_ERROR))
  5473. info->icount.rxok++;
  5474. while(copy_count) {
  5475. int partial_count;
  5476. if ( copy_count > DMABUFFERSIZE )
  5477. partial_count = DMABUFFERSIZE;
  5478. else
  5479. partial_count = copy_count;
  5480. pBufEntry = &(info->rx_buffer_list[index]);
  5481. memcpy( ptmp, pBufEntry->virt_addr, partial_count );
  5482. ptmp += partial_count;
  5483. copy_count -= partial_count;
  5484. if ( ++index == info->rx_buffer_count )
  5485. index = 0;
  5486. }
  5487. if ( info->params.crc_type & HDLC_CRC_RETURN_EX ) {
  5488. ++framesize;
  5489. *ptmp = (status & RXSTATUS_CRC_ERROR ?
  5490. RX_CRC_ERROR :
  5491. RX_OK);
  5492. if ( debug_level >= DEBUG_LEVEL_DATA )
  5493. printk("%s(%d):mgsl_get_rx_frame(%s) rx frame status=%d\n",
  5494. __FILE__,__LINE__,info->device_name,
  5495. *ptmp);
  5496. }
  5497. #if SYNCLINK_GENERIC_HDLC
  5498. if (info->netcount)
  5499. hdlcdev_rx(info,info->intermediate_rxbuffer,framesize);
  5500. else
  5501. #endif
  5502. ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
  5503. }
  5504. }
  5505. /* Free the buffers used by this frame. */
  5506. mgsl_free_rx_frame_buffers( info, StartIndex, EndIndex );
  5507. ReturnCode = true;
  5508. Cleanup:
  5509. if ( info->rx_enabled && info->rx_overflow ) {
  5510. /* The receiver needs to restarted because of
  5511. * a receive overflow (buffer or FIFO). If the
  5512. * receive buffers are now empty, then restart receiver.
  5513. */
  5514. if ( !info->rx_buffer_list[EndIndex].status &&
  5515. info->rx_buffer_list[EndIndex].count ) {
  5516. spin_lock_irqsave(&info->irq_spinlock,flags);
  5517. usc_start_receiver(info);
  5518. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5519. }
  5520. }
  5521. return ReturnCode;
  5522. } /* end of mgsl_get_rx_frame() */
  5523. /* mgsl_get_raw_rx_frame()
  5524. *
  5525. * This function attempts to return a received frame from the
  5526. * receive DMA buffers when running in external loop mode. In this mode,
  5527. * we will return at most one DMABUFFERSIZE frame to the application.
  5528. * The USC receiver is triggering off of DCD going active to start a new
  5529. * frame, and DCD going inactive to terminate the frame (similar to
  5530. * processing a closing flag character).
  5531. *
  5532. * In this routine, we will return DMABUFFERSIZE "chunks" at a time.
  5533. * If DCD goes inactive, the last Rx DMA Buffer will have a non-zero
  5534. * status field and the RCC field will indicate the length of the
  5535. * entire received frame. We take this RCC field and get the modulus
  5536. * of RCC and DMABUFFERSIZE to determine if number of bytes in the
  5537. * last Rx DMA buffer and return that last portion of the frame.
  5538. *
  5539. * Arguments: info pointer to device extension
  5540. * Return Value: true if frame returned, otherwise false
  5541. */
  5542. static bool mgsl_get_raw_rx_frame(struct mgsl_struct *info)
  5543. {
  5544. unsigned int CurrentIndex, NextIndex;
  5545. unsigned short status;
  5546. DMABUFFERENTRY *pBufEntry;
  5547. unsigned int framesize = 0;
  5548. bool ReturnCode = false;
  5549. unsigned long flags;
  5550. struct tty_struct *tty = info->port.tty;
  5551. /*
  5552. * current_rx_buffer points to the 1st buffer of the next available
  5553. * receive frame. The status field is set by the 16C32 after
  5554. * completing a receive frame. If the status field of this buffer
  5555. * is zero, either the USC is still filling this buffer or this
  5556. * is one of a series of buffers making up a received frame.
  5557. *
  5558. * If the count field of this buffer is zero, the USC is either
  5559. * using this buffer or has used this buffer. Look at the count
  5560. * field of the next buffer. If that next buffer's count is
  5561. * non-zero, the USC is still actively using the current buffer.
  5562. * Otherwise, if the next buffer's count field is zero, the
  5563. * current buffer is complete and the USC is using the next
  5564. * buffer.
  5565. */
  5566. CurrentIndex = NextIndex = info->current_rx_buffer;
  5567. ++NextIndex;
  5568. if ( NextIndex == info->rx_buffer_count )
  5569. NextIndex = 0;
  5570. if ( info->rx_buffer_list[CurrentIndex].status != 0 ||
  5571. (info->rx_buffer_list[CurrentIndex].count == 0 &&
  5572. info->rx_buffer_list[NextIndex].count == 0)) {
  5573. /*
  5574. * Either the status field of this dma buffer is non-zero
  5575. * (indicating the last buffer of a receive frame) or the next
  5576. * buffer is marked as in use -- implying this buffer is complete
  5577. * and an intermediate buffer for this received frame.
  5578. */
  5579. status = info->rx_buffer_list[CurrentIndex].status;
  5580. if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
  5581. RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
  5582. if ( status & RXSTATUS_SHORT_FRAME )
  5583. info->icount.rxshort++;
  5584. else if ( status & RXSTATUS_ABORT )
  5585. info->icount.rxabort++;
  5586. else if ( status & RXSTATUS_OVERRUN )
  5587. info->icount.rxover++;
  5588. else
  5589. info->icount.rxcrc++;
  5590. framesize = 0;
  5591. } else {
  5592. /*
  5593. * A receive frame is available, get frame size and status.
  5594. *
  5595. * The frame size is the starting value of the RCC (which was
  5596. * set to 0xffff) minus the ending value of the RCC (decremented
  5597. * once for each receive character) minus 2 or 4 for the 16-bit
  5598. * or 32-bit CRC.
  5599. *
  5600. * If the status field is zero, this is an intermediate buffer.
  5601. * It's size is 4K.
  5602. *
  5603. * If the DMA Buffer Entry's Status field is non-zero, the
  5604. * receive operation completed normally (ie: DCD dropped). The
  5605. * RCC field is valid and holds the received frame size.
  5606. * It is possible that the RCC field will be zero on a DMA buffer
  5607. * entry with a non-zero status. This can occur if the total
  5608. * frame size (number of bytes between the time DCD goes active
  5609. * to the time DCD goes inactive) exceeds 65535 bytes. In this
  5610. * case the 16C32 has underrun on the RCC count and appears to
  5611. * stop updating this counter to let us know the actual received
  5612. * frame size. If this happens (non-zero status and zero RCC),
  5613. * simply return the entire RxDMA Buffer
  5614. */
  5615. if ( status ) {
  5616. /*
  5617. * In the event that the final RxDMA Buffer is
  5618. * terminated with a non-zero status and the RCC
  5619. * field is zero, we interpret this as the RCC
  5620. * having underflowed (received frame > 65535 bytes).
  5621. *
  5622. * Signal the event to the user by passing back
  5623. * a status of RxStatus_CrcError returning the full
  5624. * buffer and let the app figure out what data is
  5625. * actually valid
  5626. */
  5627. if ( info->rx_buffer_list[CurrentIndex].rcc )
  5628. framesize = RCLRVALUE - info->rx_buffer_list[CurrentIndex].rcc;
  5629. else
  5630. framesize = DMABUFFERSIZE;
  5631. }
  5632. else
  5633. framesize = DMABUFFERSIZE;
  5634. }
  5635. if ( framesize > DMABUFFERSIZE ) {
  5636. /*
  5637. * if running in raw sync mode, ISR handler for
  5638. * End Of Buffer events terminates all buffers at 4K.
  5639. * If this frame size is said to be >4K, get the
  5640. * actual number of bytes of the frame in this buffer.
  5641. */
  5642. framesize = framesize % DMABUFFERSIZE;
  5643. }
  5644. if ( debug_level >= DEBUG_LEVEL_BH )
  5645. printk("%s(%d):mgsl_get_raw_rx_frame(%s) status=%04X size=%d\n",
  5646. __FILE__,__LINE__,info->device_name,status,framesize);
  5647. if ( debug_level >= DEBUG_LEVEL_DATA )
  5648. mgsl_trace_block(info,info->rx_buffer_list[CurrentIndex].virt_addr,
  5649. min_t(int, framesize, DMABUFFERSIZE),0);
  5650. if (framesize) {
  5651. /* copy dma buffer(s) to contiguous intermediate buffer */
  5652. /* NOTE: we never copy more than DMABUFFERSIZE bytes */
  5653. pBufEntry = &(info->rx_buffer_list[CurrentIndex]);
  5654. memcpy( info->intermediate_rxbuffer, pBufEntry->virt_addr, framesize);
  5655. info->icount.rxok++;
  5656. ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
  5657. }
  5658. /* Free the buffers used by this frame. */
  5659. mgsl_free_rx_frame_buffers( info, CurrentIndex, CurrentIndex );
  5660. ReturnCode = true;
  5661. }
  5662. if ( info->rx_enabled && info->rx_overflow ) {
  5663. /* The receiver needs to restarted because of
  5664. * a receive overflow (buffer or FIFO). If the
  5665. * receive buffers are now empty, then restart receiver.
  5666. */
  5667. if ( !info->rx_buffer_list[CurrentIndex].status &&
  5668. info->rx_buffer_list[CurrentIndex].count ) {
  5669. spin_lock_irqsave(&info->irq_spinlock,flags);
  5670. usc_start_receiver(info);
  5671. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5672. }
  5673. }
  5674. return ReturnCode;
  5675. } /* end of mgsl_get_raw_rx_frame() */
  5676. /* mgsl_load_tx_dma_buffer()
  5677. *
  5678. * Load the transmit DMA buffer with the specified data.
  5679. *
  5680. * Arguments:
  5681. *
  5682. * info pointer to device extension
  5683. * Buffer pointer to buffer containing frame to load
  5684. * BufferSize size in bytes of frame in Buffer
  5685. *
  5686. * Return Value: None
  5687. */
  5688. static void mgsl_load_tx_dma_buffer(struct mgsl_struct *info,
  5689. const char *Buffer, unsigned int BufferSize)
  5690. {
  5691. unsigned short Copycount;
  5692. unsigned int i = 0;
  5693. DMABUFFERENTRY *pBufEntry;
  5694. if ( debug_level >= DEBUG_LEVEL_DATA )
  5695. mgsl_trace_block(info,Buffer, min_t(int, BufferSize, DMABUFFERSIZE), 1);
  5696. if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
  5697. /* set CMR:13 to start transmit when
  5698. * next GoAhead (abort) is received
  5699. */
  5700. info->cmr_value |= BIT13;
  5701. }
  5702. /* begin loading the frame in the next available tx dma
  5703. * buffer, remember it's starting location for setting
  5704. * up tx dma operation
  5705. */
  5706. i = info->current_tx_buffer;
  5707. info->start_tx_dma_buffer = i;
  5708. /* Setup the status and RCC (Frame Size) fields of the 1st */
  5709. /* buffer entry in the transmit DMA buffer list. */
  5710. info->tx_buffer_list[i].status = info->cmr_value & 0xf000;
  5711. info->tx_buffer_list[i].rcc = BufferSize;
  5712. info->tx_buffer_list[i].count = BufferSize;
  5713. /* Copy frame data from 1st source buffer to the DMA buffers. */
  5714. /* The frame data may span multiple DMA buffers. */
  5715. while( BufferSize ){
  5716. /* Get a pointer to next DMA buffer entry. */
  5717. pBufEntry = &info->tx_buffer_list[i++];
  5718. if ( i == info->tx_buffer_count )
  5719. i=0;
  5720. /* Calculate the number of bytes that can be copied from */
  5721. /* the source buffer to this DMA buffer. */
  5722. if ( BufferSize > DMABUFFERSIZE )
  5723. Copycount = DMABUFFERSIZE;
  5724. else
  5725. Copycount = BufferSize;
  5726. /* Actually copy data from source buffer to DMA buffer. */
  5727. /* Also set the data count for this individual DMA buffer. */
  5728. if ( info->bus_type == MGSL_BUS_TYPE_PCI )
  5729. mgsl_load_pci_memory(pBufEntry->virt_addr, Buffer,Copycount);
  5730. else
  5731. memcpy(pBufEntry->virt_addr, Buffer, Copycount);
  5732. pBufEntry->count = Copycount;
  5733. /* Advance source pointer and reduce remaining data count. */
  5734. Buffer += Copycount;
  5735. BufferSize -= Copycount;
  5736. ++info->tx_dma_buffers_used;
  5737. }
  5738. /* remember next available tx dma buffer */
  5739. info->current_tx_buffer = i;
  5740. } /* end of mgsl_load_tx_dma_buffer() */
  5741. /*
  5742. * mgsl_register_test()
  5743. *
  5744. * Performs a register test of the 16C32.
  5745. *
  5746. * Arguments: info pointer to device instance data
  5747. * Return Value: true if test passed, otherwise false
  5748. */
  5749. static bool mgsl_register_test( struct mgsl_struct *info )
  5750. {
  5751. static unsigned short BitPatterns[] =
  5752. { 0x0000, 0xffff, 0xaaaa, 0x5555, 0x1234, 0x6969, 0x9696, 0x0f0f };
  5753. static unsigned int Patterncount = ARRAY_SIZE(BitPatterns);
  5754. unsigned int i;
  5755. bool rc = true;
  5756. unsigned long flags;
  5757. spin_lock_irqsave(&info->irq_spinlock,flags);
  5758. usc_reset(info);
  5759. /* Verify the reset state of some registers. */
  5760. if ( (usc_InReg( info, SICR ) != 0) ||
  5761. (usc_InReg( info, IVR ) != 0) ||
  5762. (usc_InDmaReg( info, DIVR ) != 0) ){
  5763. rc = false;
  5764. }
  5765. if ( rc ){
  5766. /* Write bit patterns to various registers but do it out of */
  5767. /* sync, then read back and verify values. */
  5768. for ( i = 0 ; i < Patterncount ; i++ ) {
  5769. usc_OutReg( info, TC0R, BitPatterns[i] );
  5770. usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] );
  5771. usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] );
  5772. usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] );
  5773. usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] );
  5774. usc_OutDmaReg( info, TBCR, BitPatterns[(i+5)%Patterncount] );
  5775. if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) ||
  5776. (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) ||
  5777. (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) ||
  5778. (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) ||
  5779. (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) ||
  5780. (usc_InDmaReg( info, TBCR ) != BitPatterns[(i+5)%Patterncount]) ){
  5781. rc = false;
  5782. break;
  5783. }
  5784. }
  5785. }
  5786. usc_reset(info);
  5787. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5788. return rc;
  5789. } /* end of mgsl_register_test() */
  5790. /* mgsl_irq_test() Perform interrupt test of the 16C32.
  5791. *
  5792. * Arguments: info pointer to device instance data
  5793. * Return Value: true if test passed, otherwise false
  5794. */
  5795. static bool mgsl_irq_test( struct mgsl_struct *info )
  5796. {
  5797. unsigned long EndTime;
  5798. unsigned long flags;
  5799. spin_lock_irqsave(&info->irq_spinlock,flags);
  5800. usc_reset(info);
  5801. /*
  5802. * Setup 16C32 to interrupt on TxC pin (14MHz clock) transition.
  5803. * The ISR sets irq_occurred to true.
  5804. */
  5805. info->irq_occurred = false;
  5806. /* Enable INTEN gate for ISA adapter (Port 6, Bit12) */
  5807. /* Enable INTEN (Port 6, Bit12) */
  5808. /* This connects the IRQ request signal to the ISA bus */
  5809. /* on the ISA adapter. This has no effect for the PCI adapter */
  5810. usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) );
  5811. usc_EnableMasterIrqBit(info);
  5812. usc_EnableInterrupts(info, IO_PIN);
  5813. usc_ClearIrqPendingBits(info, IO_PIN);
  5814. usc_UnlatchIostatusBits(info, MISCSTATUS_TXC_LATCHED);
  5815. usc_EnableStatusIrqs(info, SICR_TXC_ACTIVE + SICR_TXC_INACTIVE);
  5816. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5817. EndTime=100;
  5818. while( EndTime-- && !info->irq_occurred ) {
  5819. msleep_interruptible(10);
  5820. }
  5821. spin_lock_irqsave(&info->irq_spinlock,flags);
  5822. usc_reset(info);
  5823. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5824. return info->irq_occurred;
  5825. } /* end of mgsl_irq_test() */
  5826. /* mgsl_dma_test()
  5827. *
  5828. * Perform a DMA test of the 16C32. A small frame is
  5829. * transmitted via DMA from a transmit buffer to a receive buffer
  5830. * using single buffer DMA mode.
  5831. *
  5832. * Arguments: info pointer to device instance data
  5833. * Return Value: true if test passed, otherwise false
  5834. */
  5835. static bool mgsl_dma_test( struct mgsl_struct *info )
  5836. {
  5837. unsigned short FifoLevel;
  5838. unsigned long phys_addr;
  5839. unsigned int FrameSize;
  5840. unsigned int i;
  5841. char *TmpPtr;
  5842. bool rc = true;
  5843. unsigned short status=0;
  5844. unsigned long EndTime;
  5845. unsigned long flags;
  5846. MGSL_PARAMS tmp_params;
  5847. /* save current port options */
  5848. memcpy(&tmp_params,&info->params,sizeof(MGSL_PARAMS));
  5849. /* load default port options */
  5850. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  5851. #define TESTFRAMESIZE 40
  5852. spin_lock_irqsave(&info->irq_spinlock,flags);
  5853. /* setup 16C32 for SDLC DMA transfer mode */
  5854. usc_reset(info);
  5855. usc_set_sdlc_mode(info);
  5856. usc_enable_loopback(info,1);
  5857. /* Reprogram the RDMR so that the 16C32 does NOT clear the count
  5858. * field of the buffer entry after fetching buffer address. This
  5859. * way we can detect a DMA failure for a DMA read (which should be
  5860. * non-destructive to system memory) before we try and write to
  5861. * memory (where a failure could corrupt system memory).
  5862. */
  5863. /* Receive DMA mode Register (RDMR)
  5864. *
  5865. * <15..14> 11 DMA mode = Linked List Buffer mode
  5866. * <13> 1 RSBinA/L = store Rx status Block in List entry
  5867. * <12> 0 1 = Clear count of List Entry after fetching
  5868. * <11..10> 00 Address mode = Increment
  5869. * <9> 1 Terminate Buffer on RxBound
  5870. * <8> 0 Bus Width = 16bits
  5871. * <7..0> ? status Bits (write as 0s)
  5872. *
  5873. * 1110 0010 0000 0000 = 0xe200
  5874. */
  5875. usc_OutDmaReg( info, RDMR, 0xe200 );
  5876. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5877. /* SETUP TRANSMIT AND RECEIVE DMA BUFFERS */
  5878. FrameSize = TESTFRAMESIZE;
  5879. /* setup 1st transmit buffer entry: */
  5880. /* with frame size and transmit control word */
  5881. info->tx_buffer_list[0].count = FrameSize;
  5882. info->tx_buffer_list[0].rcc = FrameSize;
  5883. info->tx_buffer_list[0].status = 0x4000;
  5884. /* build a transmit frame in 1st transmit DMA buffer */
  5885. TmpPtr = info->tx_buffer_list[0].virt_addr;
  5886. for (i = 0; i < FrameSize; i++ )
  5887. *TmpPtr++ = i;
  5888. /* setup 1st receive buffer entry: */
  5889. /* clear status, set max receive buffer size */
  5890. info->rx_buffer_list[0].status = 0;
  5891. info->rx_buffer_list[0].count = FrameSize + 4;
  5892. /* zero out the 1st receive buffer */
  5893. memset( info->rx_buffer_list[0].virt_addr, 0, FrameSize + 4 );
  5894. /* Set count field of next buffer entries to prevent */
  5895. /* 16C32 from using buffers after the 1st one. */
  5896. info->tx_buffer_list[1].count = 0;
  5897. info->rx_buffer_list[1].count = 0;
  5898. /***************************/
  5899. /* Program 16C32 receiver. */
  5900. /***************************/
  5901. spin_lock_irqsave(&info->irq_spinlock,flags);
  5902. /* setup DMA transfers */
  5903. usc_RTCmd( info, RTCmd_PurgeRxFifo );
  5904. /* program 16C32 receiver with physical address of 1st DMA buffer entry */
  5905. phys_addr = info->rx_buffer_list[0].phys_entry;
  5906. usc_OutDmaReg( info, NRARL, (unsigned short)phys_addr );
  5907. usc_OutDmaReg( info, NRARU, (unsigned short)(phys_addr >> 16) );
  5908. /* Clear the Rx DMA status bits (read RDMR) and start channel */
  5909. usc_InDmaReg( info, RDMR );
  5910. usc_DmaCmd( info, DmaCmd_InitRxChannel );
  5911. /* Enable Receiver (RMR <1..0> = 10) */
  5912. usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) );
  5913. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5914. /*************************************************************/
  5915. /* WAIT FOR RECEIVER TO DMA ALL PARAMETERS FROM BUFFER ENTRY */
  5916. /*************************************************************/
  5917. /* Wait 100ms for interrupt. */
  5918. EndTime = jiffies + msecs_to_jiffies(100);
  5919. for(;;) {
  5920. if (time_after(jiffies, EndTime)) {
  5921. rc = false;
  5922. break;
  5923. }
  5924. spin_lock_irqsave(&info->irq_spinlock,flags);
  5925. status = usc_InDmaReg( info, RDMR );
  5926. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5927. if ( !(status & BIT4) && (status & BIT5) ) {
  5928. /* INITG (BIT 4) is inactive (no entry read in progress) AND */
  5929. /* BUSY (BIT 5) is active (channel still active). */
  5930. /* This means the buffer entry read has completed. */
  5931. break;
  5932. }
  5933. }
  5934. /******************************/
  5935. /* Program 16C32 transmitter. */
  5936. /******************************/
  5937. spin_lock_irqsave(&info->irq_spinlock,flags);
  5938. /* Program the Transmit Character Length Register (TCLR) */
  5939. /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
  5940. usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count );
  5941. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  5942. /* Program the address of the 1st DMA Buffer Entry in linked list */
  5943. phys_addr = info->tx_buffer_list[0].phys_entry;
  5944. usc_OutDmaReg( info, NTARL, (unsigned short)phys_addr );
  5945. usc_OutDmaReg( info, NTARU, (unsigned short)(phys_addr >> 16) );
  5946. /* unlatch Tx status bits, and start transmit channel. */
  5947. usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) );
  5948. usc_DmaCmd( info, DmaCmd_InitTxChannel );
  5949. /* wait for DMA controller to fill transmit FIFO */
  5950. usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
  5951. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5952. /**********************************/
  5953. /* WAIT FOR TRANSMIT FIFO TO FILL */
  5954. /**********************************/
  5955. /* Wait 100ms */
  5956. EndTime = jiffies + msecs_to_jiffies(100);
  5957. for(;;) {
  5958. if (time_after(jiffies, EndTime)) {
  5959. rc = false;
  5960. break;
  5961. }
  5962. spin_lock_irqsave(&info->irq_spinlock,flags);
  5963. FifoLevel = usc_InReg(info, TICR) >> 8;
  5964. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5965. if ( FifoLevel < 16 )
  5966. break;
  5967. else
  5968. if ( FrameSize < 32 ) {
  5969. /* This frame is smaller than the entire transmit FIFO */
  5970. /* so wait for the entire frame to be loaded. */
  5971. if ( FifoLevel <= (32 - FrameSize) )
  5972. break;
  5973. }
  5974. }
  5975. if ( rc )
  5976. {
  5977. /* Enable 16C32 transmitter. */
  5978. spin_lock_irqsave(&info->irq_spinlock,flags);
  5979. /* Transmit mode Register (TMR), <1..0> = 10, Enable Transmitter */
  5980. usc_TCmd( info, TCmd_SendFrame );
  5981. usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) );
  5982. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5983. /******************************/
  5984. /* WAIT FOR TRANSMIT COMPLETE */
  5985. /******************************/
  5986. /* Wait 100ms */
  5987. EndTime = jiffies + msecs_to_jiffies(100);
  5988. /* While timer not expired wait for transmit complete */
  5989. spin_lock_irqsave(&info->irq_spinlock,flags);
  5990. status = usc_InReg( info, TCSR );
  5991. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  5992. while ( !(status & (BIT6 | BIT5 | BIT4 | BIT2 | BIT1)) ) {
  5993. if (time_after(jiffies, EndTime)) {
  5994. rc = false;
  5995. break;
  5996. }
  5997. spin_lock_irqsave(&info->irq_spinlock,flags);
  5998. status = usc_InReg( info, TCSR );
  5999. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6000. }
  6001. }
  6002. if ( rc ){
  6003. /* CHECK FOR TRANSMIT ERRORS */
  6004. if ( status & (BIT5 | BIT1) )
  6005. rc = false;
  6006. }
  6007. if ( rc ) {
  6008. /* WAIT FOR RECEIVE COMPLETE */
  6009. /* Wait 100ms */
  6010. EndTime = jiffies + msecs_to_jiffies(100);
  6011. /* Wait for 16C32 to write receive status to buffer entry. */
  6012. status=info->rx_buffer_list[0].status;
  6013. while ( status == 0 ) {
  6014. if (time_after(jiffies, EndTime)) {
  6015. rc = false;
  6016. break;
  6017. }
  6018. status=info->rx_buffer_list[0].status;
  6019. }
  6020. }
  6021. if ( rc ) {
  6022. /* CHECK FOR RECEIVE ERRORS */
  6023. status = info->rx_buffer_list[0].status;
  6024. if ( status & (BIT8 | BIT3 | BIT1) ) {
  6025. /* receive error has occurred */
  6026. rc = false;
  6027. } else {
  6028. if ( memcmp( info->tx_buffer_list[0].virt_addr ,
  6029. info->rx_buffer_list[0].virt_addr, FrameSize ) ){
  6030. rc = false;
  6031. }
  6032. }
  6033. }
  6034. spin_lock_irqsave(&info->irq_spinlock,flags);
  6035. usc_reset( info );
  6036. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6037. /* restore current port options */
  6038. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  6039. return rc;
  6040. } /* end of mgsl_dma_test() */
  6041. /* mgsl_adapter_test()
  6042. *
  6043. * Perform the register, IRQ, and DMA tests for the 16C32.
  6044. *
  6045. * Arguments: info pointer to device instance data
  6046. * Return Value: 0 if success, otherwise -ENODEV
  6047. */
  6048. static int mgsl_adapter_test( struct mgsl_struct *info )
  6049. {
  6050. if ( debug_level >= DEBUG_LEVEL_INFO )
  6051. printk( "%s(%d):Testing device %s\n",
  6052. __FILE__,__LINE__,info->device_name );
  6053. if ( !mgsl_register_test( info ) ) {
  6054. info->init_error = DiagStatus_AddressFailure;
  6055. printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
  6056. __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
  6057. return -ENODEV;
  6058. }
  6059. if ( !mgsl_irq_test( info ) ) {
  6060. info->init_error = DiagStatus_IrqFailure;
  6061. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  6062. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  6063. return -ENODEV;
  6064. }
  6065. if ( !mgsl_dma_test( info ) ) {
  6066. info->init_error = DiagStatus_DmaFailure;
  6067. printk( "%s(%d):DMA test failure for device %s DMA=%d\n",
  6068. __FILE__,__LINE__,info->device_name, (unsigned short)(info->dma_level) );
  6069. return -ENODEV;
  6070. }
  6071. if ( debug_level >= DEBUG_LEVEL_INFO )
  6072. printk( "%s(%d):device %s passed diagnostics\n",
  6073. __FILE__,__LINE__,info->device_name );
  6074. return 0;
  6075. } /* end of mgsl_adapter_test() */
  6076. /* mgsl_memory_test()
  6077. *
  6078. * Test the shared memory on a PCI adapter.
  6079. *
  6080. * Arguments: info pointer to device instance data
  6081. * Return Value: true if test passed, otherwise false
  6082. */
  6083. static bool mgsl_memory_test( struct mgsl_struct *info )
  6084. {
  6085. static unsigned long BitPatterns[] =
  6086. { 0x0, 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
  6087. unsigned long Patterncount = ARRAY_SIZE(BitPatterns);
  6088. unsigned long i;
  6089. unsigned long TestLimit = SHARED_MEM_ADDRESS_SIZE/sizeof(unsigned long);
  6090. unsigned long * TestAddr;
  6091. if ( info->bus_type != MGSL_BUS_TYPE_PCI )
  6092. return true;
  6093. TestAddr = (unsigned long *)info->memory_base;
  6094. /* Test data lines with test pattern at one location. */
  6095. for ( i = 0 ; i < Patterncount ; i++ ) {
  6096. *TestAddr = BitPatterns[i];
  6097. if ( *TestAddr != BitPatterns[i] )
  6098. return false;
  6099. }
  6100. /* Test address lines with incrementing pattern over */
  6101. /* entire address range. */
  6102. for ( i = 0 ; i < TestLimit ; i++ ) {
  6103. *TestAddr = i * 4;
  6104. TestAddr++;
  6105. }
  6106. TestAddr = (unsigned long *)info->memory_base;
  6107. for ( i = 0 ; i < TestLimit ; i++ ) {
  6108. if ( *TestAddr != i * 4 )
  6109. return false;
  6110. TestAddr++;
  6111. }
  6112. memset( info->memory_base, 0, SHARED_MEM_ADDRESS_SIZE );
  6113. return true;
  6114. } /* End Of mgsl_memory_test() */
  6115. /* mgsl_load_pci_memory()
  6116. *
  6117. * Load a large block of data into the PCI shared memory.
  6118. * Use this instead of memcpy() or memmove() to move data
  6119. * into the PCI shared memory.
  6120. *
  6121. * Notes:
  6122. *
  6123. * This function prevents the PCI9050 interface chip from hogging
  6124. * the adapter local bus, which can starve the 16C32 by preventing
  6125. * 16C32 bus master cycles.
  6126. *
  6127. * The PCI9050 documentation says that the 9050 will always release
  6128. * control of the local bus after completing the current read
  6129. * or write operation.
  6130. *
  6131. * It appears that as long as the PCI9050 write FIFO is full, the
  6132. * PCI9050 treats all of the writes as a single burst transaction
  6133. * and will not release the bus. This causes DMA latency problems
  6134. * at high speeds when copying large data blocks to the shared
  6135. * memory.
  6136. *
  6137. * This function in effect, breaks the a large shared memory write
  6138. * into multiple transations by interleaving a shared memory read
  6139. * which will flush the write FIFO and 'complete' the write
  6140. * transation. This allows any pending DMA request to gain control
  6141. * of the local bus in a timely fasion.
  6142. *
  6143. * Arguments:
  6144. *
  6145. * TargetPtr pointer to target address in PCI shared memory
  6146. * SourcePtr pointer to source buffer for data
  6147. * count count in bytes of data to copy
  6148. *
  6149. * Return Value: None
  6150. */
  6151. static void mgsl_load_pci_memory( char* TargetPtr, const char* SourcePtr,
  6152. unsigned short count )
  6153. {
  6154. /* 16 32-bit writes @ 60ns each = 960ns max latency on local bus */
  6155. #define PCI_LOAD_INTERVAL 64
  6156. unsigned short Intervalcount = count / PCI_LOAD_INTERVAL;
  6157. unsigned short Index;
  6158. unsigned long Dummy;
  6159. for ( Index = 0 ; Index < Intervalcount ; Index++ )
  6160. {
  6161. memcpy(TargetPtr, SourcePtr, PCI_LOAD_INTERVAL);
  6162. Dummy = *((volatile unsigned long *)TargetPtr);
  6163. TargetPtr += PCI_LOAD_INTERVAL;
  6164. SourcePtr += PCI_LOAD_INTERVAL;
  6165. }
  6166. memcpy( TargetPtr, SourcePtr, count % PCI_LOAD_INTERVAL );
  6167. } /* End Of mgsl_load_pci_memory() */
  6168. static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit)
  6169. {
  6170. int i;
  6171. int linecount;
  6172. if (xmit)
  6173. printk("%s tx data:\n",info->device_name);
  6174. else
  6175. printk("%s rx data:\n",info->device_name);
  6176. while(count) {
  6177. if (count > 16)
  6178. linecount = 16;
  6179. else
  6180. linecount = count;
  6181. for(i=0;i<linecount;i++)
  6182. printk("%02X ",(unsigned char)data[i]);
  6183. for(;i<17;i++)
  6184. printk(" ");
  6185. for(i=0;i<linecount;i++) {
  6186. if (data[i]>=040 && data[i]<=0176)
  6187. printk("%c",data[i]);
  6188. else
  6189. printk(".");
  6190. }
  6191. printk("\n");
  6192. data += linecount;
  6193. count -= linecount;
  6194. }
  6195. } /* end of mgsl_trace_block() */
  6196. /* mgsl_tx_timeout()
  6197. *
  6198. * called when HDLC frame times out
  6199. * update stats and do tx completion processing
  6200. *
  6201. * Arguments: context pointer to device instance data
  6202. * Return Value: None
  6203. */
  6204. static void mgsl_tx_timeout(struct timer_list *t)
  6205. {
  6206. struct mgsl_struct *info = from_timer(info, t, tx_timer);
  6207. unsigned long flags;
  6208. if ( debug_level >= DEBUG_LEVEL_INFO )
  6209. printk( "%s(%d):mgsl_tx_timeout(%s)\n",
  6210. __FILE__,__LINE__,info->device_name);
  6211. if(info->tx_active &&
  6212. (info->params.mode == MGSL_MODE_HDLC ||
  6213. info->params.mode == MGSL_MODE_RAW) ) {
  6214. info->icount.txtimeout++;
  6215. }
  6216. spin_lock_irqsave(&info->irq_spinlock,flags);
  6217. info->tx_active = false;
  6218. info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
  6219. if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
  6220. usc_loopmode_cancel_transmit( info );
  6221. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6222. #if SYNCLINK_GENERIC_HDLC
  6223. if (info->netcount)
  6224. hdlcdev_tx_done(info);
  6225. else
  6226. #endif
  6227. mgsl_bh_transmit(info);
  6228. } /* end of mgsl_tx_timeout() */
  6229. /* signal that there are no more frames to send, so that
  6230. * line is 'released' by echoing RxD to TxD when current
  6231. * transmission is complete (or immediately if no tx in progress).
  6232. */
  6233. static int mgsl_loopmode_send_done( struct mgsl_struct * info )
  6234. {
  6235. unsigned long flags;
  6236. spin_lock_irqsave(&info->irq_spinlock,flags);
  6237. if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
  6238. if (info->tx_active)
  6239. info->loopmode_send_done_requested = true;
  6240. else
  6241. usc_loopmode_send_done(info);
  6242. }
  6243. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6244. return 0;
  6245. }
  6246. /* release the line by echoing RxD to TxD
  6247. * upon completion of a transmit frame
  6248. */
  6249. static void usc_loopmode_send_done( struct mgsl_struct * info )
  6250. {
  6251. info->loopmode_send_done_requested = false;
  6252. /* clear CMR:13 to 0 to start echoing RxData to TxData */
  6253. info->cmr_value &= ~BIT13;
  6254. usc_OutReg(info, CMR, info->cmr_value);
  6255. }
  6256. /* abort a transmit in progress while in HDLC LoopMode
  6257. */
  6258. static void usc_loopmode_cancel_transmit( struct mgsl_struct * info )
  6259. {
  6260. /* reset tx dma channel and purge TxFifo */
  6261. usc_RTCmd( info, RTCmd_PurgeTxFifo );
  6262. usc_DmaCmd( info, DmaCmd_ResetTxChannel );
  6263. usc_loopmode_send_done( info );
  6264. }
  6265. /* for HDLC/SDLC LoopMode, setting CMR:13 after the transmitter is enabled
  6266. * is an Insert Into Loop action. Upon receipt of a GoAhead sequence (RxAbort)
  6267. * we must clear CMR:13 to begin repeating TxData to RxData
  6268. */
  6269. static void usc_loopmode_insert_request( struct mgsl_struct * info )
  6270. {
  6271. info->loopmode_insert_requested = true;
  6272. /* enable RxAbort irq. On next RxAbort, clear CMR:13 to
  6273. * begin repeating TxData on RxData (complete insertion)
  6274. */
  6275. usc_OutReg( info, RICR,
  6276. (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) );
  6277. /* set CMR:13 to insert into loop on next GoAhead (RxAbort) */
  6278. info->cmr_value |= BIT13;
  6279. usc_OutReg(info, CMR, info->cmr_value);
  6280. }
  6281. /* return 1 if station is inserted into the loop, otherwise 0
  6282. */
  6283. static int usc_loopmode_active( struct mgsl_struct * info)
  6284. {
  6285. return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ;
  6286. }
  6287. #if SYNCLINK_GENERIC_HDLC
  6288. /**
  6289. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  6290. * set encoding and frame check sequence (FCS) options
  6291. *
  6292. * dev pointer to network device structure
  6293. * encoding serial encoding setting
  6294. * parity FCS setting
  6295. *
  6296. * returns 0 if success, otherwise error code
  6297. */
  6298. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  6299. unsigned short parity)
  6300. {
  6301. struct mgsl_struct *info = dev_to_port(dev);
  6302. unsigned char new_encoding;
  6303. unsigned short new_crctype;
  6304. /* return error if TTY interface open */
  6305. if (info->port.count)
  6306. return -EBUSY;
  6307. switch (encoding)
  6308. {
  6309. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  6310. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  6311. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  6312. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  6313. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  6314. default: return -EINVAL;
  6315. }
  6316. switch (parity)
  6317. {
  6318. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  6319. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  6320. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  6321. default: return -EINVAL;
  6322. }
  6323. info->params.encoding = new_encoding;
  6324. info->params.crc_type = new_crctype;
  6325. /* if network interface up, reprogram hardware */
  6326. if (info->netcount)
  6327. mgsl_program_hw(info);
  6328. return 0;
  6329. }
  6330. /**
  6331. * called by generic HDLC layer to send frame
  6332. *
  6333. * skb socket buffer containing HDLC frame
  6334. * dev pointer to network device structure
  6335. */
  6336. static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
  6337. struct net_device *dev)
  6338. {
  6339. struct mgsl_struct *info = dev_to_port(dev);
  6340. unsigned long flags;
  6341. if (debug_level >= DEBUG_LEVEL_INFO)
  6342. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  6343. /* stop sending until this frame completes */
  6344. netif_stop_queue(dev);
  6345. /* copy data to device buffers */
  6346. info->xmit_cnt = skb->len;
  6347. mgsl_load_tx_dma_buffer(info, skb->data, skb->len);
  6348. /* update network statistics */
  6349. dev->stats.tx_packets++;
  6350. dev->stats.tx_bytes += skb->len;
  6351. /* done with socket buffer, so free it */
  6352. dev_kfree_skb(skb);
  6353. /* save start time for transmit timeout detection */
  6354. netif_trans_update(dev);
  6355. /* start hardware transmitter if necessary */
  6356. spin_lock_irqsave(&info->irq_spinlock,flags);
  6357. if (!info->tx_active)
  6358. usc_start_transmitter(info);
  6359. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6360. return NETDEV_TX_OK;
  6361. }
  6362. /**
  6363. * called by network layer when interface enabled
  6364. * claim resources and initialize hardware
  6365. *
  6366. * dev pointer to network device structure
  6367. *
  6368. * returns 0 if success, otherwise error code
  6369. */
  6370. static int hdlcdev_open(struct net_device *dev)
  6371. {
  6372. struct mgsl_struct *info = dev_to_port(dev);
  6373. int rc;
  6374. unsigned long flags;
  6375. if (debug_level >= DEBUG_LEVEL_INFO)
  6376. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  6377. /* generic HDLC layer open processing */
  6378. rc = hdlc_open(dev);
  6379. if (rc)
  6380. return rc;
  6381. /* arbitrate between network and tty opens */
  6382. spin_lock_irqsave(&info->netlock, flags);
  6383. if (info->port.count != 0 || info->netcount != 0) {
  6384. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  6385. spin_unlock_irqrestore(&info->netlock, flags);
  6386. return -EBUSY;
  6387. }
  6388. info->netcount=1;
  6389. spin_unlock_irqrestore(&info->netlock, flags);
  6390. /* claim resources and init adapter */
  6391. if ((rc = startup(info)) != 0) {
  6392. spin_lock_irqsave(&info->netlock, flags);
  6393. info->netcount=0;
  6394. spin_unlock_irqrestore(&info->netlock, flags);
  6395. return rc;
  6396. }
  6397. /* assert RTS and DTR, apply hardware settings */
  6398. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  6399. mgsl_program_hw(info);
  6400. /* enable network layer transmit */
  6401. netif_trans_update(dev);
  6402. netif_start_queue(dev);
  6403. /* inform generic HDLC layer of current DCD status */
  6404. spin_lock_irqsave(&info->irq_spinlock, flags);
  6405. usc_get_serial_signals(info);
  6406. spin_unlock_irqrestore(&info->irq_spinlock, flags);
  6407. if (info->serial_signals & SerialSignal_DCD)
  6408. netif_carrier_on(dev);
  6409. else
  6410. netif_carrier_off(dev);
  6411. return 0;
  6412. }
  6413. /**
  6414. * called by network layer when interface is disabled
  6415. * shutdown hardware and release resources
  6416. *
  6417. * dev pointer to network device structure
  6418. *
  6419. * returns 0 if success, otherwise error code
  6420. */
  6421. static int hdlcdev_close(struct net_device *dev)
  6422. {
  6423. struct mgsl_struct *info = dev_to_port(dev);
  6424. unsigned long flags;
  6425. if (debug_level >= DEBUG_LEVEL_INFO)
  6426. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  6427. netif_stop_queue(dev);
  6428. /* shutdown adapter and release resources */
  6429. shutdown(info);
  6430. hdlc_close(dev);
  6431. spin_lock_irqsave(&info->netlock, flags);
  6432. info->netcount=0;
  6433. spin_unlock_irqrestore(&info->netlock, flags);
  6434. return 0;
  6435. }
  6436. /**
  6437. * called by network layer to process IOCTL call to network device
  6438. *
  6439. * dev pointer to network device structure
  6440. * ifr pointer to network interface request structure
  6441. * cmd IOCTL command code
  6442. *
  6443. * returns 0 if success, otherwise error code
  6444. */
  6445. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6446. {
  6447. const size_t size = sizeof(sync_serial_settings);
  6448. sync_serial_settings new_line;
  6449. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  6450. struct mgsl_struct *info = dev_to_port(dev);
  6451. unsigned int flags;
  6452. if (debug_level >= DEBUG_LEVEL_INFO)
  6453. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  6454. /* return error if TTY interface open */
  6455. if (info->port.count)
  6456. return -EBUSY;
  6457. if (cmd != SIOCWANDEV)
  6458. return hdlc_ioctl(dev, ifr, cmd);
  6459. switch(ifr->ifr_settings.type) {
  6460. case IF_GET_IFACE: /* return current sync_serial_settings */
  6461. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  6462. if (ifr->ifr_settings.size < size) {
  6463. ifr->ifr_settings.size = size; /* data size wanted */
  6464. return -ENOBUFS;
  6465. }
  6466. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  6467. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  6468. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  6469. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  6470. memset(&new_line, 0, sizeof(new_line));
  6471. switch (flags){
  6472. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  6473. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  6474. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  6475. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  6476. default: new_line.clock_type = CLOCK_DEFAULT;
  6477. }
  6478. new_line.clock_rate = info->params.clock_speed;
  6479. new_line.loopback = info->params.loopback ? 1:0;
  6480. if (copy_to_user(line, &new_line, size))
  6481. return -EFAULT;
  6482. return 0;
  6483. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  6484. if(!capable(CAP_NET_ADMIN))
  6485. return -EPERM;
  6486. if (copy_from_user(&new_line, line, size))
  6487. return -EFAULT;
  6488. switch (new_line.clock_type)
  6489. {
  6490. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  6491. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  6492. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  6493. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  6494. case CLOCK_DEFAULT: flags = info->params.flags &
  6495. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  6496. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  6497. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  6498. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  6499. default: return -EINVAL;
  6500. }
  6501. if (new_line.loopback != 0 && new_line.loopback != 1)
  6502. return -EINVAL;
  6503. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  6504. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  6505. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  6506. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  6507. info->params.flags |= flags;
  6508. info->params.loopback = new_line.loopback;
  6509. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  6510. info->params.clock_speed = new_line.clock_rate;
  6511. else
  6512. info->params.clock_speed = 0;
  6513. /* if network interface up, reprogram hardware */
  6514. if (info->netcount)
  6515. mgsl_program_hw(info);
  6516. return 0;
  6517. default:
  6518. return hdlc_ioctl(dev, ifr, cmd);
  6519. }
  6520. }
  6521. /**
  6522. * called by network layer when transmit timeout is detected
  6523. *
  6524. * dev pointer to network device structure
  6525. */
  6526. static void hdlcdev_tx_timeout(struct net_device *dev)
  6527. {
  6528. struct mgsl_struct *info = dev_to_port(dev);
  6529. unsigned long flags;
  6530. if (debug_level >= DEBUG_LEVEL_INFO)
  6531. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  6532. dev->stats.tx_errors++;
  6533. dev->stats.tx_aborted_errors++;
  6534. spin_lock_irqsave(&info->irq_spinlock,flags);
  6535. usc_stop_transmitter(info);
  6536. spin_unlock_irqrestore(&info->irq_spinlock,flags);
  6537. netif_wake_queue(dev);
  6538. }
  6539. /**
  6540. * called by device driver when transmit completes
  6541. * reenable network layer transmit if stopped
  6542. *
  6543. * info pointer to device instance information
  6544. */
  6545. static void hdlcdev_tx_done(struct mgsl_struct *info)
  6546. {
  6547. if (netif_queue_stopped(info->netdev))
  6548. netif_wake_queue(info->netdev);
  6549. }
  6550. /**
  6551. * called by device driver when frame received
  6552. * pass frame to network layer
  6553. *
  6554. * info pointer to device instance information
  6555. * buf pointer to buffer contianing frame data
  6556. * size count of data bytes in buf
  6557. */
  6558. static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size)
  6559. {
  6560. struct sk_buff *skb = dev_alloc_skb(size);
  6561. struct net_device *dev = info->netdev;
  6562. if (debug_level >= DEBUG_LEVEL_INFO)
  6563. printk("hdlcdev_rx(%s)\n", dev->name);
  6564. if (skb == NULL) {
  6565. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
  6566. dev->name);
  6567. dev->stats.rx_dropped++;
  6568. return;
  6569. }
  6570. skb_put_data(skb, buf, size);
  6571. skb->protocol = hdlc_type_trans(skb, dev);
  6572. dev->stats.rx_packets++;
  6573. dev->stats.rx_bytes += size;
  6574. netif_rx(skb);
  6575. }
  6576. static const struct net_device_ops hdlcdev_ops = {
  6577. .ndo_open = hdlcdev_open,
  6578. .ndo_stop = hdlcdev_close,
  6579. .ndo_start_xmit = hdlc_start_xmit,
  6580. .ndo_do_ioctl = hdlcdev_ioctl,
  6581. .ndo_tx_timeout = hdlcdev_tx_timeout,
  6582. };
  6583. /**
  6584. * called by device driver when adding device instance
  6585. * do generic HDLC initialization
  6586. *
  6587. * info pointer to device instance information
  6588. *
  6589. * returns 0 if success, otherwise error code
  6590. */
  6591. static int hdlcdev_init(struct mgsl_struct *info)
  6592. {
  6593. int rc;
  6594. struct net_device *dev;
  6595. hdlc_device *hdlc;
  6596. /* allocate and initialize network and HDLC layer objects */
  6597. dev = alloc_hdlcdev(info);
  6598. if (!dev) {
  6599. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  6600. return -ENOMEM;
  6601. }
  6602. /* for network layer reporting purposes only */
  6603. dev->base_addr = info->io_base;
  6604. dev->irq = info->irq_level;
  6605. dev->dma = info->dma_level;
  6606. /* network layer callbacks and settings */
  6607. dev->netdev_ops = &hdlcdev_ops;
  6608. dev->watchdog_timeo = 10 * HZ;
  6609. dev->tx_queue_len = 50;
  6610. /* generic HDLC layer callbacks and settings */
  6611. hdlc = dev_to_hdlc(dev);
  6612. hdlc->attach = hdlcdev_attach;
  6613. hdlc->xmit = hdlcdev_xmit;
  6614. /* register objects with HDLC layer */
  6615. rc = register_hdlc_device(dev);
  6616. if (rc) {
  6617. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  6618. free_netdev(dev);
  6619. return rc;
  6620. }
  6621. info->netdev = dev;
  6622. return 0;
  6623. }
  6624. /**
  6625. * called by device driver when removing device instance
  6626. * do generic HDLC cleanup
  6627. *
  6628. * info pointer to device instance information
  6629. */
  6630. static void hdlcdev_exit(struct mgsl_struct *info)
  6631. {
  6632. unregister_hdlc_device(info->netdev);
  6633. free_netdev(info->netdev);
  6634. info->netdev = NULL;
  6635. }
  6636. #endif /* CONFIG_HDLC */
  6637. static int synclink_init_one (struct pci_dev *dev,
  6638. const struct pci_device_id *ent)
  6639. {
  6640. struct mgsl_struct *info;
  6641. if (pci_enable_device(dev)) {
  6642. printk("error enabling pci device %p\n", dev);
  6643. return -EIO;
  6644. }
  6645. info = mgsl_allocate_device();
  6646. if (!info) {
  6647. printk("can't allocate device instance data.\n");
  6648. return -EIO;
  6649. }
  6650. /* Copy user configuration info to device instance data */
  6651. info->io_base = pci_resource_start(dev, 2);
  6652. info->irq_level = dev->irq;
  6653. info->phys_memory_base = pci_resource_start(dev, 3);
  6654. /* Because veremap only works on page boundaries we must map
  6655. * a larger area than is actually implemented for the LCR
  6656. * memory range. We map a full page starting at the page boundary.
  6657. */
  6658. info->phys_lcr_base = pci_resource_start(dev, 0);
  6659. info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
  6660. info->phys_lcr_base &= ~(PAGE_SIZE-1);
  6661. info->bus_type = MGSL_BUS_TYPE_PCI;
  6662. info->io_addr_size = 8;
  6663. info->irq_flags = IRQF_SHARED;
  6664. if (dev->device == 0x0210) {
  6665. /* Version 1 PCI9030 based universal PCI adapter */
  6666. info->misc_ctrl_value = 0x007c4080;
  6667. info->hw_version = 1;
  6668. } else {
  6669. /* Version 0 PCI9050 based 5V PCI adapter
  6670. * A PCI9050 bug prevents reading LCR registers if
  6671. * LCR base address bit 7 is set. Maintain shadow
  6672. * value so we can write to LCR misc control reg.
  6673. */
  6674. info->misc_ctrl_value = 0x087e4546;
  6675. info->hw_version = 0;
  6676. }
  6677. mgsl_add_device(info);
  6678. return 0;
  6679. }
  6680. static void synclink_remove_one (struct pci_dev *dev)
  6681. {
  6682. }