sunzilog.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _SUNZILOG_H
  3. #define _SUNZILOG_H
  4. struct zilog_channel {
  5. volatile unsigned char control;
  6. volatile unsigned char __pad1;
  7. volatile unsigned char data;
  8. volatile unsigned char __pad2;
  9. };
  10. struct zilog_layout {
  11. struct zilog_channel channelB;
  12. struct zilog_channel channelA;
  13. };
  14. #define NUM_ZSREGS 17
  15. #define R7p 16 /* Written as R7 with P15 bit 0 set */
  16. /* Conversion routines to/from brg time constants from/to bits
  17. * per second.
  18. */
  19. #define BRG_TO_BPS(brg, freq) ((freq) / 2 / ((brg) + 2))
  20. #define BPS_TO_BRG(bps, freq) ((((freq) + (bps)) / (2 * (bps))) - 2)
  21. /* The Zilog register set */
  22. #define FLAG 0x7e
  23. /* Write Register 0 */
  24. #define R0 0 /* Register selects */
  25. #define R1 1
  26. #define R2 2
  27. #define R3 3
  28. #define R4 4
  29. #define R5 5
  30. #define R6 6
  31. #define R7 7
  32. #define R8 8
  33. #define R9 9
  34. #define R10 10
  35. #define R11 11
  36. #define R12 12
  37. #define R13 13
  38. #define R14 14
  39. #define R15 15
  40. #define NULLCODE 0 /* Null Code */
  41. #define POINT_HIGH 0x8 /* Select upper half of registers */
  42. #define RES_EXT_INT 0x10 /* Reset Ext. Status Interrupts */
  43. #define SEND_ABORT 0x18 /* HDLC Abort */
  44. #define RES_RxINT_FC 0x20 /* Reset RxINT on First Character */
  45. #define RES_Tx_P 0x28 /* Reset TxINT Pending */
  46. #define ERR_RES 0x30 /* Error Reset */
  47. #define RES_H_IUS 0x38 /* Reset highest IUS */
  48. #define RES_Rx_CRC 0x40 /* Reset Rx CRC Checker */
  49. #define RES_Tx_CRC 0x80 /* Reset Tx CRC Checker */
  50. #define RES_EOM_L 0xC0 /* Reset EOM latch */
  51. /* Write Register 1 */
  52. #define EXT_INT_ENAB 0x1 /* Ext Int Enable */
  53. #define TxINT_ENAB 0x2 /* Tx Int Enable */
  54. #define PAR_SPEC 0x4 /* Parity is special condition */
  55. #define RxINT_DISAB 0 /* Rx Int Disable */
  56. #define RxINT_FCERR 0x8 /* Rx Int on First Character Only or Error */
  57. #define INT_ALL_Rx 0x10 /* Int on all Rx Characters or error */
  58. #define INT_ERR_Rx 0x18 /* Int on error only */
  59. #define RxINT_MASK 0x18
  60. #define WT_RDY_RT 0x20 /* Wait/Ready on R/T */
  61. #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */
  62. #define WT_RDY_ENAB 0x80 /* Wait/Ready Enable */
  63. /* Write Register #2 (Interrupt Vector) */
  64. /* Write Register 3 */
  65. #define RxENAB 0x1 /* Rx Enable */
  66. #define SYNC_L_INH 0x2 /* Sync Character Load Inhibit */
  67. #define ADD_SM 0x4 /* Address Search Mode (SDLC) */
  68. #define RxCRC_ENAB 0x8 /* Rx CRC Enable */
  69. #define ENT_HM 0x10 /* Enter Hunt Mode */
  70. #define AUTO_ENAB 0x20 /* Auto Enables */
  71. #define Rx5 0x0 /* Rx 5 Bits/Character */
  72. #define Rx7 0x40 /* Rx 7 Bits/Character */
  73. #define Rx6 0x80 /* Rx 6 Bits/Character */
  74. #define Rx8 0xc0 /* Rx 8 Bits/Character */
  75. #define RxN_MASK 0xc0
  76. /* Write Register 4 */
  77. #define PAR_ENAB 0x1 /* Parity Enable */
  78. #define PAR_EVEN 0x2 /* Parity Even/Odd* */
  79. #define SYNC_ENAB 0 /* Sync Modes Enable */
  80. #define SB1 0x4 /* 1 stop bit/char */
  81. #define SB15 0x8 /* 1.5 stop bits/char */
  82. #define SB2 0xc /* 2 stop bits/char */
  83. #define MONSYNC 0 /* 8 Bit Sync character */
  84. #define BISYNC 0x10 /* 16 bit sync character */
  85. #define SDLC 0x20 /* SDLC Mode (01111110 Sync Flag) */
  86. #define EXTSYNC 0x30 /* External Sync Mode */
  87. #define X1CLK 0x0 /* x1 clock mode */
  88. #define X16CLK 0x40 /* x16 clock mode */
  89. #define X32CLK 0x80 /* x32 clock mode */
  90. #define X64CLK 0xC0 /* x64 clock mode */
  91. #define XCLK_MASK 0xC0
  92. /* Write Register 5 */
  93. #define TxCRC_ENAB 0x1 /* Tx CRC Enable */
  94. #define RTS 0x2 /* RTS */
  95. #define SDLC_CRC 0x4 /* SDLC/CRC-16 */
  96. #define TxENAB 0x8 /* Tx Enable */
  97. #define SND_BRK 0x10 /* Send Break */
  98. #define Tx5 0x0 /* Tx 5 bits (or less)/character */
  99. #define Tx7 0x20 /* Tx 7 bits/character */
  100. #define Tx6 0x40 /* Tx 6 bits/character */
  101. #define Tx8 0x60 /* Tx 8 bits/character */
  102. #define TxN_MASK 0x60
  103. #define DTR 0x80 /* DTR */
  104. /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */
  105. /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */
  106. /* Write Register 7' (ESCC Only) */
  107. #define AUTO_TxFLAG 1 /* Automatic Tx SDLC Flag */
  108. #define AUTO_EOM_RST 2 /* Automatic EOM Reset */
  109. #define AUTOnRTS 4 /* Automatic /RTS pin deactivation */
  110. #define RxFIFO_LVL 8 /* Receive FIFO interrupt level */
  111. #define nDTRnREQ 0x10 /* /DTR/REQ timing */
  112. #define TxFIFO_LVL 0x20 /* Transmit FIFO interrupt level */
  113. #define EXT_RD_EN 0x40 /* Extended read register enable */
  114. /* Write Register 8 (transmit buffer) */
  115. /* Write Register 9 (Master interrupt control) */
  116. #define VIS 1 /* Vector Includes Status */
  117. #define NV 2 /* No Vector */
  118. #define DLC 4 /* Disable Lower Chain */
  119. #define MIE 8 /* Master Interrupt Enable */
  120. #define STATHI 0x10 /* Status high */
  121. #define SWIACK 0x20 /* Software Interrupt Ack (not on NMOS) */
  122. #define NORESET 0 /* No reset on write to R9 */
  123. #define CHRB 0x40 /* Reset channel B */
  124. #define CHRA 0x80 /* Reset channel A */
  125. #define FHWRES 0xc0 /* Force hardware reset */
  126. /* Write Register 10 (misc control bits) */
  127. #define BIT6 1 /* 6 bit/8bit sync */
  128. #define LOOPMODE 2 /* SDLC Loop mode */
  129. #define ABUNDER 4 /* Abort/flag on SDLC xmit underrun */
  130. #define MARKIDLE 8 /* Mark/flag on idle */
  131. #define GAOP 0x10 /* Go active on poll */
  132. #define NRZ 0 /* NRZ mode */
  133. #define NRZI 0x20 /* NRZI mode */
  134. #define FM1 0x40 /* FM1 (transition = 1) */
  135. #define FM0 0x60 /* FM0 (transition = 0) */
  136. #define CRCPS 0x80 /* CRC Preset I/O */
  137. /* Write Register 11 (Clock Mode control) */
  138. #define TRxCXT 0 /* TRxC = Xtal output */
  139. #define TRxCTC 1 /* TRxC = Transmit clock */
  140. #define TRxCBR 2 /* TRxC = BR Generator Output */
  141. #define TRxCDP 3 /* TRxC = DPLL output */
  142. #define TRxCOI 4 /* TRxC O/I */
  143. #define TCRTxCP 0 /* Transmit clock = RTxC pin */
  144. #define TCTRxCP 8 /* Transmit clock = TRxC pin */
  145. #define TCBR 0x10 /* Transmit clock = BR Generator output */
  146. #define TCDPLL 0x18 /* Transmit clock = DPLL output */
  147. #define RCRTxCP 0 /* Receive clock = RTxC pin */
  148. #define RCTRxCP 0x20 /* Receive clock = TRxC pin */
  149. #define RCBR 0x40 /* Receive clock = BR Generator output */
  150. #define RCDPLL 0x60 /* Receive clock = DPLL output */
  151. #define RTxCX 0x80 /* RTxC Xtal/No Xtal */
  152. /* Write Register 12 (lower byte of baud rate generator time constant) */
  153. /* Write Register 13 (upper byte of baud rate generator time constant) */
  154. /* Write Register 14 (Misc control bits) */
  155. #define BRENAB 1 /* Baud rate generator enable */
  156. #define BRSRC 2 /* Baud rate generator source */
  157. #define DTRREQ 4 /* DTR/Request function */
  158. #define AUTOECHO 8 /* Auto Echo */
  159. #define LOOPBAK 0x10 /* Local loopback */
  160. #define SEARCH 0x20 /* Enter search mode */
  161. #define RMC 0x40 /* Reset missing clock */
  162. #define DISDPLL 0x60 /* Disable DPLL */
  163. #define SSBR 0x80 /* Set DPLL source = BR generator */
  164. #define SSRTxC 0xa0 /* Set DPLL source = RTxC */
  165. #define SFMM 0xc0 /* Set FM mode */
  166. #define SNRZI 0xe0 /* Set NRZI mode */
  167. /* Write Register 15 (external/status interrupt control) */
  168. #define WR7pEN 1 /* WR7' Enable (ESCC only) */
  169. #define ZCIE 2 /* Zero count IE */
  170. #define FIFOEN 4 /* FIFO Enable (ESCC only) */
  171. #define DCDIE 8 /* DCD IE */
  172. #define SYNCIE 0x10 /* Sync/hunt IE */
  173. #define CTSIE 0x20 /* CTS IE */
  174. #define TxUIE 0x40 /* Tx Underrun/EOM IE */
  175. #define BRKIE 0x80 /* Break/Abort IE */
  176. /* Read Register 0 */
  177. #define Rx_CH_AV 0x1 /* Rx Character Available */
  178. #define ZCOUNT 0x2 /* Zero count */
  179. #define Tx_BUF_EMP 0x4 /* Tx Buffer empty */
  180. #define DCD 0x8 /* DCD */
  181. #define SYNC 0x10 /* Sync/hunt */
  182. #define CTS 0x20 /* CTS */
  183. #define TxEOM 0x40 /* Tx underrun */
  184. #define BRK_ABRT 0x80 /* Break/Abort */
  185. /* Read Register 1 */
  186. #define ALL_SNT 0x1 /* All sent */
  187. /* Residue Data for 8 Rx bits/char programmed */
  188. #define RES3 0x8 /* 0/3 */
  189. #define RES4 0x4 /* 0/4 */
  190. #define RES5 0xc /* 0/5 */
  191. #define RES6 0x2 /* 0/6 */
  192. #define RES7 0xa /* 0/7 */
  193. #define RES8 0x6 /* 0/8 */
  194. #define RES18 0xe /* 1/8 */
  195. #define RES28 0x0 /* 2/8 */
  196. /* Special Rx Condition Interrupts */
  197. #define PAR_ERR 0x10 /* Parity error */
  198. #define Rx_OVR 0x20 /* Rx Overrun Error */
  199. #define CRC_ERR 0x40 /* CRC/Framing Error */
  200. #define END_FR 0x80 /* End of Frame (SDLC) */
  201. /* Read Register 2 (channel b only) - Interrupt vector */
  202. #define CHB_Tx_EMPTY 0x00
  203. #define CHB_EXT_STAT 0x02
  204. #define CHB_Rx_AVAIL 0x04
  205. #define CHB_SPECIAL 0x06
  206. #define CHA_Tx_EMPTY 0x08
  207. #define CHA_EXT_STAT 0x0a
  208. #define CHA_Rx_AVAIL 0x0c
  209. #define CHA_SPECIAL 0x0e
  210. #define STATUS_MASK 0x0e
  211. /* Read Register 3 (interrupt pending register) ch a only */
  212. #define CHBEXT 0x1 /* Channel B Ext/Stat IP */
  213. #define CHBTxIP 0x2 /* Channel B Tx IP */
  214. #define CHBRxIP 0x4 /* Channel B Rx IP */
  215. #define CHAEXT 0x8 /* Channel A Ext/Stat IP */
  216. #define CHATxIP 0x10 /* Channel A Tx IP */
  217. #define CHARxIP 0x20 /* Channel A Rx IP */
  218. /* Read Register 6 (LSB frame byte count [Not on NMOS]) */
  219. /* Read Register 7 (MSB frame byte count and FIFO status [Not on NMOS]) */
  220. /* Read Register 8 (receive data register) */
  221. /* Read Register 10 (misc status bits) */
  222. #define ONLOOP 2 /* On loop */
  223. #define LOOPSEND 0x10 /* Loop sending */
  224. #define CLK2MIS 0x40 /* Two clocks missing */
  225. #define CLK1MIS 0x80 /* One clock missing */
  226. /* Read Register 12 (lower byte of baud rate generator constant) */
  227. /* Read Register 13 (upper byte of baud rate generator constant) */
  228. /* Read Register 15 (value of WR 15) */
  229. /* Misc macros */
  230. #define ZS_CLEARERR(channel) do { sbus_writeb(ERR_RES, &channel->control); \
  231. udelay(5); } while(0)
  232. #define ZS_CLEARSTAT(channel) do { sbus_writeb(RES_EXT_INT, &channel->control); \
  233. udelay(5); } while(0)
  234. #define ZS_CLEARFIFO(channel) do { sbus_readb(&channel->data); \
  235. udelay(2); \
  236. sbus_readb(&channel->data); \
  237. udelay(2); \
  238. sbus_readb(&channel->data); \
  239. udelay(2); } while(0)
  240. #endif /* _SUNZILOG_H */