rtl818x.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Definitions for RTL818x hardware
  4. *
  5. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  6. * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
  7. *
  8. * Based on the r8187 driver, which is:
  9. * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
  10. */
  11. #ifndef RTL818X_H
  12. #define RTL818X_H
  13. struct rtl818x_csr {
  14. u8 MAC[6];
  15. u8 reserved_0[2];
  16. union {
  17. __le32 MAR[2]; /* 0x8 */
  18. struct{ /* rtl8187se */
  19. u8 rf_sw_config; /* 0x8 */
  20. u8 reserved_01[3];
  21. __le32 TMGDA; /* 0xc */
  22. } __packed;
  23. } __packed;
  24. union { /* 0x10 */
  25. struct {
  26. u8 RX_FIFO_COUNT;
  27. u8 reserved_1;
  28. u8 TX_FIFO_COUNT;
  29. u8 BQREQ;
  30. } __packed;
  31. __le32 TBKDA; /* for 8187se */
  32. } __packed;
  33. __le32 TBEDA; /* 0x14 - for rtl8187se */
  34. __le32 TSFT[2];
  35. union { /* 0x20 */
  36. __le32 TLPDA;
  37. __le32 TVIDA; /* for 8187se */
  38. } __packed;
  39. union { /* 0x24 */
  40. __le32 TNPDA;
  41. __le32 TVODA; /* for 8187se */
  42. } __packed;
  43. /* hi pri ring for all cards */
  44. __le32 THPDA; /* 0x28 */
  45. union { /* 0x2c */
  46. struct {
  47. u8 reserved_2a;
  48. u8 EIFS_8187SE;
  49. } __packed;
  50. __le16 BRSR;
  51. } __packed;
  52. u8 BSSID[6]; /* 0x2e */
  53. union { /* 0x34 */
  54. struct {
  55. u8 RESP_RATE;
  56. u8 EIFS;
  57. } __packed;
  58. __le16 BRSR_8187SE;
  59. } __packed;
  60. u8 reserved_3[1]; /* 0x36 */
  61. u8 CMD; /* 0x37 */
  62. #define RTL818X_CMD_TX_ENABLE (1 << 2)
  63. #define RTL818X_CMD_RX_ENABLE (1 << 3)
  64. #define RTL818X_CMD_RESET (1 << 4)
  65. u8 reserved_4[4]; /* 0x38 */
  66. union {
  67. struct {
  68. __le16 INT_MASK;
  69. __le16 INT_STATUS;
  70. } __packed;
  71. __le32 INT_STATUS_SE; /* 0x3c */
  72. } __packed;
  73. /* status bits for rtl8187 and rtl8180/8185 */
  74. #define RTL818X_INT_RX_OK (1 << 0)
  75. #define RTL818X_INT_RX_ERR (1 << 1)
  76. #define RTL818X_INT_TXL_OK (1 << 2)
  77. #define RTL818X_INT_TXL_ERR (1 << 3)
  78. #define RTL818X_INT_RX_DU (1 << 4)
  79. #define RTL818X_INT_RX_FO (1 << 5)
  80. #define RTL818X_INT_TXN_OK (1 << 6)
  81. #define RTL818X_INT_TXN_ERR (1 << 7)
  82. #define RTL818X_INT_TXH_OK (1 << 8)
  83. #define RTL818X_INT_TXH_ERR (1 << 9)
  84. #define RTL818X_INT_TXB_OK (1 << 10)
  85. #define RTL818X_INT_TXB_ERR (1 << 11)
  86. #define RTL818X_INT_ATIM (1 << 12)
  87. #define RTL818X_INT_BEACON (1 << 13)
  88. #define RTL818X_INT_TIME_OUT (1 << 14)
  89. #define RTL818X_INT_TX_FO (1 << 15)
  90. /* status bits for rtl8187se */
  91. #define RTL818X_INT_SE_TIMER3 (1 << 0)
  92. #define RTL818X_INT_SE_TIMER2 (1 << 1)
  93. #define RTL818X_INT_SE_RQ0SOR (1 << 2)
  94. #define RTL818X_INT_SE_TXBED_OK (1 << 3)
  95. #define RTL818X_INT_SE_TXBED_ERR (1 << 4)
  96. #define RTL818X_INT_SE_TXBE_OK (1 << 5)
  97. #define RTL818X_INT_SE_TXBE_ERR (1 << 6)
  98. #define RTL818X_INT_SE_RX_OK (1 << 7)
  99. #define RTL818X_INT_SE_RX_ERR (1 << 8)
  100. #define RTL818X_INT_SE_TXL_OK (1 << 9)
  101. #define RTL818X_INT_SE_TXL_ERR (1 << 10)
  102. #define RTL818X_INT_SE_RX_DU (1 << 11)
  103. #define RTL818X_INT_SE_RX_FIFO (1 << 12)
  104. #define RTL818X_INT_SE_TXN_OK (1 << 13)
  105. #define RTL818X_INT_SE_TXN_ERR (1 << 14)
  106. #define RTL818X_INT_SE_TXH_OK (1 << 15)
  107. #define RTL818X_INT_SE_TXH_ERR (1 << 16)
  108. #define RTL818X_INT_SE_TXB_OK (1 << 17)
  109. #define RTL818X_INT_SE_TXB_ERR (1 << 18)
  110. #define RTL818X_INT_SE_ATIM_TO (1 << 19)
  111. #define RTL818X_INT_SE_BK_TO (1 << 20)
  112. #define RTL818X_INT_SE_TIMER1 (1 << 21)
  113. #define RTL818X_INT_SE_TX_FIFO (1 << 22)
  114. #define RTL818X_INT_SE_WAKEUP (1 << 23)
  115. #define RTL818X_INT_SE_BK_DMA (1 << 24)
  116. #define RTL818X_INT_SE_TMGD_OK (1 << 30)
  117. __le32 TX_CONF; /* 0x40 */
  118. #define RTL818X_TX_CONF_LOOPBACK_MAC (1 << 17)
  119. #define RTL818X_TX_CONF_LOOPBACK_CONT (3 << 17)
  120. #define RTL818X_TX_CONF_NO_ICV (1 << 19)
  121. #define RTL818X_TX_CONF_DISCW (1 << 20)
  122. #define RTL818X_TX_CONF_SAT_HWPLCP (1 << 24)
  123. #define RTL818X_TX_CONF_R8180_ABCD (2 << 25)
  124. #define RTL818X_TX_CONF_R8180_F (3 << 25)
  125. #define RTL818X_TX_CONF_R8185_ABC (4 << 25)
  126. #define RTL818X_TX_CONF_R8185_D (5 << 25)
  127. #define RTL818X_TX_CONF_R8187vD (5 << 25)
  128. #define RTL818X_TX_CONF_R8187vD_B (6 << 25)
  129. #define RTL818X_TX_CONF_RTL8187SE (6 << 25)
  130. #define RTL818X_TX_CONF_HWVER_MASK (7 << 25)
  131. #define RTL818X_TX_CONF_DISREQQSIZE (1 << 28)
  132. #define RTL818X_TX_CONF_PROBE_DTS (1 << 29)
  133. #define RTL818X_TX_CONF_HW_SEQNUM (1 << 30)
  134. #define RTL818X_TX_CONF_CW_MIN (1 << 31)
  135. __le32 RX_CONF;
  136. #define RTL818X_RX_CONF_MONITOR (1 << 0)
  137. #define RTL818X_RX_CONF_NICMAC (1 << 1)
  138. #define RTL818X_RX_CONF_MULTICAST (1 << 2)
  139. #define RTL818X_RX_CONF_BROADCAST (1 << 3)
  140. #define RTL818X_RX_CONF_FCS (1 << 5)
  141. #define RTL818X_RX_CONF_DATA (1 << 18)
  142. #define RTL818X_RX_CONF_CTRL (1 << 19)
  143. #define RTL818X_RX_CONF_MGMT (1 << 20)
  144. #define RTL818X_RX_CONF_ADDR3 (1 << 21)
  145. #define RTL818X_RX_CONF_PM (1 << 22)
  146. #define RTL818X_RX_CONF_BSSID (1 << 23)
  147. #define RTL818X_RX_CONF_RX_AUTORESETPHY (1 << 28)
  148. #define RTL818X_RX_CONF_CSDM1 (1 << 29)
  149. #define RTL818X_RX_CONF_CSDM2 (1 << 30)
  150. #define RTL818X_RX_CONF_ONLYERLPKT (1 << 31)
  151. __le32 INT_TIMEOUT;
  152. __le32 TBDA;
  153. u8 EEPROM_CMD;
  154. #define RTL818X_EEPROM_CMD_READ (1 << 0)
  155. #define RTL818X_EEPROM_CMD_WRITE (1 << 1)
  156. #define RTL818X_EEPROM_CMD_CK (1 << 2)
  157. #define RTL818X_EEPROM_CMD_CS (1 << 3)
  158. #define RTL818X_EEPROM_CMD_NORMAL (0 << 6)
  159. #define RTL818X_EEPROM_CMD_LOAD (1 << 6)
  160. #define RTL818X_EEPROM_CMD_PROGRAM (2 << 6)
  161. #define RTL818X_EEPROM_CMD_CONFIG (3 << 6)
  162. u8 CONFIG0;
  163. u8 CONFIG1;
  164. u8 CONFIG2;
  165. #define RTL818X_CONFIG2_ANTENNA_DIV (1 << 6)
  166. __le32 ANAPARAM;
  167. u8 MSR;
  168. #define RTL818X_MSR_NO_LINK (0 << 2)
  169. #define RTL818X_MSR_ADHOC (1 << 2)
  170. #define RTL818X_MSR_INFRA (2 << 2)
  171. #define RTL818X_MSR_MASTER (3 << 2)
  172. #define RTL818X_MSR_ENEDCA (4 << 2)
  173. u8 CONFIG3;
  174. #define RTL818X_CONFIG3_ANAPARAM_WRITE (1 << 6)
  175. #define RTL818X_CONFIG3_GNT_SELECT (1 << 7)
  176. u8 CONFIG4;
  177. #define RTL818X_CONFIG4_POWEROFF (1 << 6)
  178. #define RTL818X_CONFIG4_VCOOFF (1 << 7)
  179. u8 TESTR;
  180. u8 reserved_9[2];
  181. u8 PGSELECT;
  182. u8 SECURITY;
  183. __le32 ANAPARAM2;
  184. u8 reserved_10[8];
  185. __le32 IMR; /* 0x6c - Interrupt mask reg for 8187se */
  186. #define IMR_TMGDOK ((1 << 30))
  187. #define IMR_DOT11HINT ((1 << 25)) /* 802.11h Measurement Interrupt */
  188. #define IMR_BCNDMAINT ((1 << 24)) /* Beacon DMA Interrupt */
  189. #define IMR_WAKEINT ((1 << 23)) /* Wake Up Interrupt */
  190. #define IMR_TXFOVW ((1 << 22)) /* Tx FIFO Overflow */
  191. #define IMR_TIMEOUT1 ((1 << 21)) /* Time Out Interrupt 1 */
  192. #define IMR_BCNINT ((1 << 20)) /* Beacon Time out */
  193. #define IMR_ATIMINT ((1 << 19)) /* ATIM Time Out */
  194. #define IMR_TBDER ((1 << 18)) /* Tx Beacon Descriptor Error */
  195. #define IMR_TBDOK ((1 << 17)) /* Tx Beacon Descriptor OK */
  196. #define IMR_THPDER ((1 << 16)) /* Tx High Priority Descriptor Error */
  197. #define IMR_THPDOK ((1 << 15)) /* Tx High Priority Descriptor OK */
  198. #define IMR_TVODER ((1 << 14)) /* Tx AC_VO Descriptor Error Int */
  199. #define IMR_TVODOK ((1 << 13)) /* Tx AC_VO Descriptor OK Interrupt */
  200. #define IMR_FOVW ((1 << 12)) /* Rx FIFO Overflow Interrupt */
  201. #define IMR_RDU ((1 << 11)) /* Rx Descriptor Unavailable */
  202. #define IMR_TVIDER ((1 << 10)) /* Tx AC_VI Descriptor Error */
  203. #define IMR_TVIDOK ((1 << 9)) /* Tx AC_VI Descriptor OK Interrupt */
  204. #define IMR_RER ((1 << 8)) /* Rx Error Interrupt */
  205. #define IMR_ROK ((1 << 7)) /* Receive OK Interrupt */
  206. #define IMR_TBEDER ((1 << 6)) /* Tx AC_BE Descriptor Error */
  207. #define IMR_TBEDOK ((1 << 5)) /* Tx AC_BE Descriptor OK */
  208. #define IMR_TBKDER ((1 << 4)) /* Tx AC_BK Descriptor Error */
  209. #define IMR_TBKDOK ((1 << 3)) /* Tx AC_BK Descriptor OK */
  210. #define IMR_RQOSOK ((1 << 2)) /* Rx QoS OK Interrupt */
  211. #define IMR_TIMEOUT2 ((1 << 1)) /* Time Out Interrupt 2 */
  212. #define IMR_TIMEOUT3 ((1 << 0)) /* Time Out Interrupt 3 */
  213. __le16 BEACON_INTERVAL; /* 0x70 */
  214. __le16 ATIM_WND; /* 0x72 */
  215. __le16 BEACON_INTERVAL_TIME; /* 0x74 */
  216. __le16 ATIMTR_INTERVAL; /* 0x76 */
  217. u8 PHY_DELAY; /* 0x78 */
  218. u8 CARRIER_SENSE_COUNTER; /* 0x79 */
  219. u8 reserved_11[2]; /* 0x7a */
  220. u8 PHY[4]; /* 0x7c */
  221. __le16 RFPinsOutput; /* 0x80 */
  222. __le16 RFPinsEnable; /* 0x82 */
  223. __le16 RFPinsSelect; /* 0x84 */
  224. __le16 RFPinsInput; /* 0x86 */
  225. __le32 RF_PARA; /* 0x88 */
  226. __le32 RF_TIMING; /* 0x8c */
  227. u8 GP_ENABLE; /* 0x90 */
  228. u8 GPIO0; /* 0x91 */
  229. u8 GPIO1; /* 0x92 */
  230. u8 TPPOLL_STOP; /* 0x93 - rtl8187se only */
  231. #define RTL818x_TPPOLL_STOP_BQ (1 << 7)
  232. #define RTL818x_TPPOLL_STOP_VI (1 << 4)
  233. #define RTL818x_TPPOLL_STOP_VO (1 << 5)
  234. #define RTL818x_TPPOLL_STOP_BE (1 << 3)
  235. #define RTL818x_TPPOLL_STOP_BK (1 << 2)
  236. #define RTL818x_TPPOLL_STOP_MG (1 << 1)
  237. #define RTL818x_TPPOLL_STOP_HI (1 << 6)
  238. __le32 HSSI_PARA; /* 0x94 */
  239. u8 reserved_13[4]; /* 0x98 */
  240. u8 TX_AGC_CTL; /* 0x9c */
  241. #define RTL818X_TX_AGC_CTL_PERPACKET_GAIN (1 << 0)
  242. #define RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL (1 << 1)
  243. #define RTL818X_TX_AGC_CTL_FEEDBACK_ANT (1 << 2)
  244. u8 TX_GAIN_CCK;
  245. u8 TX_GAIN_OFDM;
  246. u8 TX_ANTENNA;
  247. u8 reserved_14[16];
  248. u8 WPA_CONF;
  249. u8 reserved_15[3];
  250. u8 SIFS;
  251. u8 DIFS;
  252. u8 SLOT;
  253. u8 reserved_16[5];
  254. u8 CW_CONF;
  255. #define RTL818X_CW_CONF_PERPACKET_CW (1 << 0)
  256. #define RTL818X_CW_CONF_PERPACKET_RETRY (1 << 1)
  257. u8 CW_VAL;
  258. u8 RATE_FALLBACK;
  259. #define RTL818X_RATE_FALLBACK_ENABLE (1 << 7)
  260. u8 ACM_CONTROL;
  261. u8 reserved_17[24];
  262. u8 CONFIG5;
  263. u8 TX_DMA_POLLING;
  264. u8 PHY_PR;
  265. u8 reserved_18;
  266. __le16 CWR;
  267. u8 RETRY_CTR;
  268. u8 reserved_19[3];
  269. __le16 INT_MIG;
  270. /* RTL818X_R8187B_*: magic numbers from ioregisters */
  271. #define RTL818X_R8187B_B 0
  272. #define RTL818X_R8187B_D 1
  273. #define RTL818X_R8187B_E 2
  274. __le32 RDSAR;
  275. __le16 TID_AC_MAP;
  276. u8 reserved_20[4];
  277. union {
  278. __le16 ANAPARAM3; /* 0xee */
  279. u8 ANAPARAM3A; /* for rtl8187 */
  280. };
  281. #define AC_PARAM_TXOP_LIMIT_SHIFT 16
  282. #define AC_PARAM_ECW_MAX_SHIFT 12
  283. #define AC_PARAM_ECW_MIN_SHIFT 8
  284. #define AC_PARAM_AIFS_SHIFT 0
  285. __le32 AC_VO_PARAM; /* 0xf0 */
  286. union { /* 0xf4 */
  287. __le32 AC_VI_PARAM;
  288. __le16 FEMR;
  289. } __packed;
  290. union{ /* 0xf8 */
  291. __le32 AC_BE_PARAM; /* rtl8187se */
  292. struct{
  293. u8 reserved_21[2];
  294. __le16 TALLY_CNT; /* 0xfa */
  295. } __packed;
  296. } __packed;
  297. union {
  298. u8 TALLY_SEL; /* 0xfc */
  299. __le32 AC_BK_PARAM;
  300. } __packed;
  301. } __packed;
  302. /* These are addresses with NON-standard usage.
  303. * They have offsets very far from this struct.
  304. * I don't like to introduce a ton of "reserved"..
  305. * They are for RTL8187SE
  306. */
  307. #define REG_ADDR1(addr) ((u8 __iomem *)priv->map + (addr))
  308. #define REG_ADDR2(addr) ((__le16 __iomem *)priv->map + ((addr) >> 1))
  309. #define REG_ADDR4(addr) ((__le32 __iomem *)priv->map + ((addr) >> 2))
  310. #define FEMR_SE REG_ADDR2(0x1D4)
  311. #define ARFR REG_ADDR2(0x1E0)
  312. #define RFSW_CTRL REG_ADDR2(0x272)
  313. #define SW_3W_DB0 REG_ADDR2(0x274)
  314. #define SW_3W_DB0_4 REG_ADDR4(0x274)
  315. #define SW_3W_DB1 REG_ADDR2(0x278)
  316. #define SW_3W_DB1_4 REG_ADDR4(0x278)
  317. #define SW_3W_CMD1 REG_ADDR1(0x27D)
  318. #define PI_DATA_REG REG_ADDR2(0x360)
  319. #define SI_DATA_REG REG_ADDR2(0x362)
  320. struct rtl818x_rf_ops {
  321. char *name;
  322. void (*init)(struct ieee80211_hw *);
  323. void (*stop)(struct ieee80211_hw *);
  324. void (*set_chan)(struct ieee80211_hw *, struct ieee80211_conf *);
  325. u8 (*calc_rssi)(u8 agc, u8 sq);
  326. };
  327. /**
  328. * enum rtl818x_tx_desc_flags - Tx/Rx flags are common between RTL818X chips
  329. *
  330. * @RTL818X_TX_DESC_FLAG_NO_ENC: Disable hardware based encryption.
  331. * @RTL818X_TX_DESC_FLAG_TX_OK: TX frame was ACKed.
  332. * @RTL818X_TX_DESC_FLAG_SPLCP: Use short preamble.
  333. * @RTL818X_TX_DESC_FLAG_MOREFRAG: More fragments follow.
  334. * @RTL818X_TX_DESC_FLAG_CTS: Use CTS-to-self protection.
  335. * @RTL818X_TX_DESC_FLAG_RTS: Use RTS/CTS protection.
  336. * @RTL818X_TX_DESC_FLAG_LS: Last segment of the frame.
  337. * @RTL818X_TX_DESC_FLAG_FS: First segment of the frame.
  338. */
  339. enum rtl818x_tx_desc_flags {
  340. RTL818X_TX_DESC_FLAG_NO_ENC = (1 << 15),
  341. RTL818X_TX_DESC_FLAG_TX_OK = (1 << 15),
  342. RTL818X_TX_DESC_FLAG_SPLCP = (1 << 16),
  343. RTL818X_TX_DESC_FLAG_RX_UNDER = (1 << 16),
  344. RTL818X_TX_DESC_FLAG_MOREFRAG = (1 << 17),
  345. RTL818X_TX_DESC_FLAG_CTS = (1 << 18),
  346. RTL818X_TX_DESC_FLAG_RTS = (1 << 23),
  347. RTL818X_TX_DESC_FLAG_LS = (1 << 28),
  348. RTL818X_TX_DESC_FLAG_FS = (1 << 29),
  349. RTL818X_TX_DESC_FLAG_DMA = (1 << 30),
  350. RTL818X_TX_DESC_FLAG_OWN = (1 << 31)
  351. };
  352. enum rtl818x_rx_desc_flags {
  353. RTL818X_RX_DESC_FLAG_ICV_ERR = (1 << 12),
  354. RTL818X_RX_DESC_FLAG_CRC32_ERR = (1 << 13),
  355. RTL818X_RX_DESC_FLAG_PM = (1 << 14),
  356. RTL818X_RX_DESC_FLAG_RX_ERR = (1 << 15),
  357. RTL818X_RX_DESC_FLAG_BCAST = (1 << 16),
  358. RTL818X_RX_DESC_FLAG_PAM = (1 << 17),
  359. RTL818X_RX_DESC_FLAG_MCAST = (1 << 18),
  360. RTL818X_RX_DESC_FLAG_QOS = (1 << 19), /* RTL8187(B) only */
  361. RTL818X_RX_DESC_FLAG_TRSW = (1 << 24), /* RTL8187(B) only */
  362. RTL818X_RX_DESC_FLAG_SPLCP = (1 << 25),
  363. RTL818X_RX_DESC_FLAG_FOF = (1 << 26),
  364. RTL818X_RX_DESC_FLAG_DMA_FAIL = (1 << 27),
  365. RTL818X_RX_DESC_FLAG_LS = (1 << 28),
  366. RTL818X_RX_DESC_FLAG_FS = (1 << 29),
  367. RTL818X_RX_DESC_FLAG_EOR = (1 << 30),
  368. RTL818X_RX_DESC_FLAG_OWN = (1 << 31)
  369. };
  370. #endif /* RTL818X_H */