mdio-bcm-iproc.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2015 Broadcom Corporation
  4. */
  5. #include <linux/delay.h>
  6. #include <linux/io.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_platform.h>
  11. #include <linux/of_mdio.h>
  12. #include <linux/phy.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #define IPROC_GPHY_MDCDIV 0x1a
  16. #define MII_CTRL_OFFSET 0x000
  17. #define MII_CTRL_DIV_SHIFT 0
  18. #define MII_CTRL_PRE_SHIFT 7
  19. #define MII_CTRL_BUSY_SHIFT 8
  20. #define MII_DATA_OFFSET 0x004
  21. #define MII_DATA_MASK 0xffff
  22. #define MII_DATA_TA_SHIFT 16
  23. #define MII_DATA_TA_VAL 2
  24. #define MII_DATA_RA_SHIFT 18
  25. #define MII_DATA_PA_SHIFT 23
  26. #define MII_DATA_OP_SHIFT 28
  27. #define MII_DATA_OP_WRITE 1
  28. #define MII_DATA_OP_READ 2
  29. #define MII_DATA_SB_SHIFT 30
  30. struct iproc_mdio_priv {
  31. struct mii_bus *mii_bus;
  32. void __iomem *base;
  33. };
  34. static inline int iproc_mdio_wait_for_idle(void __iomem *base)
  35. {
  36. u32 val;
  37. unsigned int timeout = 1000; /* loop for 1s */
  38. do {
  39. val = readl(base + MII_CTRL_OFFSET);
  40. if ((val & BIT(MII_CTRL_BUSY_SHIFT)) == 0)
  41. return 0;
  42. usleep_range(1000, 2000);
  43. } while (timeout--);
  44. return -ETIMEDOUT;
  45. }
  46. static inline void iproc_mdio_config_clk(void __iomem *base)
  47. {
  48. u32 val;
  49. val = (IPROC_GPHY_MDCDIV << MII_CTRL_DIV_SHIFT) |
  50. BIT(MII_CTRL_PRE_SHIFT);
  51. writel(val, base + MII_CTRL_OFFSET);
  52. }
  53. static int iproc_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  54. {
  55. struct iproc_mdio_priv *priv = bus->priv;
  56. u32 cmd;
  57. int rc;
  58. rc = iproc_mdio_wait_for_idle(priv->base);
  59. if (rc)
  60. return rc;
  61. /* Prepare the read operation */
  62. cmd = (MII_DATA_TA_VAL << MII_DATA_TA_SHIFT) |
  63. (reg << MII_DATA_RA_SHIFT) |
  64. (phy_id << MII_DATA_PA_SHIFT) |
  65. BIT(MII_DATA_SB_SHIFT) |
  66. (MII_DATA_OP_READ << MII_DATA_OP_SHIFT);
  67. writel(cmd, priv->base + MII_DATA_OFFSET);
  68. rc = iproc_mdio_wait_for_idle(priv->base);
  69. if (rc)
  70. return rc;
  71. cmd = readl(priv->base + MII_DATA_OFFSET) & MII_DATA_MASK;
  72. return cmd;
  73. }
  74. static int iproc_mdio_write(struct mii_bus *bus, int phy_id,
  75. int reg, u16 val)
  76. {
  77. struct iproc_mdio_priv *priv = bus->priv;
  78. u32 cmd;
  79. int rc;
  80. rc = iproc_mdio_wait_for_idle(priv->base);
  81. if (rc)
  82. return rc;
  83. /* Prepare the write operation */
  84. cmd = (MII_DATA_TA_VAL << MII_DATA_TA_SHIFT) |
  85. (reg << MII_DATA_RA_SHIFT) |
  86. (phy_id << MII_DATA_PA_SHIFT) |
  87. BIT(MII_DATA_SB_SHIFT) |
  88. (MII_DATA_OP_WRITE << MII_DATA_OP_SHIFT) |
  89. ((u32)(val) & MII_DATA_MASK);
  90. writel(cmd, priv->base + MII_DATA_OFFSET);
  91. rc = iproc_mdio_wait_for_idle(priv->base);
  92. if (rc)
  93. return rc;
  94. return 0;
  95. }
  96. static int iproc_mdio_probe(struct platform_device *pdev)
  97. {
  98. struct iproc_mdio_priv *priv;
  99. struct mii_bus *bus;
  100. int rc;
  101. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  102. if (!priv)
  103. return -ENOMEM;
  104. priv->base = devm_platform_ioremap_resource(pdev, 0);
  105. if (IS_ERR(priv->base)) {
  106. dev_err(&pdev->dev, "failed to ioremap register\n");
  107. return PTR_ERR(priv->base);
  108. }
  109. priv->mii_bus = mdiobus_alloc();
  110. if (!priv->mii_bus) {
  111. dev_err(&pdev->dev, "MDIO bus alloc failed\n");
  112. return -ENOMEM;
  113. }
  114. bus = priv->mii_bus;
  115. bus->priv = priv;
  116. bus->name = "iProc MDIO bus";
  117. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d", pdev->name, pdev->id);
  118. bus->parent = &pdev->dev;
  119. bus->read = iproc_mdio_read;
  120. bus->write = iproc_mdio_write;
  121. iproc_mdio_config_clk(priv->base);
  122. rc = of_mdiobus_register(bus, pdev->dev.of_node);
  123. if (rc) {
  124. dev_err(&pdev->dev, "MDIO bus registration failed\n");
  125. goto err_iproc_mdio;
  126. }
  127. platform_set_drvdata(pdev, priv);
  128. dev_info(&pdev->dev, "Broadcom iProc MDIO bus at 0x%p\n", priv->base);
  129. return 0;
  130. err_iproc_mdio:
  131. mdiobus_free(bus);
  132. return rc;
  133. }
  134. static int iproc_mdio_remove(struct platform_device *pdev)
  135. {
  136. struct iproc_mdio_priv *priv = platform_get_drvdata(pdev);
  137. mdiobus_unregister(priv->mii_bus);
  138. mdiobus_free(priv->mii_bus);
  139. return 0;
  140. }
  141. #ifdef CONFIG_PM_SLEEP
  142. int iproc_mdio_resume(struct device *dev)
  143. {
  144. struct platform_device *pdev = to_platform_device(dev);
  145. struct iproc_mdio_priv *priv = platform_get_drvdata(pdev);
  146. /* restore the mii clock configuration */
  147. iproc_mdio_config_clk(priv->base);
  148. return 0;
  149. }
  150. static const struct dev_pm_ops iproc_mdio_pm_ops = {
  151. .resume = iproc_mdio_resume
  152. };
  153. #endif /* CONFIG_PM_SLEEP */
  154. static const struct of_device_id iproc_mdio_of_match[] = {
  155. { .compatible = "brcm,iproc-mdio", },
  156. { /* sentinel */ },
  157. };
  158. MODULE_DEVICE_TABLE(of, iproc_mdio_of_match);
  159. static struct platform_driver iproc_mdio_driver = {
  160. .driver = {
  161. .name = "iproc-mdio",
  162. .of_match_table = iproc_mdio_of_match,
  163. #ifdef CONFIG_PM_SLEEP
  164. .pm = &iproc_mdio_pm_ops,
  165. #endif
  166. },
  167. .probe = iproc_mdio_probe,
  168. .remove = iproc_mdio_remove,
  169. };
  170. module_platform_driver(iproc_mdio_driver);
  171. MODULE_AUTHOR("Broadcom Corporation");
  172. MODULE_DESCRIPTION("Broadcom iProc MDIO bus controller");
  173. MODULE_LICENSE("GPL v2");
  174. MODULE_ALIAS("platform:iproc-mdio");