bcm_sf2.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Broadcom Starfighter2 private context
  4. *
  5. * Copyright (C) 2014, Broadcom Corporation
  6. */
  7. #ifndef __BCM_SF2_H
  8. #define __BCM_SF2_H
  9. #include <linux/platform_device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/io.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/mutex.h>
  14. #include <linux/mii.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/types.h>
  17. #include <linux/bitops.h>
  18. #include <linux/if_vlan.h>
  19. #include <net/dsa.h>
  20. #include "bcm_sf2_regs.h"
  21. #include "b53/b53_priv.h"
  22. struct bcm_sf2_hw_params {
  23. u16 top_rev;
  24. u16 core_rev;
  25. u16 gphy_rev;
  26. u32 num_gphy;
  27. u8 num_acb_queue;
  28. u8 num_rgmii;
  29. u8 num_ports;
  30. u8 fcb_pause_override:1;
  31. u8 acb_packets_inflight:1;
  32. };
  33. #define BCM_SF2_REGS_NAME {\
  34. "core", "reg", "intrl2_0", "intrl2_1", "fcb", "acb" \
  35. }
  36. #define BCM_SF2_REGS_NUM 6
  37. struct bcm_sf2_port_status {
  38. unsigned int link;
  39. };
  40. struct bcm_sf2_cfp_priv {
  41. /* Mutex protecting concurrent accesses to the CFP registers */
  42. struct mutex lock;
  43. DECLARE_BITMAP(used, CFP_NUM_RULES);
  44. DECLARE_BITMAP(unique, CFP_NUM_RULES);
  45. unsigned int rules_cnt;
  46. struct list_head rules_list;
  47. };
  48. struct bcm_sf2_priv {
  49. /* Base registers, keep those in order with BCM_SF2_REGS_NAME */
  50. void __iomem *core;
  51. void __iomem *reg;
  52. void __iomem *intrl2_0;
  53. void __iomem *intrl2_1;
  54. void __iomem *fcb;
  55. void __iomem *acb;
  56. /* Register offsets indirection tables */
  57. u32 type;
  58. const u16 *reg_offsets;
  59. unsigned int core_reg_align;
  60. unsigned int num_cfp_rules;
  61. /* spinlock protecting access to the indirect registers */
  62. spinlock_t indir_lock;
  63. int irq0;
  64. int irq1;
  65. u32 irq0_stat;
  66. u32 irq0_mask;
  67. u32 irq1_stat;
  68. u32 irq1_mask;
  69. /* Backing b53_device */
  70. struct b53_device *dev;
  71. struct bcm_sf2_hw_params hw_params;
  72. struct bcm_sf2_port_status port_sts[DSA_MAX_PORTS];
  73. /* Mask of ports enabled for Wake-on-LAN */
  74. u32 wol_ports_mask;
  75. /* MoCA port location */
  76. int moca_port;
  77. /* Bitmask of ports having an integrated PHY */
  78. unsigned int int_phy_mask;
  79. /* Master and slave MDIO bus controller */
  80. unsigned int indir_phy_mask;
  81. struct device_node *master_mii_dn;
  82. struct mii_bus *slave_mii_bus;
  83. struct mii_bus *master_mii_bus;
  84. /* Bitmask of ports needing BRCM tags */
  85. unsigned int brcm_tag_mask;
  86. /* CFP rules context */
  87. struct bcm_sf2_cfp_priv cfp;
  88. };
  89. static inline struct bcm_sf2_priv *bcm_sf2_to_priv(struct dsa_switch *ds)
  90. {
  91. struct b53_device *dev = ds->priv;
  92. return dev->priv;
  93. }
  94. static inline u32 bcm_sf2_mangle_addr(struct bcm_sf2_priv *priv, u32 off)
  95. {
  96. return off << priv->core_reg_align;
  97. }
  98. #define SF2_IO_MACRO(name) \
  99. static inline u32 name##_readl(struct bcm_sf2_priv *priv, u32 off) \
  100. { \
  101. return readl_relaxed(priv->name + off); \
  102. } \
  103. static inline void name##_writel(struct bcm_sf2_priv *priv, \
  104. u32 val, u32 off) \
  105. { \
  106. writel_relaxed(val, priv->name + off); \
  107. } \
  108. /* Accesses to 64-bits register requires us to latch the hi/lo pairs
  109. * using the REG_DIR_DATA_{READ,WRITE} ancillary registers. The 'indir_lock'
  110. * spinlock is automatically grabbed and released to provide relative
  111. * atomiticy with latched reads/writes.
  112. */
  113. #define SF2_IO64_MACRO(name) \
  114. static inline u64 name##_readq(struct bcm_sf2_priv *priv, u32 off) \
  115. { \
  116. u32 indir, dir; \
  117. spin_lock(&priv->indir_lock); \
  118. dir = name##_readl(priv, off); \
  119. indir = reg_readl(priv, REG_DIR_DATA_READ); \
  120. spin_unlock(&priv->indir_lock); \
  121. return (u64)indir << 32 | dir; \
  122. } \
  123. static inline void name##_writeq(struct bcm_sf2_priv *priv, u64 val, \
  124. u32 off) \
  125. { \
  126. spin_lock(&priv->indir_lock); \
  127. reg_writel(priv, upper_32_bits(val), REG_DIR_DATA_WRITE); \
  128. name##_writel(priv, lower_32_bits(val), off); \
  129. spin_unlock(&priv->indir_lock); \
  130. }
  131. #define SWITCH_INTR_L2(which) \
  132. static inline void intrl2_##which##_mask_clear(struct bcm_sf2_priv *priv, \
  133. u32 mask) \
  134. { \
  135. priv->irq##which##_mask &= ~(mask); \
  136. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  137. } \
  138. static inline void intrl2_##which##_mask_set(struct bcm_sf2_priv *priv, \
  139. u32 mask) \
  140. { \
  141. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  142. priv->irq##which##_mask |= (mask); \
  143. } \
  144. static inline u32 core_readl(struct bcm_sf2_priv *priv, u32 off)
  145. {
  146. u32 tmp = bcm_sf2_mangle_addr(priv, off);
  147. return readl_relaxed(priv->core + tmp);
  148. }
  149. static inline void core_writel(struct bcm_sf2_priv *priv, u32 val, u32 off)
  150. {
  151. u32 tmp = bcm_sf2_mangle_addr(priv, off);
  152. writel_relaxed(val, priv->core + tmp);
  153. }
  154. static inline u32 reg_readl(struct bcm_sf2_priv *priv, u16 off)
  155. {
  156. return readl_relaxed(priv->reg + priv->reg_offsets[off]);
  157. }
  158. static inline void reg_writel(struct bcm_sf2_priv *priv, u32 val, u16 off)
  159. {
  160. writel_relaxed(val, priv->reg + priv->reg_offsets[off]);
  161. }
  162. SF2_IO64_MACRO(core);
  163. SF2_IO_MACRO(intrl2_0);
  164. SF2_IO_MACRO(intrl2_1);
  165. SF2_IO_MACRO(fcb);
  166. SF2_IO_MACRO(acb);
  167. SWITCH_INTR_L2(0);
  168. SWITCH_INTR_L2(1);
  169. /* RXNFC */
  170. int bcm_sf2_get_rxnfc(struct dsa_switch *ds, int port,
  171. struct ethtool_rxnfc *nfc, u32 *rule_locs);
  172. int bcm_sf2_set_rxnfc(struct dsa_switch *ds, int port,
  173. struct ethtool_rxnfc *nfc);
  174. int bcm_sf2_cfp_rst(struct bcm_sf2_priv *priv);
  175. void bcm_sf2_cfp_exit(struct dsa_switch *ds);
  176. int bcm_sf2_cfp_resume(struct dsa_switch *ds);
  177. void bcm_sf2_cfp_get_strings(struct dsa_switch *ds, int port,
  178. u32 stringset, uint8_t *data);
  179. void bcm_sf2_cfp_get_ethtool_stats(struct dsa_switch *ds, int port,
  180. uint64_t *data);
  181. int bcm_sf2_cfp_get_sset_count(struct dsa_switch *ds, int port, int sset);
  182. #endif /* __BCM_SF2_H */