mpi_ioc.h 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2000-2008 LSI Corporation.
  4. *
  5. *
  6. * Name: mpi_ioc.h
  7. * Title: MPI IOC, Port, Event, FW Download, and FW Upload messages
  8. * Creation Date: August 11, 2000
  9. *
  10. * mpi_ioc.h Version: 01.05.16
  11. *
  12. * Version History
  13. * ---------------
  14. *
  15. * Date Version Description
  16. * -------- -------- ------------------------------------------------------
  17. * 05-08-00 00.10.01 Original release for 0.10 spec dated 4/26/2000.
  18. * 05-24-00 00.10.02 Added _MSG_IOC_INIT_REPLY structure.
  19. * 06-06-00 01.00.01 Added CurReplyFrameSize field to _MSG_IOC_FACTS_REPLY.
  20. * 06-12-00 01.00.02 Added _MSG_PORT_ENABLE_REPLY structure.
  21. * Added _MSG_EVENT_ACK_REPLY structure.
  22. * Added _MSG_FW_DOWNLOAD_REPLY structure.
  23. * Added _MSG_TOOLBOX_REPLY structure.
  24. * 06-30-00 01.00.03 Added MaxLanBuckets to _PORT_FACT_REPLY structure.
  25. * 07-27-00 01.00.04 Added _EVENT_DATA structure definitions for _SCSI,
  26. * _LINK_STATUS, _LOOP_STATE and _LOGOUT.
  27. * 08-11-00 01.00.05 Switched positions of MsgLength and Function fields in
  28. * _MSG_EVENT_ACK_REPLY structure to match specification.
  29. * 11-02-00 01.01.01 Original release for post 1.0 work.
  30. * Added a value for Manufacturer to WhoInit.
  31. * 12-04-00 01.01.02 Modified IOCFacts reply, added FWUpload messages, and
  32. * removed toolbox message.
  33. * 01-09-01 01.01.03 Added event enabled and disabled defines.
  34. * Added structures for FwHeader and DataHeader.
  35. * Added ImageType to FwUpload reply.
  36. * 02-20-01 01.01.04 Started using MPI_POINTER.
  37. * 02-27-01 01.01.05 Added event for RAID status change and its event data.
  38. * Added IocNumber field to MSG_IOC_FACTS_REPLY.
  39. * 03-27-01 01.01.06 Added defines for ProductId field of MPI_FW_HEADER.
  40. * Added structure offset comments.
  41. * 04-09-01 01.01.07 Added structure EVENT_DATA_EVENT_CHANGE.
  42. * 08-08-01 01.02.01 Original release for v1.2 work.
  43. * New format for FWVersion and ProductId in
  44. * MSG_IOC_FACTS_REPLY and MPI_FW_HEADER.
  45. * 08-31-01 01.02.02 Addded event MPI_EVENT_SCSI_DEVICE_STATUS_CHANGE and
  46. * related structure and defines.
  47. * Added event MPI_EVENT_ON_BUS_TIMER_EXPIRED.
  48. * Added MPI_IOCINIT_FLAGS_DISCARD_FW_IMAGE.
  49. * Replaced a reserved field in MSG_IOC_FACTS_REPLY with
  50. * IOCExceptions and changed DataImageSize to reserved.
  51. * Added MPI_FW_DOWNLOAD_ITYPE_NVSTORE_DATA and
  52. * MPI_FW_UPLOAD_ITYPE_NVDATA.
  53. * 09-28-01 01.02.03 Modified Event Data for Integrated RAID.
  54. * 11-01-01 01.02.04 Added defines for MPI_EXT_IMAGE_HEADER ImageType field.
  55. * 03-14-02 01.02.05 Added HeaderVersion field to MSG_IOC_FACTS_REPLY.
  56. * 05-31-02 01.02.06 Added define for
  57. * MPI_IOCFACTS_EXCEPT_RAID_CONFIG_INVALID.
  58. * Added AliasIndex to EVENT_DATA_LOGOUT structure.
  59. * 04-01-03 01.02.07 Added defines for MPI_FW_HEADER_SIGNATURE_.
  60. * 06-26-03 01.02.08 Added new values to the product family defines.
  61. * 04-29-04 01.02.09 Added IOCCapabilities field to MSG_IOC_FACTS_REPLY and
  62. * added related defines.
  63. * 05-11-04 01.03.01 Original release for MPI v1.3.
  64. * 08-19-04 01.05.01 Added four new fields to MSG_IOC_INIT.
  65. * Added three new fields to MSG_IOC_FACTS_REPLY.
  66. * Defined four new bits for the IOCCapabilities field of
  67. * the IOCFacts reply.
  68. * Added two new PortTypes for the PortFacts reply.
  69. * Added six new events along with their EventData
  70. * structures.
  71. * Added a new MsgFlag to the FwDownload request to
  72. * indicate last segment.
  73. * Defined a new image type of boot loader.
  74. * Added FW family codes for SAS product families.
  75. * 10-05-04 01.05.02 Added ReplyFifoHostSignalingAddr field to
  76. * MSG_IOC_FACTS_REPLY.
  77. * 12-07-04 01.05.03 Added more defines for SAS Discovery Error event.
  78. * 12-09-04 01.05.04 Added Unsupported device to SAS Device event.
  79. * 01-15-05 01.05.05 Added event data for SAS SES Event.
  80. * 02-09-05 01.05.06 Added MPI_FW_UPLOAD_ITYPE_FW_BACKUP define.
  81. * 02-22-05 01.05.07 Added Host Page Buffer Persistent flag to IOC Facts
  82. * Reply and IOC Init Request.
  83. * 03-11-05 01.05.08 Added family code for 1068E family.
  84. * Removed IOCFacts Reply EEDP Capability bit.
  85. * 06-24-05 01.05.09 Added 5 new IOCFacts Reply IOCCapabilities bits.
  86. * Added Max SATA Targets to SAS Discovery Error event.
  87. * 08-30-05 01.05.10 Added 4 new events and their event data structures.
  88. * Added new ReasonCode value for SAS Device Status Change
  89. * event.
  90. * Added new family code for FC949E.
  91. * 03-27-06 01.05.11 Added MPI_IOCFACTS_CAPABILITY_TLR.
  92. * Added additional Reason Codes and more event data fields
  93. * to EVENT_DATA_SAS_DEVICE_STATUS_CHANGE.
  94. * Added EVENT_DATA_SAS_BROADCAST_PRIMITIVE structure and
  95. * new event.
  96. * Added MPI_EVENT_SAS_SMP_ERROR and event data structure.
  97. * Added MPI_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE and event
  98. * data structure.
  99. * Added MPI_EVENT_SAS_INIT_TABLE_OVERFLOW and event
  100. * data structure.
  101. * Added MPI_EXT_IMAGE_TYPE_INITIALIZATION.
  102. * 10-11-06 01.05.12 Added MPI_IOCFACTS_EXCEPT_METADATA_UNSUPPORTED.
  103. * Added MaxInitiators field to PortFacts reply.
  104. * Added SAS Device Status Change ReasonCode for
  105. * asynchronous notificaiton.
  106. * Added MPI_EVENT_SAS_EXPANDER_STATUS_CHANGE and event
  107. * data structure.
  108. * Added new ImageType values for FWDownload and FWUpload
  109. * requests.
  110. * 02-28-07 01.05.13 Added MPI_EVENT_PRIMITIVE_ASYNCHRONOUS_EVENT for SAS
  111. * Broadcast Event Data (replacing _RESERVED2).
  112. * For Discovery Error Event Data DiscoveryStatus field,
  113. * replaced _MULTPL_PATHS with _UNSUPPORTED_DEVICE and
  114. * added _MULTI_PORT_DOMAIN.
  115. * 05-24-07 01.05.14 Added Common Boot Block type to FWDownload Request.
  116. * Added Common Boot Block type to FWUpload Request.
  117. * 08-07-07 01.05.15 Added MPI_EVENT_SAS_INIT_RC_REMOVED define.
  118. * Added MPI_EVENT_IR2_RC_DUAL_PORT_ADDED and
  119. * MPI_EVENT_IR2_RC_DUAL_PORT_REMOVED for IR2 event data.
  120. * Added SASAddress field to SAS Initiator Device Table
  121. * Overflow event data structure.
  122. * 03-28-08 01.05.16 Added two new ReasonCode values to SAS Device Status
  123. * Change Event data to indicate completion of internally
  124. * generated task management.
  125. * Added MPI_EVENT_DSCVRY_ERR_DS_SATA_INIT_FAILURE define.
  126. * Added MPI_EVENT_SAS_INIT_RC_INACCESSIBLE define.
  127. * --------------------------------------------------------------------------
  128. */
  129. #ifndef MPI_IOC_H
  130. #define MPI_IOC_H
  131. /*****************************************************************************
  132. *
  133. * I O C M e s s a g e s
  134. *
  135. *****************************************************************************/
  136. /****************************************************************************/
  137. /* IOCInit message */
  138. /****************************************************************************/
  139. typedef struct _MSG_IOC_INIT
  140. {
  141. U8 WhoInit; /* 00h */
  142. U8 Reserved; /* 01h */
  143. U8 ChainOffset; /* 02h */
  144. U8 Function; /* 03h */
  145. U8 Flags; /* 04h */
  146. U8 MaxDevices; /* 05h */
  147. U8 MaxBuses; /* 06h */
  148. U8 MsgFlags; /* 07h */
  149. U32 MsgContext; /* 08h */
  150. U16 ReplyFrameSize; /* 0Ch */
  151. U8 Reserved1[2]; /* 0Eh */
  152. U32 HostMfaHighAddr; /* 10h */
  153. U32 SenseBufferHighAddr; /* 14h */
  154. U32 ReplyFifoHostSignalingAddr; /* 18h */
  155. SGE_SIMPLE_UNION HostPageBufferSGE; /* 1Ch */
  156. U16 MsgVersion; /* 28h */
  157. U16 HeaderVersion; /* 2Ah */
  158. } MSG_IOC_INIT, MPI_POINTER PTR_MSG_IOC_INIT,
  159. IOCInit_t, MPI_POINTER pIOCInit_t;
  160. /* WhoInit values */
  161. #define MPI_WHOINIT_NO_ONE (0x00)
  162. #define MPI_WHOINIT_SYSTEM_BIOS (0x01)
  163. #define MPI_WHOINIT_ROM_BIOS (0x02)
  164. #define MPI_WHOINIT_PCI_PEER (0x03)
  165. #define MPI_WHOINIT_HOST_DRIVER (0x04)
  166. #define MPI_WHOINIT_MANUFACTURER (0x05)
  167. /* Flags values */
  168. #define MPI_IOCINIT_FLAGS_HOST_PAGE_BUFFER_PERSISTENT (0x04)
  169. #define MPI_IOCINIT_FLAGS_REPLY_FIFO_HOST_SIGNAL (0x02)
  170. #define MPI_IOCINIT_FLAGS_DISCARD_FW_IMAGE (0x01)
  171. /* MsgVersion */
  172. #define MPI_IOCINIT_MSGVERSION_MAJOR_MASK (0xFF00)
  173. #define MPI_IOCINIT_MSGVERSION_MAJOR_SHIFT (8)
  174. #define MPI_IOCINIT_MSGVERSION_MINOR_MASK (0x00FF)
  175. #define MPI_IOCINIT_MSGVERSION_MINOR_SHIFT (0)
  176. /* HeaderVersion */
  177. #define MPI_IOCINIT_HEADERVERSION_UNIT_MASK (0xFF00)
  178. #define MPI_IOCINIT_HEADERVERSION_UNIT_SHIFT (8)
  179. #define MPI_IOCINIT_HEADERVERSION_DEV_MASK (0x00FF)
  180. #define MPI_IOCINIT_HEADERVERSION_DEV_SHIFT (0)
  181. typedef struct _MSG_IOC_INIT_REPLY
  182. {
  183. U8 WhoInit; /* 00h */
  184. U8 Reserved; /* 01h */
  185. U8 MsgLength; /* 02h */
  186. U8 Function; /* 03h */
  187. U8 Flags; /* 04h */
  188. U8 MaxDevices; /* 05h */
  189. U8 MaxBuses; /* 06h */
  190. U8 MsgFlags; /* 07h */
  191. U32 MsgContext; /* 08h */
  192. U16 Reserved2; /* 0Ch */
  193. U16 IOCStatus; /* 0Eh */
  194. U32 IOCLogInfo; /* 10h */
  195. } MSG_IOC_INIT_REPLY, MPI_POINTER PTR_MSG_IOC_INIT_REPLY,
  196. IOCInitReply_t, MPI_POINTER pIOCInitReply_t;
  197. /****************************************************************************/
  198. /* IOC Facts message */
  199. /****************************************************************************/
  200. typedef struct _MSG_IOC_FACTS
  201. {
  202. U8 Reserved[2]; /* 00h */
  203. U8 ChainOffset; /* 01h */
  204. U8 Function; /* 02h */
  205. U8 Reserved1[3]; /* 03h */
  206. U8 MsgFlags; /* 04h */
  207. U32 MsgContext; /* 08h */
  208. } MSG_IOC_FACTS, MPI_POINTER PTR_IOC_FACTS,
  209. IOCFacts_t, MPI_POINTER pIOCFacts_t;
  210. typedef struct _MPI_FW_VERSION_STRUCT
  211. {
  212. U8 Dev; /* 00h */
  213. U8 Unit; /* 01h */
  214. U8 Minor; /* 02h */
  215. U8 Major; /* 03h */
  216. } MPI_FW_VERSION_STRUCT;
  217. typedef union _MPI_FW_VERSION
  218. {
  219. MPI_FW_VERSION_STRUCT Struct;
  220. U32 Word;
  221. } MPI_FW_VERSION;
  222. /* IOC Facts Reply */
  223. typedef struct _MSG_IOC_FACTS_REPLY
  224. {
  225. U16 MsgVersion; /* 00h */
  226. U8 MsgLength; /* 02h */
  227. U8 Function; /* 03h */
  228. U16 HeaderVersion; /* 04h */
  229. U8 IOCNumber; /* 06h */
  230. U8 MsgFlags; /* 07h */
  231. U32 MsgContext; /* 08h */
  232. U16 IOCExceptions; /* 0Ch */
  233. U16 IOCStatus; /* 0Eh */
  234. U32 IOCLogInfo; /* 10h */
  235. U8 MaxChainDepth; /* 14h */
  236. U8 WhoInit; /* 15h */
  237. U8 BlockSize; /* 16h */
  238. U8 Flags; /* 17h */
  239. U16 ReplyQueueDepth; /* 18h */
  240. U16 RequestFrameSize; /* 1Ah */
  241. U16 Reserved_0101_FWVersion; /* 1Ch */ /* obsolete 16-bit FWVersion */
  242. U16 ProductID; /* 1Eh */
  243. U32 CurrentHostMfaHighAddr; /* 20h */
  244. U16 GlobalCredits; /* 24h */
  245. U8 NumberOfPorts; /* 26h */
  246. U8 EventState; /* 27h */
  247. U32 CurrentSenseBufferHighAddr; /* 28h */
  248. U16 CurReplyFrameSize; /* 2Ch */
  249. U8 MaxDevices; /* 2Eh */
  250. U8 MaxBuses; /* 2Fh */
  251. U32 FWImageSize; /* 30h */
  252. U32 IOCCapabilities; /* 34h */
  253. MPI_FW_VERSION FWVersion; /* 38h */
  254. U16 HighPriorityQueueDepth; /* 3Ch */
  255. U16 Reserved2; /* 3Eh */
  256. SGE_SIMPLE_UNION HostPageBufferSGE; /* 40h */
  257. U32 ReplyFifoHostSignalingAddr; /* 4Ch */
  258. } MSG_IOC_FACTS_REPLY, MPI_POINTER PTR_MSG_IOC_FACTS_REPLY,
  259. IOCFactsReply_t, MPI_POINTER pIOCFactsReply_t;
  260. #define MPI_IOCFACTS_MSGVERSION_MAJOR_MASK (0xFF00)
  261. #define MPI_IOCFACTS_MSGVERSION_MAJOR_SHIFT (8)
  262. #define MPI_IOCFACTS_MSGVERSION_MINOR_MASK (0x00FF)
  263. #define MPI_IOCFACTS_MSGVERSION_MINOR_SHIFT (0)
  264. #define MPI_IOCFACTS_HDRVERSION_UNIT_MASK (0xFF00)
  265. #define MPI_IOCFACTS_HDRVERSION_UNIT_SHIFT (8)
  266. #define MPI_IOCFACTS_HDRVERSION_DEV_MASK (0x00FF)
  267. #define MPI_IOCFACTS_HDRVERSION_DEV_SHIFT (0)
  268. #define MPI_IOCFACTS_EXCEPT_CONFIG_CHECKSUM_FAIL (0x0001)
  269. #define MPI_IOCFACTS_EXCEPT_RAID_CONFIG_INVALID (0x0002)
  270. #define MPI_IOCFACTS_EXCEPT_FW_CHECKSUM_FAIL (0x0004)
  271. #define MPI_IOCFACTS_EXCEPT_PERSISTENT_TABLE_FULL (0x0008)
  272. #define MPI_IOCFACTS_EXCEPT_METADATA_UNSUPPORTED (0x0010)
  273. #define MPI_IOCFACTS_FLAGS_FW_DOWNLOAD_BOOT (0x01)
  274. #define MPI_IOCFACTS_FLAGS_REPLY_FIFO_HOST_SIGNAL (0x02)
  275. #define MPI_IOCFACTS_FLAGS_HOST_PAGE_BUFFER_PERSISTENT (0x04)
  276. #define MPI_IOCFACTS_EVENTSTATE_DISABLED (0x00)
  277. #define MPI_IOCFACTS_EVENTSTATE_ENABLED (0x01)
  278. #define MPI_IOCFACTS_CAPABILITY_HIGH_PRI_Q (0x00000001)
  279. #define MPI_IOCFACTS_CAPABILITY_REPLY_HOST_SIGNAL (0x00000002)
  280. #define MPI_IOCFACTS_CAPABILITY_QUEUE_FULL_HANDLING (0x00000004)
  281. #define MPI_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER (0x00000008)
  282. #define MPI_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER (0x00000010)
  283. #define MPI_IOCFACTS_CAPABILITY_EXTENDED_BUFFER (0x00000020)
  284. #define MPI_IOCFACTS_CAPABILITY_EEDP (0x00000040)
  285. #define MPI_IOCFACTS_CAPABILITY_BIDIRECTIONAL (0x00000080)
  286. #define MPI_IOCFACTS_CAPABILITY_MULTICAST (0x00000100)
  287. #define MPI_IOCFACTS_CAPABILITY_SCSIIO32 (0x00000200)
  288. #define MPI_IOCFACTS_CAPABILITY_NO_SCSIIO16 (0x00000400)
  289. #define MPI_IOCFACTS_CAPABILITY_TLR (0x00000800)
  290. /*****************************************************************************
  291. *
  292. * P o r t M e s s a g e s
  293. *
  294. *****************************************************************************/
  295. /****************************************************************************/
  296. /* Port Facts message and Reply */
  297. /****************************************************************************/
  298. typedef struct _MSG_PORT_FACTS
  299. {
  300. U8 Reserved[2]; /* 00h */
  301. U8 ChainOffset; /* 02h */
  302. U8 Function; /* 03h */
  303. U8 Reserved1[2]; /* 04h */
  304. U8 PortNumber; /* 06h */
  305. U8 MsgFlags; /* 07h */
  306. U32 MsgContext; /* 08h */
  307. } MSG_PORT_FACTS, MPI_POINTER PTR_MSG_PORT_FACTS,
  308. PortFacts_t, MPI_POINTER pPortFacts_t;
  309. typedef struct _MSG_PORT_FACTS_REPLY
  310. {
  311. U16 Reserved; /* 00h */
  312. U8 MsgLength; /* 02h */
  313. U8 Function; /* 03h */
  314. U16 Reserved1; /* 04h */
  315. U8 PortNumber; /* 06h */
  316. U8 MsgFlags; /* 07h */
  317. U32 MsgContext; /* 08h */
  318. U16 Reserved2; /* 0Ch */
  319. U16 IOCStatus; /* 0Eh */
  320. U32 IOCLogInfo; /* 10h */
  321. U8 Reserved3; /* 14h */
  322. U8 PortType; /* 15h */
  323. U16 MaxDevices; /* 16h */
  324. U16 PortSCSIID; /* 18h */
  325. U16 ProtocolFlags; /* 1Ah */
  326. U16 MaxPostedCmdBuffers; /* 1Ch */
  327. U16 MaxPersistentIDs; /* 1Eh */
  328. U16 MaxLanBuckets; /* 20h */
  329. U8 MaxInitiators; /* 22h */
  330. U8 Reserved4; /* 23h */
  331. U32 Reserved5; /* 24h */
  332. } MSG_PORT_FACTS_REPLY, MPI_POINTER PTR_MSG_PORT_FACTS_REPLY,
  333. PortFactsReply_t, MPI_POINTER pPortFactsReply_t;
  334. /* PortTypes values */
  335. #define MPI_PORTFACTS_PORTTYPE_INACTIVE (0x00)
  336. #define MPI_PORTFACTS_PORTTYPE_SCSI (0x01)
  337. #define MPI_PORTFACTS_PORTTYPE_FC (0x10)
  338. #define MPI_PORTFACTS_PORTTYPE_ISCSI (0x20)
  339. #define MPI_PORTFACTS_PORTTYPE_SAS (0x30)
  340. /* ProtocolFlags values */
  341. #define MPI_PORTFACTS_PROTOCOL_LOGBUSADDR (0x01)
  342. #define MPI_PORTFACTS_PROTOCOL_LAN (0x02)
  343. #define MPI_PORTFACTS_PROTOCOL_TARGET (0x04)
  344. #define MPI_PORTFACTS_PROTOCOL_INITIATOR (0x08)
  345. /****************************************************************************/
  346. /* Port Enable Message */
  347. /****************************************************************************/
  348. typedef struct _MSG_PORT_ENABLE
  349. {
  350. U8 Reserved[2]; /* 00h */
  351. U8 ChainOffset; /* 02h */
  352. U8 Function; /* 03h */
  353. U8 Reserved1[2]; /* 04h */
  354. U8 PortNumber; /* 06h */
  355. U8 MsgFlags; /* 07h */
  356. U32 MsgContext; /* 08h */
  357. } MSG_PORT_ENABLE, MPI_POINTER PTR_MSG_PORT_ENABLE,
  358. PortEnable_t, MPI_POINTER pPortEnable_t;
  359. typedef struct _MSG_PORT_ENABLE_REPLY
  360. {
  361. U8 Reserved[2]; /* 00h */
  362. U8 MsgLength; /* 02h */
  363. U8 Function; /* 03h */
  364. U8 Reserved1[2]; /* 04h */
  365. U8 PortNumber; /* 05h */
  366. U8 MsgFlags; /* 07h */
  367. U32 MsgContext; /* 08h */
  368. U16 Reserved2; /* 0Ch */
  369. U16 IOCStatus; /* 0Eh */
  370. U32 IOCLogInfo; /* 10h */
  371. } MSG_PORT_ENABLE_REPLY, MPI_POINTER PTR_MSG_PORT_ENABLE_REPLY,
  372. PortEnableReply_t, MPI_POINTER pPortEnableReply_t;
  373. /*****************************************************************************
  374. *
  375. * E v e n t M e s s a g e s
  376. *
  377. *****************************************************************************/
  378. /****************************************************************************/
  379. /* Event Notification messages */
  380. /****************************************************************************/
  381. typedef struct _MSG_EVENT_NOTIFY
  382. {
  383. U8 Switch; /* 00h */
  384. U8 Reserved; /* 01h */
  385. U8 ChainOffset; /* 02h */
  386. U8 Function; /* 03h */
  387. U8 Reserved1[3]; /* 04h */
  388. U8 MsgFlags; /* 07h */
  389. U32 MsgContext; /* 08h */
  390. } MSG_EVENT_NOTIFY, MPI_POINTER PTR_MSG_EVENT_NOTIFY,
  391. EventNotification_t, MPI_POINTER pEventNotification_t;
  392. /* Event Notification Reply */
  393. typedef struct _MSG_EVENT_NOTIFY_REPLY
  394. {
  395. U16 EventDataLength; /* 00h */
  396. U8 MsgLength; /* 02h */
  397. U8 Function; /* 03h */
  398. U8 Reserved1[2]; /* 04h */
  399. U8 AckRequired; /* 06h */
  400. U8 MsgFlags; /* 07h */
  401. U32 MsgContext; /* 08h */
  402. U8 Reserved2[2]; /* 0Ch */
  403. U16 IOCStatus; /* 0Eh */
  404. U32 IOCLogInfo; /* 10h */
  405. U32 Event; /* 14h */
  406. U32 EventContext; /* 18h */
  407. U32 Data[1]; /* 1Ch */
  408. } MSG_EVENT_NOTIFY_REPLY, MPI_POINTER PTR_MSG_EVENT_NOTIFY_REPLY,
  409. EventNotificationReply_t, MPI_POINTER pEventNotificationReply_t;
  410. /* Event Acknowledge */
  411. typedef struct _MSG_EVENT_ACK
  412. {
  413. U8 Reserved[2]; /* 00h */
  414. U8 ChainOffset; /* 02h */
  415. U8 Function; /* 03h */
  416. U8 Reserved1[3]; /* 04h */
  417. U8 MsgFlags; /* 07h */
  418. U32 MsgContext; /* 08h */
  419. U32 Event; /* 0Ch */
  420. U32 EventContext; /* 10h */
  421. } MSG_EVENT_ACK, MPI_POINTER PTR_MSG_EVENT_ACK,
  422. EventAck_t, MPI_POINTER pEventAck_t;
  423. typedef struct _MSG_EVENT_ACK_REPLY
  424. {
  425. U8 Reserved[2]; /* 00h */
  426. U8 MsgLength; /* 02h */
  427. U8 Function; /* 03h */
  428. U8 Reserved1[3]; /* 04h */
  429. U8 MsgFlags; /* 07h */
  430. U32 MsgContext; /* 08h */
  431. U16 Reserved2; /* 0Ch */
  432. U16 IOCStatus; /* 0Eh */
  433. U32 IOCLogInfo; /* 10h */
  434. } MSG_EVENT_ACK_REPLY, MPI_POINTER PTR_MSG_EVENT_ACK_REPLY,
  435. EventAckReply_t, MPI_POINTER pEventAckReply_t;
  436. /* Switch */
  437. #define MPI_EVENT_NOTIFICATION_SWITCH_OFF (0x00)
  438. #define MPI_EVENT_NOTIFICATION_SWITCH_ON (0x01)
  439. /* Event */
  440. #define MPI_EVENT_NONE (0x00000000)
  441. #define MPI_EVENT_LOG_DATA (0x00000001)
  442. #define MPI_EVENT_STATE_CHANGE (0x00000002)
  443. #define MPI_EVENT_UNIT_ATTENTION (0x00000003)
  444. #define MPI_EVENT_IOC_BUS_RESET (0x00000004)
  445. #define MPI_EVENT_EXT_BUS_RESET (0x00000005)
  446. #define MPI_EVENT_RESCAN (0x00000006)
  447. #define MPI_EVENT_LINK_STATUS_CHANGE (0x00000007)
  448. #define MPI_EVENT_LOOP_STATE_CHANGE (0x00000008)
  449. #define MPI_EVENT_LOGOUT (0x00000009)
  450. #define MPI_EVENT_EVENT_CHANGE (0x0000000A)
  451. #define MPI_EVENT_INTEGRATED_RAID (0x0000000B)
  452. #define MPI_EVENT_SCSI_DEVICE_STATUS_CHANGE (0x0000000C)
  453. #define MPI_EVENT_ON_BUS_TIMER_EXPIRED (0x0000000D)
  454. #define MPI_EVENT_QUEUE_FULL (0x0000000E)
  455. #define MPI_EVENT_SAS_DEVICE_STATUS_CHANGE (0x0000000F)
  456. #define MPI_EVENT_SAS_SES (0x00000010)
  457. #define MPI_EVENT_PERSISTENT_TABLE_FULL (0x00000011)
  458. #define MPI_EVENT_SAS_PHY_LINK_STATUS (0x00000012)
  459. #define MPI_EVENT_SAS_DISCOVERY_ERROR (0x00000013)
  460. #define MPI_EVENT_IR_RESYNC_UPDATE (0x00000014)
  461. #define MPI_EVENT_IR2 (0x00000015)
  462. #define MPI_EVENT_SAS_DISCOVERY (0x00000016)
  463. #define MPI_EVENT_SAS_BROADCAST_PRIMITIVE (0x00000017)
  464. #define MPI_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE (0x00000018)
  465. #define MPI_EVENT_SAS_INIT_TABLE_OVERFLOW (0x00000019)
  466. #define MPI_EVENT_SAS_SMP_ERROR (0x0000001A)
  467. #define MPI_EVENT_SAS_EXPANDER_STATUS_CHANGE (0x0000001B)
  468. #define MPI_EVENT_LOG_ENTRY_ADDED (0x00000021)
  469. /* AckRequired field values */
  470. #define MPI_EVENT_NOTIFICATION_ACK_NOT_REQUIRED (0x00)
  471. #define MPI_EVENT_NOTIFICATION_ACK_REQUIRED (0x01)
  472. /* EventChange Event data */
  473. typedef struct _EVENT_DATA_EVENT_CHANGE
  474. {
  475. U8 EventState; /* 00h */
  476. U8 Reserved; /* 01h */
  477. U16 Reserved1; /* 02h */
  478. } EVENT_DATA_EVENT_CHANGE, MPI_POINTER PTR_EVENT_DATA_EVENT_CHANGE,
  479. EventDataEventChange_t, MPI_POINTER pEventDataEventChange_t;
  480. /* LogEntryAdded Event data */
  481. /* this structure matches MPI_LOG_0_ENTRY in mpi_cnfg.h */
  482. #define MPI_EVENT_DATA_LOG_ENTRY_DATA_LENGTH (0x1C)
  483. typedef struct _EVENT_DATA_LOG_ENTRY
  484. {
  485. U32 TimeStamp; /* 00h */
  486. U32 Reserved1; /* 04h */
  487. U16 LogSequence; /* 08h */
  488. U16 LogEntryQualifier; /* 0Ah */
  489. U8 LogData[MPI_EVENT_DATA_LOG_ENTRY_DATA_LENGTH]; /* 0Ch */
  490. } EVENT_DATA_LOG_ENTRY, MPI_POINTER PTR_EVENT_DATA_LOG_ENTRY,
  491. MpiEventDataLogEntry_t, MPI_POINTER pMpiEventDataLogEntry_t;
  492. typedef struct _EVENT_DATA_LOG_ENTRY_ADDED
  493. {
  494. U16 LogSequence; /* 00h */
  495. U16 Reserved1; /* 02h */
  496. U32 Reserved2; /* 04h */
  497. EVENT_DATA_LOG_ENTRY LogEntry; /* 08h */
  498. } EVENT_DATA_LOG_ENTRY_ADDED, MPI_POINTER PTR_EVENT_DATA_LOG_ENTRY_ADDED,
  499. MpiEventDataLogEntryAdded_t, MPI_POINTER pMpiEventDataLogEntryAdded_t;
  500. /* SCSI Event data for Port, Bus and Device forms */
  501. typedef struct _EVENT_DATA_SCSI
  502. {
  503. U8 TargetID; /* 00h */
  504. U8 BusPort; /* 01h */
  505. U16 Reserved; /* 02h */
  506. } EVENT_DATA_SCSI, MPI_POINTER PTR_EVENT_DATA_SCSI,
  507. EventDataScsi_t, MPI_POINTER pEventDataScsi_t;
  508. /* SCSI Device Status Change Event data */
  509. typedef struct _EVENT_DATA_SCSI_DEVICE_STATUS_CHANGE
  510. {
  511. U8 TargetID; /* 00h */
  512. U8 Bus; /* 01h */
  513. U8 ReasonCode; /* 02h */
  514. U8 LUN; /* 03h */
  515. U8 ASC; /* 04h */
  516. U8 ASCQ; /* 05h */
  517. U16 Reserved; /* 06h */
  518. } EVENT_DATA_SCSI_DEVICE_STATUS_CHANGE,
  519. MPI_POINTER PTR_EVENT_DATA_SCSI_DEVICE_STATUS_CHANGE,
  520. MpiEventDataScsiDeviceStatusChange_t,
  521. MPI_POINTER pMpiEventDataScsiDeviceStatusChange_t;
  522. /* MPI SCSI Device Status Change Event data ReasonCode values */
  523. #define MPI_EVENT_SCSI_DEV_STAT_RC_ADDED (0x03)
  524. #define MPI_EVENT_SCSI_DEV_STAT_RC_NOT_RESPONDING (0x04)
  525. #define MPI_EVENT_SCSI_DEV_STAT_RC_SMART_DATA (0x05)
  526. /* SAS Device Status Change Event data */
  527. typedef struct _EVENT_DATA_SAS_DEVICE_STATUS_CHANGE
  528. {
  529. U8 TargetID; /* 00h */
  530. U8 Bus; /* 01h */
  531. U8 ReasonCode; /* 02h */
  532. U8 Reserved; /* 03h */
  533. U8 ASC; /* 04h */
  534. U8 ASCQ; /* 05h */
  535. U16 DevHandle; /* 06h */
  536. U32 DeviceInfo; /* 08h */
  537. U16 ParentDevHandle; /* 0Ch */
  538. U8 PhyNum; /* 0Eh */
  539. U8 Reserved1; /* 0Fh */
  540. U64 SASAddress; /* 10h */
  541. U8 LUN[8]; /* 18h */
  542. U16 TaskTag; /* 20h */
  543. U16 Reserved2; /* 22h */
  544. } EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  545. MPI_POINTER PTR_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  546. MpiEventDataSasDeviceStatusChange_t,
  547. MPI_POINTER pMpiEventDataSasDeviceStatusChange_t;
  548. /* MPI SAS Device Status Change Event data ReasonCode values */
  549. #define MPI_EVENT_SAS_DEV_STAT_RC_ADDED (0x03)
  550. #define MPI_EVENT_SAS_DEV_STAT_RC_NOT_RESPONDING (0x04)
  551. #define MPI_EVENT_SAS_DEV_STAT_RC_SMART_DATA (0x05)
  552. #define MPI_EVENT_SAS_DEV_STAT_RC_NO_PERSIST_ADDED (0x06)
  553. #define MPI_EVENT_SAS_DEV_STAT_RC_UNSUPPORTED (0x07)
  554. #define MPI_EVENT_SAS_DEV_STAT_RC_INTERNAL_DEVICE_RESET (0x08)
  555. #define MPI_EVENT_SAS_DEV_STAT_RC_TASK_ABORT_INTERNAL (0x09)
  556. #define MPI_EVENT_SAS_DEV_STAT_RC_ABORT_TASK_SET_INTERNAL (0x0A)
  557. #define MPI_EVENT_SAS_DEV_STAT_RC_CLEAR_TASK_SET_INTERNAL (0x0B)
  558. #define MPI_EVENT_SAS_DEV_STAT_RC_QUERY_TASK_INTERNAL (0x0C)
  559. #define MPI_EVENT_SAS_DEV_STAT_RC_ASYNC_NOTIFICATION (0x0D)
  560. #define MPI_EVENT_SAS_DEV_STAT_RC_CMPL_INTERNAL_DEV_RESET (0x0E)
  561. #define MPI_EVENT_SAS_DEV_STAT_RC_CMPL_TASK_ABORT_INTERNAL (0x0F)
  562. /* SCSI Event data for Queue Full event */
  563. typedef struct _EVENT_DATA_QUEUE_FULL
  564. {
  565. U8 TargetID; /* 00h */
  566. U8 Bus; /* 01h */
  567. U16 CurrentDepth; /* 02h */
  568. } EVENT_DATA_QUEUE_FULL, MPI_POINTER PTR_EVENT_DATA_QUEUE_FULL,
  569. EventDataQueueFull_t, MPI_POINTER pEventDataQueueFull_t;
  570. /* MPI Integrated RAID Event data */
  571. typedef struct _EVENT_DATA_RAID
  572. {
  573. U8 VolumeID; /* 00h */
  574. U8 VolumeBus; /* 01h */
  575. U8 ReasonCode; /* 02h */
  576. U8 PhysDiskNum; /* 03h */
  577. U8 ASC; /* 04h */
  578. U8 ASCQ; /* 05h */
  579. U16 Reserved; /* 06h */
  580. U32 SettingsStatus; /* 08h */
  581. } EVENT_DATA_RAID, MPI_POINTER PTR_EVENT_DATA_RAID,
  582. MpiEventDataRaid_t, MPI_POINTER pMpiEventDataRaid_t;
  583. /* MPI Integrated RAID Event data ReasonCode values */
  584. #define MPI_EVENT_RAID_RC_VOLUME_CREATED (0x00)
  585. #define MPI_EVENT_RAID_RC_VOLUME_DELETED (0x01)
  586. #define MPI_EVENT_RAID_RC_VOLUME_SETTINGS_CHANGED (0x02)
  587. #define MPI_EVENT_RAID_RC_VOLUME_STATUS_CHANGED (0x03)
  588. #define MPI_EVENT_RAID_RC_VOLUME_PHYSDISK_CHANGED (0x04)
  589. #define MPI_EVENT_RAID_RC_PHYSDISK_CREATED (0x05)
  590. #define MPI_EVENT_RAID_RC_PHYSDISK_DELETED (0x06)
  591. #define MPI_EVENT_RAID_RC_PHYSDISK_SETTINGS_CHANGED (0x07)
  592. #define MPI_EVENT_RAID_RC_PHYSDISK_STATUS_CHANGED (0x08)
  593. #define MPI_EVENT_RAID_RC_DOMAIN_VAL_NEEDED (0x09)
  594. #define MPI_EVENT_RAID_RC_SMART_DATA (0x0A)
  595. #define MPI_EVENT_RAID_RC_REPLACE_ACTION_STARTED (0x0B)
  596. /* MPI Integrated RAID Resync Update Event data */
  597. typedef struct _MPI_EVENT_DATA_IR_RESYNC_UPDATE
  598. {
  599. U8 VolumeID; /* 00h */
  600. U8 VolumeBus; /* 01h */
  601. U8 ResyncComplete; /* 02h */
  602. U8 Reserved1; /* 03h */
  603. U32 Reserved2; /* 04h */
  604. } MPI_EVENT_DATA_IR_RESYNC_UPDATE,
  605. MPI_POINTER PTR_MPI_EVENT_DATA_IR_RESYNC_UPDATE,
  606. MpiEventDataIrResyncUpdate_t, MPI_POINTER pMpiEventDataIrResyncUpdate_t;
  607. /* MPI IR2 Event data */
  608. /* MPI_LD_STATE or MPI_PD_STATE */
  609. typedef struct _IR2_STATE_CHANGED
  610. {
  611. U16 PreviousState; /* 00h */
  612. U16 NewState; /* 02h */
  613. } IR2_STATE_CHANGED, MPI_POINTER PTR_IR2_STATE_CHANGED;
  614. typedef struct _IR2_PD_INFO
  615. {
  616. U16 DeviceHandle; /* 00h */
  617. U8 TruncEnclosureHandle; /* 02h */
  618. U8 TruncatedSlot; /* 03h */
  619. } IR2_PD_INFO, MPI_POINTER PTR_IR2_PD_INFO;
  620. typedef union _MPI_IR2_RC_EVENT_DATA
  621. {
  622. IR2_STATE_CHANGED StateChanged;
  623. U32 Lba;
  624. IR2_PD_INFO PdInfo;
  625. } MPI_IR2_RC_EVENT_DATA, MPI_POINTER PTR_MPI_IR2_RC_EVENT_DATA;
  626. typedef struct _MPI_EVENT_DATA_IR2
  627. {
  628. U8 TargetID; /* 00h */
  629. U8 Bus; /* 01h */
  630. U8 ReasonCode; /* 02h */
  631. U8 PhysDiskNum; /* 03h */
  632. MPI_IR2_RC_EVENT_DATA IR2EventData; /* 04h */
  633. } MPI_EVENT_DATA_IR2, MPI_POINTER PTR_MPI_EVENT_DATA_IR2,
  634. MpiEventDataIR2_t, MPI_POINTER pMpiEventDataIR2_t;
  635. /* MPI IR2 Event data ReasonCode values */
  636. #define MPI_EVENT_IR2_RC_LD_STATE_CHANGED (0x01)
  637. #define MPI_EVENT_IR2_RC_PD_STATE_CHANGED (0x02)
  638. #define MPI_EVENT_IR2_RC_BAD_BLOCK_TABLE_FULL (0x03)
  639. #define MPI_EVENT_IR2_RC_PD_INSERTED (0x04)
  640. #define MPI_EVENT_IR2_RC_PD_REMOVED (0x05)
  641. #define MPI_EVENT_IR2_RC_FOREIGN_CFG_DETECTED (0x06)
  642. #define MPI_EVENT_IR2_RC_REBUILD_MEDIUM_ERROR (0x07)
  643. #define MPI_EVENT_IR2_RC_DUAL_PORT_ADDED (0x08)
  644. #define MPI_EVENT_IR2_RC_DUAL_PORT_REMOVED (0x09)
  645. /* defines for logical disk states */
  646. #define MPI_LD_STATE_OPTIMAL (0x00)
  647. #define MPI_LD_STATE_DEGRADED (0x01)
  648. #define MPI_LD_STATE_FAILED (0x02)
  649. #define MPI_LD_STATE_MISSING (0x03)
  650. #define MPI_LD_STATE_OFFLINE (0x04)
  651. /* defines for physical disk states */
  652. #define MPI_PD_STATE_ONLINE (0x00)
  653. #define MPI_PD_STATE_MISSING (0x01)
  654. #define MPI_PD_STATE_NOT_COMPATIBLE (0x02)
  655. #define MPI_PD_STATE_FAILED (0x03)
  656. #define MPI_PD_STATE_INITIALIZING (0x04)
  657. #define MPI_PD_STATE_OFFLINE_AT_HOST_REQUEST (0x05)
  658. #define MPI_PD_STATE_FAILED_AT_HOST_REQUEST (0x06)
  659. #define MPI_PD_STATE_OFFLINE_FOR_ANOTHER_REASON (0xFF)
  660. /* MPI Link Status Change Event data */
  661. typedef struct _EVENT_DATA_LINK_STATUS
  662. {
  663. U8 State; /* 00h */
  664. U8 Reserved; /* 01h */
  665. U16 Reserved1; /* 02h */
  666. U8 Reserved2; /* 04h */
  667. U8 Port; /* 05h */
  668. U16 Reserved3; /* 06h */
  669. } EVENT_DATA_LINK_STATUS, MPI_POINTER PTR_EVENT_DATA_LINK_STATUS,
  670. EventDataLinkStatus_t, MPI_POINTER pEventDataLinkStatus_t;
  671. #define MPI_EVENT_LINK_STATUS_FAILURE (0x00000000)
  672. #define MPI_EVENT_LINK_STATUS_ACTIVE (0x00000001)
  673. /* MPI Loop State Change Event data */
  674. typedef struct _EVENT_DATA_LOOP_STATE
  675. {
  676. U8 Character4; /* 00h */
  677. U8 Character3; /* 01h */
  678. U8 Type; /* 02h */
  679. U8 Reserved; /* 03h */
  680. U8 Reserved1; /* 04h */
  681. U8 Port; /* 05h */
  682. U16 Reserved2; /* 06h */
  683. } EVENT_DATA_LOOP_STATE, MPI_POINTER PTR_EVENT_DATA_LOOP_STATE,
  684. EventDataLoopState_t, MPI_POINTER pEventDataLoopState_t;
  685. #define MPI_EVENT_LOOP_STATE_CHANGE_LIP (0x0001)
  686. #define MPI_EVENT_LOOP_STATE_CHANGE_LPE (0x0002)
  687. #define MPI_EVENT_LOOP_STATE_CHANGE_LPB (0x0003)
  688. /* MPI LOGOUT Event data */
  689. typedef struct _EVENT_DATA_LOGOUT
  690. {
  691. U32 NPortID; /* 00h */
  692. U8 AliasIndex; /* 04h */
  693. U8 Port; /* 05h */
  694. U16 Reserved1; /* 06h */
  695. } EVENT_DATA_LOGOUT, MPI_POINTER PTR_EVENT_DATA_LOGOUT,
  696. EventDataLogout_t, MPI_POINTER pEventDataLogout_t;
  697. #define MPI_EVENT_LOGOUT_ALL_ALIASES (0xFF)
  698. /* SAS SES Event data */
  699. typedef struct _EVENT_DATA_SAS_SES
  700. {
  701. U8 PhyNum; /* 00h */
  702. U8 Port; /* 01h */
  703. U8 PortWidth; /* 02h */
  704. U8 Reserved1; /* 04h */
  705. } EVENT_DATA_SAS_SES, MPI_POINTER PTR_EVENT_DATA_SAS_SES,
  706. MpiEventDataSasSes_t, MPI_POINTER pMpiEventDataSasSes_t;
  707. /* SAS Broadcast Primitive Event data */
  708. typedef struct _EVENT_DATA_SAS_BROADCAST_PRIMITIVE
  709. {
  710. U8 PhyNum; /* 00h */
  711. U8 Port; /* 01h */
  712. U8 PortWidth; /* 02h */
  713. U8 Primitive; /* 04h */
  714. } EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  715. MPI_POINTER PTR_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  716. MpiEventDataSasBroadcastPrimitive_t,
  717. MPI_POINTER pMpiEventDataSasBroadcastPrimitive_t;
  718. #define MPI_EVENT_PRIMITIVE_CHANGE (0x01)
  719. #define MPI_EVENT_PRIMITIVE_EXPANDER (0x03)
  720. #define MPI_EVENT_PRIMITIVE_ASYNCHRONOUS_EVENT (0x04)
  721. #define MPI_EVENT_PRIMITIVE_RESERVED3 (0x05)
  722. #define MPI_EVENT_PRIMITIVE_RESERVED4 (0x06)
  723. #define MPI_EVENT_PRIMITIVE_CHANGE0_RESERVED (0x07)
  724. #define MPI_EVENT_PRIMITIVE_CHANGE1_RESERVED (0x08)
  725. /* SAS Phy Link Status Event data */
  726. typedef struct _EVENT_DATA_SAS_PHY_LINK_STATUS
  727. {
  728. U8 PhyNum; /* 00h */
  729. U8 LinkRates; /* 01h */
  730. U16 DevHandle; /* 02h */
  731. U64 SASAddress; /* 04h */
  732. } EVENT_DATA_SAS_PHY_LINK_STATUS, MPI_POINTER PTR_EVENT_DATA_SAS_PHY_LINK_STATUS,
  733. MpiEventDataSasPhyLinkStatus_t, MPI_POINTER pMpiEventDataSasPhyLinkStatus_t;
  734. /* defines for the LinkRates field of the SAS PHY Link Status event */
  735. #define MPI_EVENT_SAS_PLS_LR_CURRENT_MASK (0xF0)
  736. #define MPI_EVENT_SAS_PLS_LR_CURRENT_SHIFT (4)
  737. #define MPI_EVENT_SAS_PLS_LR_PREVIOUS_MASK (0x0F)
  738. #define MPI_EVENT_SAS_PLS_LR_PREVIOUS_SHIFT (0)
  739. #define MPI_EVENT_SAS_PLS_LR_RATE_UNKNOWN (0x00)
  740. #define MPI_EVENT_SAS_PLS_LR_RATE_PHY_DISABLED (0x01)
  741. #define MPI_EVENT_SAS_PLS_LR_RATE_FAILED_SPEED_NEGOTIATION (0x02)
  742. #define MPI_EVENT_SAS_PLS_LR_RATE_SATA_OOB_COMPLETE (0x03)
  743. #define MPI_EVENT_SAS_PLS_LR_RATE_1_5 (0x08)
  744. #define MPI_EVENT_SAS_PLS_LR_RATE_3_0 (0x09)
  745. #define MPI_EVENT_SAS_PLS_LR_RATE_6_0 (0x0A)
  746. /* SAS Discovery Event data */
  747. typedef struct _EVENT_DATA_SAS_DISCOVERY
  748. {
  749. U32 DiscoveryStatus; /* 00h */
  750. U32 Reserved1; /* 04h */
  751. } EVENT_DATA_SAS_DISCOVERY, MPI_POINTER PTR_EVENT_DATA_SAS_DISCOVERY,
  752. EventDataSasDiscovery_t, MPI_POINTER pEventDataSasDiscovery_t;
  753. #define MPI_EVENT_SAS_DSCVRY_COMPLETE (0x00000000)
  754. #define MPI_EVENT_SAS_DSCVRY_IN_PROGRESS (0x00000001)
  755. #define MPI_EVENT_SAS_DSCVRY_PHY_BITS_MASK (0xFFFF0000)
  756. #define MPI_EVENT_SAS_DSCVRY_PHY_BITS_SHIFT (16)
  757. /* SAS Discovery Error Event data */
  758. typedef struct _EVENT_DATA_DISCOVERY_ERROR
  759. {
  760. U32 DiscoveryStatus; /* 00h */
  761. U8 Port; /* 04h */
  762. U8 Reserved1; /* 05h */
  763. U16 Reserved2; /* 06h */
  764. } EVENT_DATA_DISCOVERY_ERROR, MPI_POINTER PTR_EVENT_DATA_DISCOVERY_ERROR,
  765. EventDataDiscoveryError_t, MPI_POINTER pEventDataDiscoveryError_t;
  766. #define MPI_EVENT_DSCVRY_ERR_DS_LOOP_DETECTED (0x00000001)
  767. #define MPI_EVENT_DSCVRY_ERR_DS_UNADDRESSABLE_DEVICE (0x00000002)
  768. #define MPI_EVENT_DSCVRY_ERR_DS_MULTIPLE_PORTS (0x00000004)
  769. #define MPI_EVENT_DSCVRY_ERR_DS_EXPANDER_ERR (0x00000008)
  770. #define MPI_EVENT_DSCVRY_ERR_DS_SMP_TIMEOUT (0x00000010)
  771. #define MPI_EVENT_DSCVRY_ERR_DS_OUT_ROUTE_ENTRIES (0x00000020)
  772. #define MPI_EVENT_DSCVRY_ERR_DS_INDEX_NOT_EXIST (0x00000040)
  773. #define MPI_EVENT_DSCVRY_ERR_DS_SMP_FUNCTION_FAILED (0x00000080)
  774. #define MPI_EVENT_DSCVRY_ERR_DS_SMP_CRC_ERROR (0x00000100)
  775. #define MPI_EVENT_DSCVRY_ERR_DS_MULTPL_SUBTRACTIVE (0x00000200)
  776. #define MPI_EVENT_DSCVRY_ERR_DS_TABLE_TO_TABLE (0x00000400)
  777. #define MPI_EVENT_DSCVRY_ERR_DS_UNSUPPORTED_DEVICE (0x00000800)
  778. #define MPI_EVENT_DSCVRY_ERR_DS_MAX_SATA_TARGETS (0x00001000)
  779. #define MPI_EVENT_DSCVRY_ERR_DS_MULTI_PORT_DOMAIN (0x00002000)
  780. #define MPI_EVENT_DSCVRY_ERR_DS_SATA_INIT_FAILURE (0x00004000)
  781. /* SAS SMP Error Event data */
  782. typedef struct _EVENT_DATA_SAS_SMP_ERROR
  783. {
  784. U8 Status; /* 00h */
  785. U8 Port; /* 01h */
  786. U8 SMPFunctionResult; /* 02h */
  787. U8 Reserved1; /* 03h */
  788. U64 SASAddress; /* 04h */
  789. } EVENT_DATA_SAS_SMP_ERROR, MPI_POINTER PTR_EVENT_DATA_SAS_SMP_ERROR,
  790. MpiEventDataSasSmpError_t, MPI_POINTER pMpiEventDataSasSmpError_t;
  791. /* defines for the Status field of the SAS SMP Error event */
  792. #define MPI_EVENT_SAS_SMP_FUNCTION_RESULT_VALID (0x00)
  793. #define MPI_EVENT_SAS_SMP_CRC_ERROR (0x01)
  794. #define MPI_EVENT_SAS_SMP_TIMEOUT (0x02)
  795. #define MPI_EVENT_SAS_SMP_NO_DESTINATION (0x03)
  796. #define MPI_EVENT_SAS_SMP_BAD_DESTINATION (0x04)
  797. /* SAS Initiator Device Status Change Event data */
  798. typedef struct _EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE
  799. {
  800. U8 ReasonCode; /* 00h */
  801. U8 Port; /* 01h */
  802. U16 DevHandle; /* 02h */
  803. U64 SASAddress; /* 04h */
  804. } EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  805. MPI_POINTER PTR_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  806. MpiEventDataSasInitDevStatusChange_t,
  807. MPI_POINTER pMpiEventDataSasInitDevStatusChange_t;
  808. /* defines for the ReasonCode field of the SAS Initiator Device Status Change event */
  809. #define MPI_EVENT_SAS_INIT_RC_ADDED (0x01)
  810. #define MPI_EVENT_SAS_INIT_RC_REMOVED (0x02)
  811. #define MPI_EVENT_SAS_INIT_RC_INACCESSIBLE (0x03)
  812. /* SAS Initiator Device Table Overflow Event data */
  813. typedef struct _EVENT_DATA_SAS_INIT_TABLE_OVERFLOW
  814. {
  815. U8 MaxInit; /* 00h */
  816. U8 CurrentInit; /* 01h */
  817. U16 Reserved1; /* 02h */
  818. U64 SASAddress; /* 04h */
  819. } EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  820. MPI_POINTER PTR_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  821. MpiEventDataSasInitTableOverflow_t,
  822. MPI_POINTER pMpiEventDataSasInitTableOverflow_t;
  823. /* SAS Expander Status Change Event data */
  824. typedef struct _EVENT_DATA_SAS_EXPANDER_STATUS_CHANGE
  825. {
  826. U8 ReasonCode; /* 00h */
  827. U8 Reserved1; /* 01h */
  828. U16 Reserved2; /* 02h */
  829. U8 PhysicalPort; /* 04h */
  830. U8 Reserved3; /* 05h */
  831. U16 EnclosureHandle; /* 06h */
  832. U64 SASAddress; /* 08h */
  833. U32 DiscoveryStatus; /* 10h */
  834. U16 DevHandle; /* 14h */
  835. U16 ParentDevHandle; /* 16h */
  836. U16 ExpanderChangeCount; /* 18h */
  837. U16 ExpanderRouteIndexes; /* 1Ah */
  838. U8 NumPhys; /* 1Ch */
  839. U8 SASLevel; /* 1Dh */
  840. U8 Flags; /* 1Eh */
  841. U8 Reserved4; /* 1Fh */
  842. } EVENT_DATA_SAS_EXPANDER_STATUS_CHANGE,
  843. MPI_POINTER PTR_EVENT_DATA_SAS_EXPANDER_STATUS_CHANGE,
  844. MpiEventDataSasExpanderStatusChange_t,
  845. MPI_POINTER pMpiEventDataSasExpanderStatusChange_t;
  846. /* values for ReasonCode field of SAS Expander Status Change Event data */
  847. #define MPI_EVENT_SAS_EXP_RC_ADDED (0x00)
  848. #define MPI_EVENT_SAS_EXP_RC_NOT_RESPONDING (0x01)
  849. /* values for DiscoveryStatus field of SAS Expander Status Change Event data */
  850. #define MPI_EVENT_SAS_EXP_DS_LOOP_DETECTED (0x00000001)
  851. #define MPI_EVENT_SAS_EXP_DS_UNADDRESSABLE_DEVICE (0x00000002)
  852. #define MPI_EVENT_SAS_EXP_DS_MULTIPLE_PORTS (0x00000004)
  853. #define MPI_EVENT_SAS_EXP_DS_EXPANDER_ERR (0x00000008)
  854. #define MPI_EVENT_SAS_EXP_DS_SMP_TIMEOUT (0x00000010)
  855. #define MPI_EVENT_SAS_EXP_DS_OUT_ROUTE_ENTRIES (0x00000020)
  856. #define MPI_EVENT_SAS_EXP_DS_INDEX_NOT_EXIST (0x00000040)
  857. #define MPI_EVENT_SAS_EXP_DS_SMP_FUNCTION_FAILED (0x00000080)
  858. #define MPI_EVENT_SAS_EXP_DS_SMP_CRC_ERROR (0x00000100)
  859. #define MPI_EVENT_SAS_EXP_DS_SUBTRACTIVE_LINK (0x00000200)
  860. #define MPI_EVENT_SAS_EXP_DS_TABLE_LINK (0x00000400)
  861. #define MPI_EVENT_SAS_EXP_DS_UNSUPPORTED_DEVICE (0x00000800)
  862. /* values for Flags field of SAS Expander Status Change Event data */
  863. #define MPI_EVENT_SAS_EXP_FLAGS_ROUTE_TABLE_CONFIG (0x02)
  864. #define MPI_EVENT_SAS_EXP_FLAGS_CONFIG_IN_PROGRESS (0x01)
  865. /*****************************************************************************
  866. *
  867. * F i r m w a r e L o a d M e s s a g e s
  868. *
  869. *****************************************************************************/
  870. /****************************************************************************/
  871. /* Firmware Download message and associated structures */
  872. /****************************************************************************/
  873. typedef struct _MSG_FW_DOWNLOAD
  874. {
  875. U8 ImageType; /* 00h */
  876. U8 Reserved; /* 01h */
  877. U8 ChainOffset; /* 02h */
  878. U8 Function; /* 03h */
  879. U8 Reserved1[3]; /* 04h */
  880. U8 MsgFlags; /* 07h */
  881. U32 MsgContext; /* 08h */
  882. SGE_MPI_UNION SGL; /* 0Ch */
  883. } MSG_FW_DOWNLOAD, MPI_POINTER PTR_MSG_FW_DOWNLOAD,
  884. FWDownload_t, MPI_POINTER pFWDownload_t;
  885. #define MPI_FW_DOWNLOAD_MSGFLGS_LAST_SEGMENT (0x01)
  886. #define MPI_FW_DOWNLOAD_ITYPE_RESERVED (0x00)
  887. #define MPI_FW_DOWNLOAD_ITYPE_FW (0x01)
  888. #define MPI_FW_DOWNLOAD_ITYPE_BIOS (0x02)
  889. #define MPI_FW_DOWNLOAD_ITYPE_NVDATA (0x03)
  890. #define MPI_FW_DOWNLOAD_ITYPE_BOOTLOADER (0x04)
  891. #define MPI_FW_DOWNLOAD_ITYPE_MANUFACTURING (0x06)
  892. #define MPI_FW_DOWNLOAD_ITYPE_CONFIG_1 (0x07)
  893. #define MPI_FW_DOWNLOAD_ITYPE_CONFIG_2 (0x08)
  894. #define MPI_FW_DOWNLOAD_ITYPE_MEGARAID (0x09)
  895. #define MPI_FW_DOWNLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  896. typedef struct _FWDownloadTCSGE
  897. {
  898. U8 Reserved; /* 00h */
  899. U8 ContextSize; /* 01h */
  900. U8 DetailsLength; /* 02h */
  901. U8 Flags; /* 03h */
  902. U32 Reserved_0100_Checksum; /* 04h */ /* obsolete Checksum */
  903. U32 ImageOffset; /* 08h */
  904. U32 ImageSize; /* 0Ch */
  905. } FW_DOWNLOAD_TCSGE, MPI_POINTER PTR_FW_DOWNLOAD_TCSGE,
  906. FWDownloadTCSGE_t, MPI_POINTER pFWDownloadTCSGE_t;
  907. /* Firmware Download reply */
  908. typedef struct _MSG_FW_DOWNLOAD_REPLY
  909. {
  910. U8 ImageType; /* 00h */
  911. U8 Reserved; /* 01h */
  912. U8 MsgLength; /* 02h */
  913. U8 Function; /* 03h */
  914. U8 Reserved1[3]; /* 04h */
  915. U8 MsgFlags; /* 07h */
  916. U32 MsgContext; /* 08h */
  917. U16 Reserved2; /* 0Ch */
  918. U16 IOCStatus; /* 0Eh */
  919. U32 IOCLogInfo; /* 10h */
  920. } MSG_FW_DOWNLOAD_REPLY, MPI_POINTER PTR_MSG_FW_DOWNLOAD_REPLY,
  921. FWDownloadReply_t, MPI_POINTER pFWDownloadReply_t;
  922. /****************************************************************************/
  923. /* Firmware Upload message and associated structures */
  924. /****************************************************************************/
  925. typedef struct _MSG_FW_UPLOAD
  926. {
  927. U8 ImageType; /* 00h */
  928. U8 Reserved; /* 01h */
  929. U8 ChainOffset; /* 02h */
  930. U8 Function; /* 03h */
  931. U8 Reserved1[3]; /* 04h */
  932. U8 MsgFlags; /* 07h */
  933. U32 MsgContext; /* 08h */
  934. SGE_MPI_UNION SGL; /* 0Ch */
  935. } MSG_FW_UPLOAD, MPI_POINTER PTR_MSG_FW_UPLOAD,
  936. FWUpload_t, MPI_POINTER pFWUpload_t;
  937. #define MPI_FW_UPLOAD_ITYPE_FW_IOC_MEM (0x00)
  938. #define MPI_FW_UPLOAD_ITYPE_FW_FLASH (0x01)
  939. #define MPI_FW_UPLOAD_ITYPE_BIOS_FLASH (0x02)
  940. #define MPI_FW_UPLOAD_ITYPE_NVDATA (0x03)
  941. #define MPI_FW_UPLOAD_ITYPE_BOOTLOADER (0x04)
  942. #define MPI_FW_UPLOAD_ITYPE_FW_BACKUP (0x05)
  943. #define MPI_FW_UPLOAD_ITYPE_MANUFACTURING (0x06)
  944. #define MPI_FW_UPLOAD_ITYPE_CONFIG_1 (0x07)
  945. #define MPI_FW_UPLOAD_ITYPE_CONFIG_2 (0x08)
  946. #define MPI_FW_UPLOAD_ITYPE_MEGARAID (0x09)
  947. #define MPI_FW_UPLOAD_ITYPE_COMPLETE (0x0A)
  948. #define MPI_FW_UPLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  949. typedef struct _FWUploadTCSGE
  950. {
  951. U8 Reserved; /* 00h */
  952. U8 ContextSize; /* 01h */
  953. U8 DetailsLength; /* 02h */
  954. U8 Flags; /* 03h */
  955. U32 Reserved1; /* 04h */
  956. U32 ImageOffset; /* 08h */
  957. U32 ImageSize; /* 0Ch */
  958. } FW_UPLOAD_TCSGE, MPI_POINTER PTR_FW_UPLOAD_TCSGE,
  959. FWUploadTCSGE_t, MPI_POINTER pFWUploadTCSGE_t;
  960. /* Firmware Upload reply */
  961. typedef struct _MSG_FW_UPLOAD_REPLY
  962. {
  963. U8 ImageType; /* 00h */
  964. U8 Reserved; /* 01h */
  965. U8 MsgLength; /* 02h */
  966. U8 Function; /* 03h */
  967. U8 Reserved1[3]; /* 04h */
  968. U8 MsgFlags; /* 07h */
  969. U32 MsgContext; /* 08h */
  970. U16 Reserved2; /* 0Ch */
  971. U16 IOCStatus; /* 0Eh */
  972. U32 IOCLogInfo; /* 10h */
  973. U32 ActualImageSize; /* 14h */
  974. } MSG_FW_UPLOAD_REPLY, MPI_POINTER PTR_MSG_FW_UPLOAD_REPLY,
  975. FWUploadReply_t, MPI_POINTER pFWUploadReply_t;
  976. typedef struct _MPI_FW_HEADER
  977. {
  978. U32 ArmBranchInstruction0; /* 00h */
  979. U32 Signature0; /* 04h */
  980. U32 Signature1; /* 08h */
  981. U32 Signature2; /* 0Ch */
  982. U32 ArmBranchInstruction1; /* 10h */
  983. U32 ArmBranchInstruction2; /* 14h */
  984. U32 Reserved; /* 18h */
  985. U32 Checksum; /* 1Ch */
  986. U16 VendorId; /* 20h */
  987. U16 ProductId; /* 22h */
  988. MPI_FW_VERSION FWVersion; /* 24h */
  989. U32 SeqCodeVersion; /* 28h */
  990. U32 ImageSize; /* 2Ch */
  991. U32 NextImageHeaderOffset; /* 30h */
  992. U32 LoadStartAddress; /* 34h */
  993. U32 IopResetVectorValue; /* 38h */
  994. U32 IopResetRegAddr; /* 3Ch */
  995. U32 VersionNameWhat; /* 40h */
  996. U8 VersionName[32]; /* 44h */
  997. U32 VendorNameWhat; /* 64h */
  998. U8 VendorName[32]; /* 68h */
  999. } MPI_FW_HEADER, MPI_POINTER PTR_MPI_FW_HEADER,
  1000. MpiFwHeader_t, MPI_POINTER pMpiFwHeader_t;
  1001. #define MPI_FW_HEADER_WHAT_SIGNATURE (0x29232840)
  1002. /* defines for using the ProductId field */
  1003. #define MPI_FW_HEADER_PID_TYPE_MASK (0xF000)
  1004. #define MPI_FW_HEADER_PID_TYPE_SCSI (0x0000)
  1005. #define MPI_FW_HEADER_PID_TYPE_FC (0x1000)
  1006. #define MPI_FW_HEADER_PID_TYPE_SAS (0x2000)
  1007. #define MPI_FW_HEADER_SIGNATURE_0 (0x5AEAA55A)
  1008. #define MPI_FW_HEADER_SIGNATURE_1 (0xA55AEAA5)
  1009. #define MPI_FW_HEADER_SIGNATURE_2 (0x5AA55AEA)
  1010. #define MPI_FW_HEADER_PID_PROD_MASK (0x0F00)
  1011. #define MPI_FW_HEADER_PID_PROD_INITIATOR_SCSI (0x0100)
  1012. #define MPI_FW_HEADER_PID_PROD_TARGET_INITIATOR_SCSI (0x0200)
  1013. #define MPI_FW_HEADER_PID_PROD_TARGET_SCSI (0x0300)
  1014. #define MPI_FW_HEADER_PID_PROD_IM_SCSI (0x0400)
  1015. #define MPI_FW_HEADER_PID_PROD_IS_SCSI (0x0500)
  1016. #define MPI_FW_HEADER_PID_PROD_CTX_SCSI (0x0600)
  1017. #define MPI_FW_HEADER_PID_PROD_IR_SCSI (0x0700)
  1018. #define MPI_FW_HEADER_PID_FAMILY_MASK (0x00FF)
  1019. /* SCSI */
  1020. #define MPI_FW_HEADER_PID_FAMILY_1030A0_SCSI (0x0001)
  1021. #define MPI_FW_HEADER_PID_FAMILY_1030B0_SCSI (0x0002)
  1022. #define MPI_FW_HEADER_PID_FAMILY_1030B1_SCSI (0x0003)
  1023. #define MPI_FW_HEADER_PID_FAMILY_1030C0_SCSI (0x0004)
  1024. #define MPI_FW_HEADER_PID_FAMILY_1020A0_SCSI (0x0005)
  1025. #define MPI_FW_HEADER_PID_FAMILY_1020B0_SCSI (0x0006)
  1026. #define MPI_FW_HEADER_PID_FAMILY_1020B1_SCSI (0x0007)
  1027. #define MPI_FW_HEADER_PID_FAMILY_1020C0_SCSI (0x0008)
  1028. #define MPI_FW_HEADER_PID_FAMILY_1035A0_SCSI (0x0009)
  1029. #define MPI_FW_HEADER_PID_FAMILY_1035B0_SCSI (0x000A)
  1030. #define MPI_FW_HEADER_PID_FAMILY_1030TA0_SCSI (0x000B)
  1031. #define MPI_FW_HEADER_PID_FAMILY_1020TA0_SCSI (0x000C)
  1032. /* Fibre Channel */
  1033. #define MPI_FW_HEADER_PID_FAMILY_909_FC (0x0000)
  1034. #define MPI_FW_HEADER_PID_FAMILY_919_FC (0x0001) /* 919 and 929 */
  1035. #define MPI_FW_HEADER_PID_FAMILY_919X_FC (0x0002) /* 919X and 929X */
  1036. #define MPI_FW_HEADER_PID_FAMILY_919XL_FC (0x0003) /* 919XL and 929XL */
  1037. #define MPI_FW_HEADER_PID_FAMILY_939X_FC (0x0004) /* 939X and 949X */
  1038. #define MPI_FW_HEADER_PID_FAMILY_959_FC (0x0005)
  1039. #define MPI_FW_HEADER_PID_FAMILY_949E_FC (0x0006)
  1040. /* SAS */
  1041. #define MPI_FW_HEADER_PID_FAMILY_1064_SAS (0x0001)
  1042. #define MPI_FW_HEADER_PID_FAMILY_1068_SAS (0x0002)
  1043. #define MPI_FW_HEADER_PID_FAMILY_1078_SAS (0x0003)
  1044. #define MPI_FW_HEADER_PID_FAMILY_106xE_SAS (0x0004) /* 1068E, 1066E, and 1064E */
  1045. typedef struct _MPI_EXT_IMAGE_HEADER
  1046. {
  1047. U8 ImageType; /* 00h */
  1048. U8 Reserved; /* 01h */
  1049. U16 Reserved1; /* 02h */
  1050. U32 Checksum; /* 04h */
  1051. U32 ImageSize; /* 08h */
  1052. U32 NextImageHeaderOffset; /* 0Ch */
  1053. U32 LoadStartAddress; /* 10h */
  1054. U32 Reserved2; /* 14h */
  1055. } MPI_EXT_IMAGE_HEADER, MPI_POINTER PTR_MPI_EXT_IMAGE_HEADER,
  1056. MpiExtImageHeader_t, MPI_POINTER pMpiExtImageHeader_t;
  1057. /* defines for the ImageType field */
  1058. #define MPI_EXT_IMAGE_TYPE_UNSPECIFIED (0x00)
  1059. #define MPI_EXT_IMAGE_TYPE_FW (0x01)
  1060. #define MPI_EXT_IMAGE_TYPE_NVDATA (0x03)
  1061. #define MPI_EXT_IMAGE_TYPE_BOOTLOADER (0x04)
  1062. #define MPI_EXT_IMAGE_TYPE_INITIALIZATION (0x05)
  1063. #endif