mcam-core.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Marvell camera core structures.
  4. *
  5. * Copyright 2011 Jonathan Corbet corbet@lwn.net
  6. */
  7. #ifndef _MCAM_CORE_H
  8. #define _MCAM_CORE_H
  9. #include <linux/list.h>
  10. #include <linux/clk-provider.h>
  11. #include <media/v4l2-common.h>
  12. #include <media/v4l2-ctrls.h>
  13. #include <media/v4l2-dev.h>
  14. #include <media/videobuf2-v4l2.h>
  15. /*
  16. * Create our own symbols for the supported buffer modes, but, for now,
  17. * base them entirely on which videobuf2 options have been selected.
  18. */
  19. #if IS_ENABLED(CONFIG_VIDEOBUF2_VMALLOC)
  20. #define MCAM_MODE_VMALLOC 1
  21. #endif
  22. #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_CONTIG)
  23. #define MCAM_MODE_DMA_CONTIG 1
  24. #endif
  25. #if IS_ENABLED(CONFIG_VIDEOBUF2_DMA_SG)
  26. #define MCAM_MODE_DMA_SG 1
  27. #endif
  28. #if !defined(MCAM_MODE_VMALLOC) && !defined(MCAM_MODE_DMA_CONTIG) && \
  29. !defined(MCAM_MODE_DMA_SG)
  30. #error One of the videobuf buffer modes must be selected in the config
  31. #endif
  32. enum mcam_state {
  33. S_NOTREADY, /* Not yet initialized */
  34. S_IDLE, /* Just hanging around */
  35. S_FLAKED, /* Some sort of problem */
  36. S_STREAMING, /* Streaming data */
  37. S_BUFWAIT /* streaming requested but no buffers yet */
  38. };
  39. #define MAX_DMA_BUFS 3
  40. /*
  41. * Different platforms work best with different buffer modes, so we
  42. * let the platform pick.
  43. */
  44. enum mcam_buffer_mode {
  45. B_vmalloc = 0,
  46. B_DMA_contig = 1,
  47. B_DMA_sg = 2
  48. };
  49. enum mcam_chip_id {
  50. MCAM_CAFE,
  51. MCAM_ARMADA610,
  52. };
  53. /*
  54. * Is a given buffer mode supported by the current kernel configuration?
  55. */
  56. static inline int mcam_buffer_mode_supported(enum mcam_buffer_mode mode)
  57. {
  58. switch (mode) {
  59. #ifdef MCAM_MODE_VMALLOC
  60. case B_vmalloc:
  61. #endif
  62. #ifdef MCAM_MODE_DMA_CONTIG
  63. case B_DMA_contig:
  64. #endif
  65. #ifdef MCAM_MODE_DMA_SG
  66. case B_DMA_sg:
  67. #endif
  68. return 1;
  69. default:
  70. return 0;
  71. }
  72. }
  73. /*
  74. * Basic frame states
  75. */
  76. struct mcam_frame_state {
  77. unsigned int frames;
  78. unsigned int singles;
  79. unsigned int delivered;
  80. };
  81. #define NR_MCAM_CLK 3
  82. /*
  83. * A description of one of our devices.
  84. * Locking: controlled by s_mutex. Certain fields, however, require
  85. * the dev_lock spinlock; they are marked as such by comments.
  86. * dev_lock is also required for access to device registers.
  87. */
  88. struct mcam_camera {
  89. /*
  90. * These fields should be set by the platform code prior to
  91. * calling mcam_register().
  92. */
  93. unsigned char __iomem *regs;
  94. unsigned regs_size; /* size in bytes of the register space */
  95. spinlock_t dev_lock;
  96. struct device *dev; /* For messages, dma alloc */
  97. enum mcam_chip_id chip_id;
  98. enum mcam_buffer_mode buffer_mode;
  99. int mclk_src; /* which clock source the mclk derives from */
  100. int mclk_div; /* Clock Divider Value for MCLK */
  101. enum v4l2_mbus_type bus_type;
  102. /* MIPI support */
  103. /* The dphy config value, allocated in board file
  104. * dphy[0]: DPHY3
  105. * dphy[1]: DPHY5
  106. * dphy[2]: DPHY6
  107. */
  108. int *dphy;
  109. bool mipi_enabled; /* flag whether mipi is enabled already */
  110. int lane; /* lane number */
  111. /* clock tree support */
  112. struct clk *clk[NR_MCAM_CLK];
  113. struct clk_hw mclk_hw;
  114. struct clk *mclk;
  115. /*
  116. * Callbacks from the core to the platform code.
  117. */
  118. int (*plat_power_up) (struct mcam_camera *cam);
  119. void (*plat_power_down) (struct mcam_camera *cam);
  120. void (*calc_dphy) (struct mcam_camera *cam);
  121. /*
  122. * Everything below here is private to the mcam core and
  123. * should not be touched by the platform code.
  124. */
  125. struct v4l2_device v4l2_dev;
  126. struct v4l2_ctrl_handler ctrl_handler;
  127. enum mcam_state state;
  128. unsigned long flags; /* Buffer status, mainly (dev_lock) */
  129. struct mcam_frame_state frame_state; /* Frame state counter */
  130. /*
  131. * Subsystem structures.
  132. */
  133. struct video_device vdev;
  134. struct v4l2_async_notifier notifier;
  135. struct v4l2_async_subdev asd;
  136. struct v4l2_subdev *sensor;
  137. /* Videobuf2 stuff */
  138. struct vb2_queue vb_queue;
  139. struct list_head buffers; /* Available frames */
  140. unsigned int nbufs; /* How many are alloc'd */
  141. int next_buf; /* Next to consume (dev_lock) */
  142. char bus_info[32]; /* querycap bus_info */
  143. /* DMA buffers - vmalloc mode */
  144. #ifdef MCAM_MODE_VMALLOC
  145. unsigned int dma_buf_size; /* allocated size */
  146. void *dma_bufs[MAX_DMA_BUFS]; /* Internal buffer addresses */
  147. dma_addr_t dma_handles[MAX_DMA_BUFS]; /* Buffer bus addresses */
  148. struct tasklet_struct s_tasklet;
  149. #endif
  150. unsigned int sequence; /* Frame sequence number */
  151. unsigned int buf_seq[MAX_DMA_BUFS]; /* Sequence for individual bufs */
  152. /* DMA buffers - DMA modes */
  153. struct mcam_vb_buffer *vb_bufs[MAX_DMA_BUFS];
  154. /* Mode-specific ops, set at open time */
  155. void (*dma_setup)(struct mcam_camera *cam);
  156. void (*frame_complete)(struct mcam_camera *cam, int frame);
  157. /* Current operating parameters */
  158. struct v4l2_pix_format pix_format;
  159. u32 mbus_code;
  160. /* Locks */
  161. struct mutex s_mutex; /* Access to this structure */
  162. };
  163. /*
  164. * Register I/O functions. These are here because the platform code
  165. * may legitimately need to mess with the register space.
  166. */
  167. /*
  168. * Device register I/O
  169. */
  170. static inline void mcam_reg_write(struct mcam_camera *cam, unsigned int reg,
  171. unsigned int val)
  172. {
  173. iowrite32(val, cam->regs + reg);
  174. }
  175. static inline unsigned int mcam_reg_read(struct mcam_camera *cam,
  176. unsigned int reg)
  177. {
  178. return ioread32(cam->regs + reg);
  179. }
  180. static inline void mcam_reg_write_mask(struct mcam_camera *cam, unsigned int reg,
  181. unsigned int val, unsigned int mask)
  182. {
  183. unsigned int v = mcam_reg_read(cam, reg);
  184. v = (v & ~mask) | (val & mask);
  185. mcam_reg_write(cam, reg, v);
  186. }
  187. static inline void mcam_reg_clear_bit(struct mcam_camera *cam,
  188. unsigned int reg, unsigned int val)
  189. {
  190. mcam_reg_write_mask(cam, reg, 0, val);
  191. }
  192. static inline void mcam_reg_set_bit(struct mcam_camera *cam,
  193. unsigned int reg, unsigned int val)
  194. {
  195. mcam_reg_write_mask(cam, reg, val, val);
  196. }
  197. /*
  198. * Functions for use by platform code.
  199. */
  200. int mccic_register(struct mcam_camera *cam);
  201. int mccic_irq(struct mcam_camera *cam, unsigned int irqs);
  202. void mccic_shutdown(struct mcam_camera *cam);
  203. #ifdef CONFIG_PM
  204. void mccic_suspend(struct mcam_camera *cam);
  205. int mccic_resume(struct mcam_camera *cam);
  206. #endif
  207. /*
  208. * Register definitions for the m88alp01 camera interface. Offsets in bytes
  209. * as given in the spec.
  210. */
  211. #define REG_Y0BAR 0x00
  212. #define REG_Y1BAR 0x04
  213. #define REG_Y2BAR 0x08
  214. #define REG_U0BAR 0x0c
  215. #define REG_U1BAR 0x10
  216. #define REG_U2BAR 0x14
  217. #define REG_V0BAR 0x18
  218. #define REG_V1BAR 0x1C
  219. #define REG_V2BAR 0x20
  220. /*
  221. * register definitions for MIPI support
  222. */
  223. #define REG_CSI2_CTRL0 0x100
  224. #define CSI2_C0_MIPI_EN (0x1 << 0)
  225. #define CSI2_C0_ACT_LANE(n) ((n-1) << 1)
  226. #define REG_CSI2_DPHY3 0x12c
  227. #define REG_CSI2_DPHY5 0x134
  228. #define REG_CSI2_DPHY6 0x138
  229. /* ... */
  230. #define REG_IMGPITCH 0x24 /* Image pitch register */
  231. #define IMGP_YP_SHFT 2 /* Y pitch params */
  232. #define IMGP_YP_MASK 0x00003ffc /* Y pitch field */
  233. #define IMGP_UVP_SHFT 18 /* UV pitch (planar) */
  234. #define IMGP_UVP_MASK 0x3ffc0000
  235. #define REG_IRQSTATRAW 0x28 /* RAW IRQ Status */
  236. #define IRQ_EOF0 0x00000001 /* End of frame 0 */
  237. #define IRQ_EOF1 0x00000002 /* End of frame 1 */
  238. #define IRQ_EOF2 0x00000004 /* End of frame 2 */
  239. #define IRQ_SOF0 0x00000008 /* Start of frame 0 */
  240. #define IRQ_SOF1 0x00000010 /* Start of frame 1 */
  241. #define IRQ_SOF2 0x00000020 /* Start of frame 2 */
  242. #define IRQ_OVERFLOW 0x00000040 /* FIFO overflow */
  243. #define IRQ_TWSIW 0x00010000 /* TWSI (smbus) write */
  244. #define IRQ_TWSIR 0x00020000 /* TWSI read */
  245. #define IRQ_TWSIE 0x00040000 /* TWSI error */
  246. #define TWSIIRQS (IRQ_TWSIW|IRQ_TWSIR|IRQ_TWSIE)
  247. #define FRAMEIRQS (IRQ_EOF0|IRQ_EOF1|IRQ_EOF2|IRQ_SOF0|IRQ_SOF1|IRQ_SOF2)
  248. #define ALLIRQS (TWSIIRQS|FRAMEIRQS|IRQ_OVERFLOW)
  249. #define REG_IRQMASK 0x2c /* IRQ mask - same bits as IRQSTAT */
  250. #define REG_IRQSTAT 0x30 /* IRQ status / clear */
  251. #define REG_IMGSIZE 0x34 /* Image size */
  252. #define IMGSZ_V_MASK 0x1fff0000
  253. #define IMGSZ_V_SHIFT 16
  254. #define IMGSZ_H_MASK 0x00003fff
  255. #define REG_IMGOFFSET 0x38 /* IMage offset */
  256. #define REG_CTRL0 0x3c /* Control 0 */
  257. #define C0_ENABLE 0x00000001 /* Makes the whole thing go */
  258. /* Mask for all the format bits */
  259. #define C0_DF_MASK 0x00fffffc /* Bits 2-23 */
  260. /* RGB ordering */
  261. #define C0_RGB4_RGBX 0x00000000
  262. #define C0_RGB4_XRGB 0x00000004
  263. #define C0_RGB4_BGRX 0x00000008
  264. #define C0_RGB4_XBGR 0x0000000c
  265. #define C0_RGB5_RGGB 0x00000000
  266. #define C0_RGB5_GRBG 0x00000004
  267. #define C0_RGB5_GBRG 0x00000008
  268. #define C0_RGB5_BGGR 0x0000000c
  269. /* Spec has two fields for DIN and DOUT, but they must match, so
  270. combine them here. */
  271. #define C0_DF_YUV 0x00000000 /* Data is YUV */
  272. #define C0_DF_RGB 0x000000a0 /* ... RGB */
  273. #define C0_DF_BAYER 0x00000140 /* ... Bayer */
  274. /* 8-8-8 must be missing from the below - ask */
  275. #define C0_RGBF_565 0x00000000
  276. #define C0_RGBF_444 0x00000800
  277. #define C0_RGB_BGR 0x00001000 /* Blue comes first */
  278. #define C0_YUV_PLANAR 0x00000000 /* YUV 422 planar format */
  279. #define C0_YUV_PACKED 0x00008000 /* YUV 422 packed */
  280. #define C0_YUV_420PL 0x0000a000 /* YUV 420 planar */
  281. /* Think that 420 packed must be 111 - ask */
  282. #define C0_YUVE_YUYV 0x00000000 /* Y1CbY0Cr */
  283. #define C0_YUVE_YVYU 0x00010000 /* Y1CrY0Cb */
  284. #define C0_YUVE_VYUY 0x00020000 /* CrY1CbY0 */
  285. #define C0_YUVE_UYVY 0x00030000 /* CbY1CrY0 */
  286. #define C0_YUVE_NOSWAP 0x00000000 /* no bytes swapping */
  287. #define C0_YUVE_SWAP13 0x00010000 /* swap byte 1 and 3 */
  288. #define C0_YUVE_SWAP24 0x00020000 /* swap byte 2 and 4 */
  289. #define C0_YUVE_SWAP1324 0x00030000 /* swap bytes 1&3 and 2&4 */
  290. /* Bayer bits 18,19 if needed */
  291. #define C0_EOF_VSYNC 0x00400000 /* Generate EOF by VSYNC */
  292. #define C0_VEDGE_CTRL 0x00800000 /* Detect falling edge of VSYNC */
  293. #define C0_HPOL_LOW 0x01000000 /* HSYNC polarity active low */
  294. #define C0_VPOL_LOW 0x02000000 /* VSYNC polarity active low */
  295. #define C0_VCLK_LOW 0x04000000 /* VCLK on falling edge */
  296. #define C0_DOWNSCALE 0x08000000 /* Enable downscaler */
  297. /* SIFMODE */
  298. #define C0_SIF_HVSYNC 0x00000000 /* Use H/VSYNC */
  299. #define C0_SOF_NOSYNC 0x40000000 /* Use inband active signaling */
  300. #define C0_SIFM_MASK 0xc0000000 /* SIF mode bits */
  301. /* Bits below C1_444ALPHA are not present in Cafe */
  302. #define REG_CTRL1 0x40 /* Control 1 */
  303. #define C1_CLKGATE 0x00000001 /* Sensor clock gate */
  304. #define C1_DESC_ENA 0x00000100 /* DMA descriptor enable */
  305. #define C1_DESC_3WORD 0x00000200 /* Three-word descriptors used */
  306. #define C1_444ALPHA 0x00f00000 /* Alpha field in RGB444 */
  307. #define C1_ALPHA_SHFT 20
  308. #define C1_DMAB32 0x00000000 /* 32-byte DMA burst */
  309. #define C1_DMAB16 0x02000000 /* 16-byte DMA burst */
  310. #define C1_DMAB64 0x04000000 /* 64-byte DMA burst */
  311. #define C1_DMAB_MASK 0x06000000
  312. #define C1_TWOBUFS 0x08000000 /* Use only two DMA buffers */
  313. #define C1_PWRDWN 0x10000000 /* Power down */
  314. #define REG_CLKCTRL 0x88 /* Clock control */
  315. #define CLK_DIV_MASK 0x0000ffff /* Upper bits RW "reserved" */
  316. /* This appears to be a Cafe-only register */
  317. #define REG_UBAR 0xc4 /* Upper base address register */
  318. /* Armada 610 DMA descriptor registers */
  319. #define REG_DMA_DESC_Y 0x200
  320. #define REG_DMA_DESC_U 0x204
  321. #define REG_DMA_DESC_V 0x208
  322. #define REG_DESC_LEN_Y 0x20c /* Lengths are in bytes */
  323. #define REG_DESC_LEN_U 0x210
  324. #define REG_DESC_LEN_V 0x214
  325. /*
  326. * Useful stuff that probably belongs somewhere global.
  327. */
  328. #define VGA_WIDTH 640
  329. #define VGA_HEIGHT 480
  330. #endif /* _MCAM_CORE_H */