lgdt3306a.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Support for LGDT3306A - 8VSB/QAM-B
  4. *
  5. * Copyright (C) 2013 Fred Richter <frichter@hauppauge.com>
  6. * - driver structure based on lgdt3305.[ch] by Michael Krufky
  7. * - code based on LG3306_V0.35 API by LG Electronics Inc.
  8. */
  9. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  10. #include <asm/div64.h>
  11. #include <linux/kernel.h>
  12. #include <linux/dvb/frontend.h>
  13. #include <media/dvb_math.h>
  14. #include "lgdt3306a.h"
  15. #include <linux/i2c-mux.h>
  16. static int debug;
  17. module_param(debug, int, 0644);
  18. MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
  19. /*
  20. * Older drivers treated QAM64 and QAM256 the same; that is the HW always
  21. * used "Auto" mode during detection. Setting "forced_manual"=1 allows
  22. * the user to treat these modes as separate. For backwards compatibility,
  23. * it's off by default. QAM_AUTO can now be specified to achive that
  24. * effect even if "forced_manual"=1
  25. */
  26. static int forced_manual;
  27. module_param(forced_manual, int, 0644);
  28. MODULE_PARM_DESC(forced_manual, "if set, QAM64 and QAM256 will only lock to modulation specified");
  29. #define DBG_INFO 1
  30. #define DBG_REG 2
  31. #define DBG_DUMP 4 /* FGR - comment out to remove dump code */
  32. #define lg_debug(fmt, arg...) \
  33. printk(KERN_DEBUG pr_fmt(fmt), ## arg)
  34. #define dbg_info(fmt, arg...) \
  35. do { \
  36. if (debug & DBG_INFO) \
  37. lg_debug(fmt, ## arg); \
  38. } while (0)
  39. #define dbg_reg(fmt, arg...) \
  40. do { \
  41. if (debug & DBG_REG) \
  42. lg_debug(fmt, ## arg); \
  43. } while (0)
  44. #define lg_chkerr(ret) \
  45. ({ \
  46. int __ret; \
  47. __ret = (ret < 0); \
  48. if (__ret) \
  49. pr_err("error %d on line %d\n", ret, __LINE__); \
  50. __ret; \
  51. })
  52. struct lgdt3306a_state {
  53. struct i2c_adapter *i2c_adap;
  54. const struct lgdt3306a_config *cfg;
  55. struct dvb_frontend frontend;
  56. enum fe_modulation current_modulation;
  57. u32 current_frequency;
  58. u32 snr;
  59. struct i2c_mux_core *muxc;
  60. };
  61. /*
  62. * LG3306A Register Usage
  63. * (LG does not really name the registers, so this code does not either)
  64. *
  65. * 0000 -> 00FF Common control and status
  66. * 1000 -> 10FF Synchronizer control and status
  67. * 1F00 -> 1FFF Smart Antenna control and status
  68. * 2100 -> 21FF VSB Equalizer control and status
  69. * 2800 -> 28FF QAM Equalizer control and status
  70. * 3000 -> 30FF FEC control and status
  71. */
  72. enum lgdt3306a_lock_status {
  73. LG3306_UNLOCK = 0x00,
  74. LG3306_LOCK = 0x01,
  75. LG3306_UNKNOWN_LOCK = 0xff
  76. };
  77. enum lgdt3306a_neverlock_status {
  78. LG3306_NL_INIT = 0x00,
  79. LG3306_NL_PROCESS = 0x01,
  80. LG3306_NL_LOCK = 0x02,
  81. LG3306_NL_FAIL = 0x03,
  82. LG3306_NL_UNKNOWN = 0xff
  83. };
  84. enum lgdt3306a_modulation {
  85. LG3306_VSB = 0x00,
  86. LG3306_QAM64 = 0x01,
  87. LG3306_QAM256 = 0x02,
  88. LG3306_UNKNOWN_MODE = 0xff
  89. };
  90. enum lgdt3306a_lock_check {
  91. LG3306_SYNC_LOCK,
  92. LG3306_FEC_LOCK,
  93. LG3306_TR_LOCK,
  94. LG3306_AGC_LOCK,
  95. };
  96. #ifdef DBG_DUMP
  97. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state);
  98. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state);
  99. #endif
  100. static int lgdt3306a_write_reg(struct lgdt3306a_state *state, u16 reg, u8 val)
  101. {
  102. int ret;
  103. u8 buf[] = { reg >> 8, reg & 0xff, val };
  104. struct i2c_msg msg = {
  105. .addr = state->cfg->i2c_addr, .flags = 0,
  106. .buf = buf, .len = 3,
  107. };
  108. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
  109. ret = i2c_transfer(state->i2c_adap, &msg, 1);
  110. if (ret != 1) {
  111. pr_err("error (addr %02x %02x <- %02x, err = %i)\n",
  112. msg.buf[0], msg.buf[1], msg.buf[2], ret);
  113. if (ret < 0)
  114. return ret;
  115. else
  116. return -EREMOTEIO;
  117. }
  118. return 0;
  119. }
  120. static int lgdt3306a_read_reg(struct lgdt3306a_state *state, u16 reg, u8 *val)
  121. {
  122. int ret;
  123. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  124. struct i2c_msg msg[] = {
  125. { .addr = state->cfg->i2c_addr,
  126. .flags = 0, .buf = reg_buf, .len = 2 },
  127. { .addr = state->cfg->i2c_addr,
  128. .flags = I2C_M_RD, .buf = val, .len = 1 },
  129. };
  130. ret = i2c_transfer(state->i2c_adap, msg, 2);
  131. if (ret != 2) {
  132. pr_err("error (addr %02x reg %04x error (ret == %i)\n",
  133. state->cfg->i2c_addr, reg, ret);
  134. if (ret < 0)
  135. return ret;
  136. else
  137. return -EREMOTEIO;
  138. }
  139. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, *val);
  140. return 0;
  141. }
  142. #define read_reg(state, reg) \
  143. ({ \
  144. u8 __val; \
  145. int ret = lgdt3306a_read_reg(state, reg, &__val); \
  146. if (lg_chkerr(ret)) \
  147. __val = 0; \
  148. __val; \
  149. })
  150. static int lgdt3306a_set_reg_bit(struct lgdt3306a_state *state,
  151. u16 reg, int bit, int onoff)
  152. {
  153. u8 val;
  154. int ret;
  155. dbg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
  156. ret = lgdt3306a_read_reg(state, reg, &val);
  157. if (lg_chkerr(ret))
  158. goto fail;
  159. val &= ~(1 << bit);
  160. val |= (onoff & 1) << bit;
  161. ret = lgdt3306a_write_reg(state, reg, val);
  162. lg_chkerr(ret);
  163. fail:
  164. return ret;
  165. }
  166. /* ------------------------------------------------------------------------ */
  167. static int lgdt3306a_soft_reset(struct lgdt3306a_state *state)
  168. {
  169. int ret;
  170. dbg_info("\n");
  171. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  172. if (lg_chkerr(ret))
  173. goto fail;
  174. msleep(20);
  175. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  176. lg_chkerr(ret);
  177. fail:
  178. return ret;
  179. }
  180. static int lgdt3306a_mpeg_mode(struct lgdt3306a_state *state,
  181. enum lgdt3306a_mpeg_mode mode)
  182. {
  183. u8 val;
  184. int ret;
  185. dbg_info("(%d)\n", mode);
  186. /* transport packet format - TPSENB=0x80 */
  187. ret = lgdt3306a_set_reg_bit(state, 0x0071, 7,
  188. mode == LGDT3306A_MPEG_PARALLEL ? 1 : 0);
  189. if (lg_chkerr(ret))
  190. goto fail;
  191. /*
  192. * start of packet signal duration
  193. * TPSSOPBITEN=0x40; 0=byte duration, 1=bit duration
  194. */
  195. ret = lgdt3306a_set_reg_bit(state, 0x0071, 6, 0);
  196. if (lg_chkerr(ret))
  197. goto fail;
  198. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  199. if (lg_chkerr(ret))
  200. goto fail;
  201. val |= 0x10; /* TPCLKSUPB=0x10 */
  202. if (mode == LGDT3306A_MPEG_PARALLEL)
  203. val &= ~0x10;
  204. ret = lgdt3306a_write_reg(state, 0x0070, val);
  205. lg_chkerr(ret);
  206. fail:
  207. return ret;
  208. }
  209. static int lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state *state,
  210. enum lgdt3306a_tp_clock_edge edge,
  211. enum lgdt3306a_tp_valid_polarity valid)
  212. {
  213. u8 val;
  214. int ret;
  215. dbg_info("edge=%d, valid=%d\n", edge, valid);
  216. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  217. if (lg_chkerr(ret))
  218. goto fail;
  219. val &= ~0x06; /* TPCLKPOL=0x04, TPVALPOL=0x02 */
  220. if (edge == LGDT3306A_TPCLK_RISING_EDGE)
  221. val |= 0x04;
  222. if (valid == LGDT3306A_TP_VALID_HIGH)
  223. val |= 0x02;
  224. ret = lgdt3306a_write_reg(state, 0x0070, val);
  225. lg_chkerr(ret);
  226. fail:
  227. return ret;
  228. }
  229. static int lgdt3306a_mpeg_tristate(struct lgdt3306a_state *state,
  230. int mode)
  231. {
  232. u8 val;
  233. int ret;
  234. dbg_info("(%d)\n", mode);
  235. if (mode) {
  236. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  237. if (lg_chkerr(ret))
  238. goto fail;
  239. /*
  240. * Tristate bus; TPOUTEN=0x80, TPCLKOUTEN=0x20,
  241. * TPDATAOUTEN=0x08
  242. */
  243. val &= ~0xa8;
  244. ret = lgdt3306a_write_reg(state, 0x0070, val);
  245. if (lg_chkerr(ret))
  246. goto fail;
  247. /* AGCIFOUTENB=0x40; 1=Disable IFAGC pin */
  248. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 1);
  249. if (lg_chkerr(ret))
  250. goto fail;
  251. } else {
  252. /* enable IFAGC pin */
  253. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 0);
  254. if (lg_chkerr(ret))
  255. goto fail;
  256. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  257. if (lg_chkerr(ret))
  258. goto fail;
  259. val |= 0xa8; /* enable bus */
  260. ret = lgdt3306a_write_reg(state, 0x0070, val);
  261. if (lg_chkerr(ret))
  262. goto fail;
  263. }
  264. fail:
  265. return ret;
  266. }
  267. static int lgdt3306a_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
  268. {
  269. struct lgdt3306a_state *state = fe->demodulator_priv;
  270. dbg_info("acquire=%d\n", acquire);
  271. return lgdt3306a_mpeg_tristate(state, acquire ? 0 : 1);
  272. }
  273. static int lgdt3306a_power(struct lgdt3306a_state *state,
  274. int mode)
  275. {
  276. int ret;
  277. dbg_info("(%d)\n", mode);
  278. if (mode == 0) {
  279. /* into reset */
  280. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  281. if (lg_chkerr(ret))
  282. goto fail;
  283. /* power down */
  284. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 0);
  285. if (lg_chkerr(ret))
  286. goto fail;
  287. } else {
  288. /* out of reset */
  289. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  290. if (lg_chkerr(ret))
  291. goto fail;
  292. /* power up */
  293. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 1);
  294. if (lg_chkerr(ret))
  295. goto fail;
  296. }
  297. #ifdef DBG_DUMP
  298. lgdt3306a_DumpAllRegs(state);
  299. #endif
  300. fail:
  301. return ret;
  302. }
  303. static int lgdt3306a_set_vsb(struct lgdt3306a_state *state)
  304. {
  305. u8 val;
  306. int ret;
  307. dbg_info("\n");
  308. /* 0. Spectrum inversion detection manual; spectrum inverted */
  309. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  310. val &= 0xf7; /* SPECINVAUTO Off */
  311. val |= 0x04; /* SPECINV On */
  312. ret = lgdt3306a_write_reg(state, 0x0002, val);
  313. if (lg_chkerr(ret))
  314. goto fail;
  315. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  316. ret = lgdt3306a_write_reg(state, 0x0008, 0x80);
  317. if (lg_chkerr(ret))
  318. goto fail;
  319. /* 2. Bandwidth mode for VSB(6MHz) */
  320. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  321. val &= 0xe3;
  322. val |= 0x0c; /* STDOPDETTMODE[2:0]=3 */
  323. ret = lgdt3306a_write_reg(state, 0x0009, val);
  324. if (lg_chkerr(ret))
  325. goto fail;
  326. /* 3. QAM mode detection mode(None) */
  327. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  328. val &= 0xfc; /* STDOPDETCMODE[1:0]=0 */
  329. ret = lgdt3306a_write_reg(state, 0x0009, val);
  330. if (lg_chkerr(ret))
  331. goto fail;
  332. /* 4. ADC sampling frequency rate(2x sampling) */
  333. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  334. val &= 0xbf; /* SAMPLING4XFEN=0 */
  335. ret = lgdt3306a_write_reg(state, 0x000d, val);
  336. if (lg_chkerr(ret))
  337. goto fail;
  338. #if 0
  339. /* FGR - disable any AICC filtering, testing only */
  340. ret = lgdt3306a_write_reg(state, 0x0024, 0x00);
  341. if (lg_chkerr(ret))
  342. goto fail;
  343. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  344. ret = lgdt3306a_write_reg(state, 0x002e, 0x00);
  345. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  346. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  347. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  348. ret = lgdt3306a_write_reg(state, 0x002b, 0x00);
  349. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  350. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  351. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  352. ret = lgdt3306a_write_reg(state, 0x0028, 0x00);
  353. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  354. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  355. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  356. ret = lgdt3306a_write_reg(state, 0x0025, 0x00);
  357. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  358. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  359. #else
  360. /* FGR - this works well for HVR-1955,1975 */
  361. /* 5. AICCOPMODE NT N-1 Adj. */
  362. ret = lgdt3306a_write_reg(state, 0x0024, 0x5A);
  363. if (lg_chkerr(ret))
  364. goto fail;
  365. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  366. ret = lgdt3306a_write_reg(state, 0x002e, 0x5A);
  367. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  368. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  369. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  370. ret = lgdt3306a_write_reg(state, 0x002b, 0x36);
  371. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  372. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  373. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  374. ret = lgdt3306a_write_reg(state, 0x0028, 0x2A);
  375. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  376. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  377. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  378. ret = lgdt3306a_write_reg(state, 0x0025, 0x06);
  379. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  380. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  381. #endif
  382. ret = lgdt3306a_read_reg(state, 0x001e, &val);
  383. val &= 0x0f;
  384. val |= 0xa0;
  385. ret = lgdt3306a_write_reg(state, 0x001e, val);
  386. ret = lgdt3306a_write_reg(state, 0x0022, 0x08);
  387. ret = lgdt3306a_write_reg(state, 0x0023, 0xFF);
  388. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  389. val &= 0xef;
  390. ret = lgdt3306a_write_reg(state, 0x211f, val);
  391. ret = lgdt3306a_write_reg(state, 0x2173, 0x01);
  392. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  393. val &= 0xf8;
  394. val |= 0x04;
  395. ret = lgdt3306a_write_reg(state, 0x1061, val);
  396. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  397. val &= 0xcf;
  398. ret = lgdt3306a_write_reg(state, 0x103d, val);
  399. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  400. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  401. val &= 0x3f;
  402. ret = lgdt3306a_write_reg(state, 0x2141, val);
  403. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  404. val &= 0x0f;
  405. val |= 0x70;
  406. ret = lgdt3306a_write_reg(state, 0x2135, val);
  407. ret = lgdt3306a_read_reg(state, 0x0003, &val);
  408. val &= 0xf7;
  409. ret = lgdt3306a_write_reg(state, 0x0003, val);
  410. ret = lgdt3306a_read_reg(state, 0x001c, &val);
  411. val &= 0x7f;
  412. ret = lgdt3306a_write_reg(state, 0x001c, val);
  413. /* 6. EQ step size */
  414. ret = lgdt3306a_read_reg(state, 0x2179, &val);
  415. val &= 0xf8;
  416. ret = lgdt3306a_write_reg(state, 0x2179, val);
  417. ret = lgdt3306a_read_reg(state, 0x217a, &val);
  418. val &= 0xf8;
  419. ret = lgdt3306a_write_reg(state, 0x217a, val);
  420. /* 7. Reset */
  421. ret = lgdt3306a_soft_reset(state);
  422. if (lg_chkerr(ret))
  423. goto fail;
  424. dbg_info("complete\n");
  425. fail:
  426. return ret;
  427. }
  428. static int lgdt3306a_set_qam(struct lgdt3306a_state *state, int modulation)
  429. {
  430. u8 val;
  431. int ret;
  432. dbg_info("modulation=%d\n", modulation);
  433. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  434. ret = lgdt3306a_write_reg(state, 0x0008, 0x08);
  435. if (lg_chkerr(ret))
  436. goto fail;
  437. /* 1a. Spectrum inversion detection to Auto */
  438. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  439. val &= 0xfb; /* SPECINV Off */
  440. val |= 0x08; /* SPECINVAUTO On */
  441. ret = lgdt3306a_write_reg(state, 0x0002, val);
  442. if (lg_chkerr(ret))
  443. goto fail;
  444. /* 2. Bandwidth mode for QAM */
  445. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  446. val &= 0xe3; /* STDOPDETTMODE[2:0]=0 VSB Off */
  447. ret = lgdt3306a_write_reg(state, 0x0009, val);
  448. if (lg_chkerr(ret))
  449. goto fail;
  450. /* 3. : 64QAM/256QAM detection(manual, auto) */
  451. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  452. val &= 0xfc;
  453. /* Check for forced Manual modulation modes; otherwise always "auto" */
  454. if(forced_manual && (modulation != QAM_AUTO)){
  455. val |= 0x01; /* STDOPDETCMODE[1:0]= 1=Manual */
  456. } else {
  457. val |= 0x02; /* STDOPDETCMODE[1:0]= 2=Auto */
  458. }
  459. ret = lgdt3306a_write_reg(state, 0x0009, val);
  460. if (lg_chkerr(ret))
  461. goto fail;
  462. /* 3a. : 64QAM/256QAM selection for manual */
  463. ret = lgdt3306a_read_reg(state, 0x101a, &val);
  464. val &= 0xf8;
  465. if (modulation == QAM_64)
  466. val |= 0x02; /* QMDQMODE[2:0]=2=QAM64 */
  467. else
  468. val |= 0x04; /* QMDQMODE[2:0]=4=QAM256 */
  469. ret = lgdt3306a_write_reg(state, 0x101a, val);
  470. if (lg_chkerr(ret))
  471. goto fail;
  472. /* 4. ADC sampling frequency rate(4x sampling) */
  473. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  474. val &= 0xbf;
  475. val |= 0x40; /* SAMPLING4XFEN=1 */
  476. ret = lgdt3306a_write_reg(state, 0x000d, val);
  477. if (lg_chkerr(ret))
  478. goto fail;
  479. /* 5. No AICC operation in QAM mode */
  480. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  481. val &= 0x00;
  482. ret = lgdt3306a_write_reg(state, 0x0024, val);
  483. if (lg_chkerr(ret))
  484. goto fail;
  485. /* 5.1 V0.36 SRDCHKALWAYS : For better QAM detection */
  486. ret = lgdt3306a_read_reg(state, 0x000a, &val);
  487. val &= 0xfd;
  488. val |= 0x02;
  489. ret = lgdt3306a_write_reg(state, 0x000a, val);
  490. if (lg_chkerr(ret))
  491. goto fail;
  492. /* 5.2 V0.36 Control of "no signal" detector function */
  493. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  494. val &= 0xdf;
  495. ret = lgdt3306a_write_reg(state, 0x2849, val);
  496. if (lg_chkerr(ret))
  497. goto fail;
  498. /* 5.3 Fix for Blonder Tongue HDE-2H-QAM and AQM modulators */
  499. ret = lgdt3306a_read_reg(state, 0x302b, &val);
  500. val &= 0x7f; /* SELFSYNCFINDEN_CQS=0; disable auto reset */
  501. ret = lgdt3306a_write_reg(state, 0x302b, val);
  502. if (lg_chkerr(ret))
  503. goto fail;
  504. /* 6. Reset */
  505. ret = lgdt3306a_soft_reset(state);
  506. if (lg_chkerr(ret))
  507. goto fail;
  508. dbg_info("complete\n");
  509. fail:
  510. return ret;
  511. }
  512. static int lgdt3306a_set_modulation(struct lgdt3306a_state *state,
  513. struct dtv_frontend_properties *p)
  514. {
  515. int ret;
  516. dbg_info("\n");
  517. switch (p->modulation) {
  518. case VSB_8:
  519. ret = lgdt3306a_set_vsb(state);
  520. break;
  521. case QAM_64:
  522. case QAM_256:
  523. case QAM_AUTO:
  524. ret = lgdt3306a_set_qam(state, p->modulation);
  525. break;
  526. default:
  527. return -EINVAL;
  528. }
  529. if (lg_chkerr(ret))
  530. goto fail;
  531. state->current_modulation = p->modulation;
  532. fail:
  533. return ret;
  534. }
  535. /* ------------------------------------------------------------------------ */
  536. static int lgdt3306a_agc_setup(struct lgdt3306a_state *state,
  537. struct dtv_frontend_properties *p)
  538. {
  539. /* TODO: anything we want to do here??? */
  540. dbg_info("\n");
  541. switch (p->modulation) {
  542. case VSB_8:
  543. break;
  544. case QAM_64:
  545. case QAM_256:
  546. case QAM_AUTO:
  547. break;
  548. default:
  549. return -EINVAL;
  550. }
  551. return 0;
  552. }
  553. /* ------------------------------------------------------------------------ */
  554. static int lgdt3306a_set_inversion(struct lgdt3306a_state *state,
  555. int inversion)
  556. {
  557. int ret;
  558. dbg_info("(%d)\n", inversion);
  559. ret = lgdt3306a_set_reg_bit(state, 0x0002, 2, inversion ? 1 : 0);
  560. return ret;
  561. }
  562. static int lgdt3306a_set_inversion_auto(struct lgdt3306a_state *state,
  563. int enabled)
  564. {
  565. int ret;
  566. dbg_info("(%d)\n", enabled);
  567. /* 0=Manual 1=Auto(QAM only) - SPECINVAUTO=0x04 */
  568. ret = lgdt3306a_set_reg_bit(state, 0x0002, 3, enabled);
  569. return ret;
  570. }
  571. static int lgdt3306a_spectral_inversion(struct lgdt3306a_state *state,
  572. struct dtv_frontend_properties *p,
  573. int inversion)
  574. {
  575. int ret = 0;
  576. dbg_info("(%d)\n", inversion);
  577. #if 0
  578. /*
  579. * FGR - spectral_inversion defaults already set for VSB and QAM;
  580. * can enable later if desired
  581. */
  582. ret = lgdt3306a_set_inversion(state, inversion);
  583. switch (p->modulation) {
  584. case VSB_8:
  585. /* Manual only for VSB */
  586. ret = lgdt3306a_set_inversion_auto(state, 0);
  587. break;
  588. case QAM_64:
  589. case QAM_256:
  590. case QAM_AUTO:
  591. /* Auto ok for QAM */
  592. ret = lgdt3306a_set_inversion_auto(state, 1);
  593. break;
  594. default:
  595. ret = -EINVAL;
  596. }
  597. #endif
  598. return ret;
  599. }
  600. static int lgdt3306a_set_if(struct lgdt3306a_state *state,
  601. struct dtv_frontend_properties *p)
  602. {
  603. int ret;
  604. u16 if_freq_khz;
  605. u8 nco1, nco2;
  606. switch (p->modulation) {
  607. case VSB_8:
  608. if_freq_khz = state->cfg->vsb_if_khz;
  609. break;
  610. case QAM_64:
  611. case QAM_256:
  612. case QAM_AUTO:
  613. if_freq_khz = state->cfg->qam_if_khz;
  614. break;
  615. default:
  616. return -EINVAL;
  617. }
  618. switch (if_freq_khz) {
  619. default:
  620. pr_warn("IF=%d KHz is not supported, 3250 assumed\n",
  621. if_freq_khz);
  622. /* fallthrough */
  623. case 3250: /* 3.25Mhz */
  624. nco1 = 0x34;
  625. nco2 = 0x00;
  626. break;
  627. case 3500: /* 3.50Mhz */
  628. nco1 = 0x38;
  629. nco2 = 0x00;
  630. break;
  631. case 4000: /* 4.00Mhz */
  632. nco1 = 0x40;
  633. nco2 = 0x00;
  634. break;
  635. case 5000: /* 5.00Mhz */
  636. nco1 = 0x50;
  637. nco2 = 0x00;
  638. break;
  639. case 5380: /* 5.38Mhz */
  640. nco1 = 0x56;
  641. nco2 = 0x14;
  642. break;
  643. }
  644. ret = lgdt3306a_write_reg(state, 0x0010, nco1);
  645. if (ret)
  646. return ret;
  647. ret = lgdt3306a_write_reg(state, 0x0011, nco2);
  648. if (ret)
  649. return ret;
  650. dbg_info("if_freq=%d KHz->[%04x]\n", if_freq_khz, nco1<<8 | nco2);
  651. return 0;
  652. }
  653. /* ------------------------------------------------------------------------ */
  654. static int lgdt3306a_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  655. {
  656. struct lgdt3306a_state *state = fe->demodulator_priv;
  657. if (state->cfg->deny_i2c_rptr) {
  658. dbg_info("deny_i2c_rptr=%d\n", state->cfg->deny_i2c_rptr);
  659. return 0;
  660. }
  661. dbg_info("(%d)\n", enable);
  662. /* NI2CRPTEN=0x80 */
  663. return lgdt3306a_set_reg_bit(state, 0x0002, 7, enable ? 0 : 1);
  664. }
  665. static int lgdt3306a_sleep(struct lgdt3306a_state *state)
  666. {
  667. int ret;
  668. dbg_info("\n");
  669. state->current_frequency = -1; /* force re-tune, when we wake */
  670. ret = lgdt3306a_mpeg_tristate(state, 1); /* disable data bus */
  671. if (lg_chkerr(ret))
  672. goto fail;
  673. ret = lgdt3306a_power(state, 0); /* power down */
  674. lg_chkerr(ret);
  675. fail:
  676. return 0;
  677. }
  678. static int lgdt3306a_fe_sleep(struct dvb_frontend *fe)
  679. {
  680. struct lgdt3306a_state *state = fe->demodulator_priv;
  681. return lgdt3306a_sleep(state);
  682. }
  683. static int lgdt3306a_init(struct dvb_frontend *fe)
  684. {
  685. struct lgdt3306a_state *state = fe->demodulator_priv;
  686. u8 val;
  687. int ret;
  688. dbg_info("\n");
  689. /* 1. Normal operation mode */
  690. ret = lgdt3306a_set_reg_bit(state, 0x0001, 0, 1); /* SIMFASTENB=0x01 */
  691. if (lg_chkerr(ret))
  692. goto fail;
  693. /* 2. Spectrum inversion auto detection (Not valid for VSB) */
  694. ret = lgdt3306a_set_inversion_auto(state, 0);
  695. if (lg_chkerr(ret))
  696. goto fail;
  697. /* 3. Spectrum inversion(According to the tuner configuration) */
  698. ret = lgdt3306a_set_inversion(state, 1);
  699. if (lg_chkerr(ret))
  700. goto fail;
  701. /* 4. Peak-to-peak voltage of ADC input signal */
  702. /* ADCSEL1V=0x80=1Vpp; 0x00=2Vpp */
  703. ret = lgdt3306a_set_reg_bit(state, 0x0004, 7, 1);
  704. if (lg_chkerr(ret))
  705. goto fail;
  706. /* 5. ADC output data capture clock phase */
  707. /* 0=same phase as ADC clock */
  708. ret = lgdt3306a_set_reg_bit(state, 0x0004, 2, 0);
  709. if (lg_chkerr(ret))
  710. goto fail;
  711. /* 5a. ADC sampling clock source */
  712. /* ADCCLKPLLSEL=0x08; 0=use ext clock, not PLL */
  713. ret = lgdt3306a_set_reg_bit(state, 0x0004, 3, 0);
  714. if (lg_chkerr(ret))
  715. goto fail;
  716. /* 6. Automatic PLL set */
  717. /* PLLSETAUTO=0x40; 0=off */
  718. ret = lgdt3306a_set_reg_bit(state, 0x0005, 6, 0);
  719. if (lg_chkerr(ret))
  720. goto fail;
  721. if (state->cfg->xtalMHz == 24) { /* 24MHz */
  722. /* 7. Frequency for PLL output(0x2564 for 192MHz for 24MHz) */
  723. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  724. if (lg_chkerr(ret))
  725. goto fail;
  726. val &= 0xc0;
  727. val |= 0x25;
  728. ret = lgdt3306a_write_reg(state, 0x0005, val);
  729. if (lg_chkerr(ret))
  730. goto fail;
  731. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  732. if (lg_chkerr(ret))
  733. goto fail;
  734. /* 8. ADC sampling frequency(0x180000 for 24MHz sampling) */
  735. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  736. if (lg_chkerr(ret))
  737. goto fail;
  738. val &= 0xc0;
  739. val |= 0x18;
  740. ret = lgdt3306a_write_reg(state, 0x000d, val);
  741. if (lg_chkerr(ret))
  742. goto fail;
  743. } else if (state->cfg->xtalMHz == 25) { /* 25MHz */
  744. /* 7. Frequency for PLL output */
  745. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  746. if (lg_chkerr(ret))
  747. goto fail;
  748. val &= 0xc0;
  749. val |= 0x25;
  750. ret = lgdt3306a_write_reg(state, 0x0005, val);
  751. if (lg_chkerr(ret))
  752. goto fail;
  753. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  754. if (lg_chkerr(ret))
  755. goto fail;
  756. /* 8. ADC sampling frequency(0x190000 for 25MHz sampling) */
  757. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  758. if (lg_chkerr(ret))
  759. goto fail;
  760. val &= 0xc0;
  761. val |= 0x19;
  762. ret = lgdt3306a_write_reg(state, 0x000d, val);
  763. if (lg_chkerr(ret))
  764. goto fail;
  765. } else {
  766. pr_err("Bad xtalMHz=%d\n", state->cfg->xtalMHz);
  767. }
  768. #if 0
  769. ret = lgdt3306a_write_reg(state, 0x000e, 0x00);
  770. ret = lgdt3306a_write_reg(state, 0x000f, 0x00);
  771. #endif
  772. /* 9. Center frequency of input signal of ADC */
  773. ret = lgdt3306a_write_reg(state, 0x0010, 0x34); /* 3.25MHz */
  774. ret = lgdt3306a_write_reg(state, 0x0011, 0x00);
  775. /* 10. Fixed gain error value */
  776. ret = lgdt3306a_write_reg(state, 0x0014, 0); /* gain error=0 */
  777. /* 10a. VSB TR BW gear shift initial step */
  778. ret = lgdt3306a_read_reg(state, 0x103c, &val);
  779. val &= 0x0f;
  780. val |= 0x20; /* SAMGSAUTOSTL_V[3:0] = 2 */
  781. ret = lgdt3306a_write_reg(state, 0x103c, val);
  782. /* 10b. Timing offset calibration in low temperature for VSB */
  783. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  784. val &= 0xfc;
  785. val |= 0x03;
  786. ret = lgdt3306a_write_reg(state, 0x103d, val);
  787. /* 10c. Timing offset calibration in low temperature for QAM */
  788. ret = lgdt3306a_read_reg(state, 0x1036, &val);
  789. val &= 0xf0;
  790. val |= 0x0c;
  791. ret = lgdt3306a_write_reg(state, 0x1036, val);
  792. /* 11. Using the imaginary part of CIR in CIR loading */
  793. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  794. val &= 0xef; /* do not use imaginary of CIR */
  795. ret = lgdt3306a_write_reg(state, 0x211f, val);
  796. /* 12. Control of no signal detector function */
  797. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  798. val &= 0xef; /* NOUSENOSIGDET=0, enable no signal detector */
  799. ret = lgdt3306a_write_reg(state, 0x2849, val);
  800. /* FGR - put demod in some known mode */
  801. ret = lgdt3306a_set_vsb(state);
  802. /* 13. TP stream format */
  803. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  804. /* 14. disable output buses */
  805. ret = lgdt3306a_mpeg_tristate(state, 1);
  806. /* 15. Sleep (in reset) */
  807. ret = lgdt3306a_sleep(state);
  808. lg_chkerr(ret);
  809. fail:
  810. return ret;
  811. }
  812. static int lgdt3306a_set_parameters(struct dvb_frontend *fe)
  813. {
  814. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  815. struct lgdt3306a_state *state = fe->demodulator_priv;
  816. int ret;
  817. dbg_info("(%d, %d)\n", p->frequency, p->modulation);
  818. if (state->current_frequency == p->frequency &&
  819. state->current_modulation == p->modulation) {
  820. dbg_info(" (already set, skipping ...)\n");
  821. return 0;
  822. }
  823. state->current_frequency = -1;
  824. state->current_modulation = -1;
  825. ret = lgdt3306a_power(state, 1); /* power up */
  826. if (lg_chkerr(ret))
  827. goto fail;
  828. if (fe->ops.tuner_ops.set_params) {
  829. ret = fe->ops.tuner_ops.set_params(fe);
  830. if (fe->ops.i2c_gate_ctrl)
  831. fe->ops.i2c_gate_ctrl(fe, 0);
  832. #if 0
  833. if (lg_chkerr(ret))
  834. goto fail;
  835. state->current_frequency = p->frequency;
  836. #endif
  837. }
  838. ret = lgdt3306a_set_modulation(state, p);
  839. if (lg_chkerr(ret))
  840. goto fail;
  841. ret = lgdt3306a_agc_setup(state, p);
  842. if (lg_chkerr(ret))
  843. goto fail;
  844. ret = lgdt3306a_set_if(state, p);
  845. if (lg_chkerr(ret))
  846. goto fail;
  847. ret = lgdt3306a_spectral_inversion(state, p,
  848. state->cfg->spectral_inversion ? 1 : 0);
  849. if (lg_chkerr(ret))
  850. goto fail;
  851. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  852. if (lg_chkerr(ret))
  853. goto fail;
  854. ret = lgdt3306a_mpeg_mode_polarity(state,
  855. state->cfg->tpclk_edge,
  856. state->cfg->tpvalid_polarity);
  857. if (lg_chkerr(ret))
  858. goto fail;
  859. ret = lgdt3306a_mpeg_tristate(state, 0); /* enable data bus */
  860. if (lg_chkerr(ret))
  861. goto fail;
  862. ret = lgdt3306a_soft_reset(state);
  863. if (lg_chkerr(ret))
  864. goto fail;
  865. #ifdef DBG_DUMP
  866. lgdt3306a_DumpAllRegs(state);
  867. #endif
  868. state->current_frequency = p->frequency;
  869. fail:
  870. return ret;
  871. }
  872. static int lgdt3306a_get_frontend(struct dvb_frontend *fe,
  873. struct dtv_frontend_properties *p)
  874. {
  875. struct lgdt3306a_state *state = fe->demodulator_priv;
  876. dbg_info("(%u, %d)\n",
  877. state->current_frequency, state->current_modulation);
  878. p->modulation = state->current_modulation;
  879. p->frequency = state->current_frequency;
  880. return 0;
  881. }
  882. static enum dvbfe_algo lgdt3306a_get_frontend_algo(struct dvb_frontend *fe)
  883. {
  884. #if 1
  885. return DVBFE_ALGO_CUSTOM;
  886. #else
  887. return DVBFE_ALGO_HW;
  888. #endif
  889. }
  890. /* ------------------------------------------------------------------------ */
  891. static int lgdt3306a_monitor_vsb(struct lgdt3306a_state *state)
  892. {
  893. u8 val;
  894. int ret;
  895. u8 snrRef, maxPowerMan, nCombDet;
  896. u16 fbDlyCir;
  897. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  898. if (ret)
  899. return ret;
  900. snrRef = val & 0x3f;
  901. ret = lgdt3306a_read_reg(state, 0x2185, &maxPowerMan);
  902. if (ret)
  903. return ret;
  904. ret = lgdt3306a_read_reg(state, 0x2191, &val);
  905. if (ret)
  906. return ret;
  907. nCombDet = (val & 0x80) >> 7;
  908. ret = lgdt3306a_read_reg(state, 0x2180, &val);
  909. if (ret)
  910. return ret;
  911. fbDlyCir = (val & 0x03) << 8;
  912. ret = lgdt3306a_read_reg(state, 0x2181, &val);
  913. if (ret)
  914. return ret;
  915. fbDlyCir |= val;
  916. dbg_info("snrRef=%d maxPowerMan=0x%x nCombDet=%d fbDlyCir=0x%x\n",
  917. snrRef, maxPowerMan, nCombDet, fbDlyCir);
  918. /* Carrier offset sub loop bandwidth */
  919. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  920. if (ret)
  921. return ret;
  922. val &= 0xf8;
  923. if ((snrRef > 18) && (maxPowerMan > 0x68)
  924. && (nCombDet == 0x01)
  925. && ((fbDlyCir == 0x03FF) || (fbDlyCir < 0x6C))) {
  926. /* SNR is over 18dB and no ghosting */
  927. val |= 0x00; /* final bandwidth = 0 */
  928. } else {
  929. val |= 0x04; /* final bandwidth = 4 */
  930. }
  931. ret = lgdt3306a_write_reg(state, 0x1061, val);
  932. if (ret)
  933. return ret;
  934. /* Adjust Notch Filter */
  935. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  936. if (ret)
  937. return ret;
  938. val &= 0x0f;
  939. if (nCombDet == 0) { /* Turn on the Notch Filter */
  940. val |= 0x50;
  941. }
  942. ret = lgdt3306a_write_reg(state, 0x0024, val);
  943. if (ret)
  944. return ret;
  945. /* VSB Timing Recovery output normalization */
  946. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  947. if (ret)
  948. return ret;
  949. val &= 0xcf;
  950. val |= 0x20;
  951. ret = lgdt3306a_write_reg(state, 0x103d, val);
  952. return ret;
  953. }
  954. static enum lgdt3306a_modulation
  955. lgdt3306a_check_oper_mode(struct lgdt3306a_state *state)
  956. {
  957. u8 val = 0;
  958. int ret;
  959. ret = lgdt3306a_read_reg(state, 0x0081, &val);
  960. if (ret)
  961. goto err;
  962. if (val & 0x80) {
  963. dbg_info("VSB\n");
  964. return LG3306_VSB;
  965. }
  966. if (val & 0x08) {
  967. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  968. if (ret)
  969. goto err;
  970. val = val >> 2;
  971. if (val & 0x01) {
  972. dbg_info("QAM256\n");
  973. return LG3306_QAM256;
  974. }
  975. dbg_info("QAM64\n");
  976. return LG3306_QAM64;
  977. }
  978. err:
  979. pr_warn("UNKNOWN\n");
  980. return LG3306_UNKNOWN_MODE;
  981. }
  982. static enum lgdt3306a_lock_status
  983. lgdt3306a_check_lock_status(struct lgdt3306a_state *state,
  984. enum lgdt3306a_lock_check whatLock)
  985. {
  986. u8 val = 0;
  987. int ret;
  988. enum lgdt3306a_modulation modeOper;
  989. enum lgdt3306a_lock_status lockStatus;
  990. modeOper = LG3306_UNKNOWN_MODE;
  991. switch (whatLock) {
  992. case LG3306_SYNC_LOCK:
  993. {
  994. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  995. if (ret)
  996. return ret;
  997. if ((val & 0x80) == 0x80)
  998. lockStatus = LG3306_LOCK;
  999. else
  1000. lockStatus = LG3306_UNLOCK;
  1001. dbg_info("SYNC_LOCK=%x\n", lockStatus);
  1002. break;
  1003. }
  1004. case LG3306_AGC_LOCK:
  1005. {
  1006. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1007. if (ret)
  1008. return ret;
  1009. if ((val & 0x40) == 0x40)
  1010. lockStatus = LG3306_LOCK;
  1011. else
  1012. lockStatus = LG3306_UNLOCK;
  1013. dbg_info("AGC_LOCK=%x\n", lockStatus);
  1014. break;
  1015. }
  1016. case LG3306_TR_LOCK:
  1017. {
  1018. modeOper = lgdt3306a_check_oper_mode(state);
  1019. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  1020. ret = lgdt3306a_read_reg(state, 0x1094, &val);
  1021. if (ret)
  1022. return ret;
  1023. if ((val & 0x80) == 0x80)
  1024. lockStatus = LG3306_LOCK;
  1025. else
  1026. lockStatus = LG3306_UNLOCK;
  1027. } else
  1028. lockStatus = LG3306_UNKNOWN_LOCK;
  1029. dbg_info("TR_LOCK=%x\n", lockStatus);
  1030. break;
  1031. }
  1032. case LG3306_FEC_LOCK:
  1033. {
  1034. modeOper = lgdt3306a_check_oper_mode(state);
  1035. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  1036. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1037. if (ret)
  1038. return ret;
  1039. if ((val & 0x10) == 0x10)
  1040. lockStatus = LG3306_LOCK;
  1041. else
  1042. lockStatus = LG3306_UNLOCK;
  1043. } else
  1044. lockStatus = LG3306_UNKNOWN_LOCK;
  1045. dbg_info("FEC_LOCK=%x\n", lockStatus);
  1046. break;
  1047. }
  1048. default:
  1049. lockStatus = LG3306_UNKNOWN_LOCK;
  1050. pr_warn("UNKNOWN whatLock=%d\n", whatLock);
  1051. break;
  1052. }
  1053. return lockStatus;
  1054. }
  1055. static enum lgdt3306a_neverlock_status
  1056. lgdt3306a_check_neverlock_status(struct lgdt3306a_state *state)
  1057. {
  1058. u8 val = 0;
  1059. int ret;
  1060. enum lgdt3306a_neverlock_status lockStatus;
  1061. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1062. if (ret)
  1063. return ret;
  1064. lockStatus = (enum lgdt3306a_neverlock_status)(val & 0x03);
  1065. dbg_info("NeverLock=%d", lockStatus);
  1066. return lockStatus;
  1067. }
  1068. static int lgdt3306a_pre_monitoring(struct lgdt3306a_state *state)
  1069. {
  1070. u8 val = 0;
  1071. int ret;
  1072. u8 currChDiffACQ, snrRef, mainStrong, aiccrejStatus;
  1073. /* Channel variation */
  1074. ret = lgdt3306a_read_reg(state, 0x21bc, &currChDiffACQ);
  1075. if (ret)
  1076. return ret;
  1077. /* SNR of Frame sync */
  1078. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  1079. if (ret)
  1080. return ret;
  1081. snrRef = val & 0x3f;
  1082. /* Strong Main CIR */
  1083. ret = lgdt3306a_read_reg(state, 0x2199, &val);
  1084. if (ret)
  1085. return ret;
  1086. mainStrong = (val & 0x40) >> 6;
  1087. ret = lgdt3306a_read_reg(state, 0x0090, &val);
  1088. if (ret)
  1089. return ret;
  1090. aiccrejStatus = (val & 0xf0) >> 4;
  1091. dbg_info("snrRef=%d mainStrong=%d aiccrejStatus=%d currChDiffACQ=0x%x\n",
  1092. snrRef, mainStrong, aiccrejStatus, currChDiffACQ);
  1093. #if 0
  1094. /* Dynamic ghost exists */
  1095. if ((mainStrong == 0) && (currChDiffACQ > 0x70))
  1096. #endif
  1097. if (mainStrong == 0) {
  1098. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1099. if (ret)
  1100. return ret;
  1101. val &= 0x0f;
  1102. val |= 0xa0;
  1103. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1104. if (ret)
  1105. return ret;
  1106. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1107. if (ret)
  1108. return ret;
  1109. val &= 0x3f;
  1110. val |= 0x80;
  1111. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1112. if (ret)
  1113. return ret;
  1114. ret = lgdt3306a_write_reg(state, 0x2122, 0x70);
  1115. if (ret)
  1116. return ret;
  1117. } else { /* Weak ghost or static channel */
  1118. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1119. if (ret)
  1120. return ret;
  1121. val &= 0x0f;
  1122. val |= 0x70;
  1123. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1124. if (ret)
  1125. return ret;
  1126. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1127. if (ret)
  1128. return ret;
  1129. val &= 0x3f;
  1130. val |= 0x40;
  1131. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1132. if (ret)
  1133. return ret;
  1134. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  1135. if (ret)
  1136. return ret;
  1137. }
  1138. return 0;
  1139. }
  1140. static enum lgdt3306a_lock_status
  1141. lgdt3306a_sync_lock_poll(struct lgdt3306a_state *state)
  1142. {
  1143. enum lgdt3306a_lock_status syncLockStatus = LG3306_UNLOCK;
  1144. int i;
  1145. for (i = 0; i < 2; i++) {
  1146. msleep(30);
  1147. syncLockStatus = lgdt3306a_check_lock_status(state,
  1148. LG3306_SYNC_LOCK);
  1149. if (syncLockStatus == LG3306_LOCK) {
  1150. dbg_info("locked(%d)\n", i);
  1151. return LG3306_LOCK;
  1152. }
  1153. }
  1154. dbg_info("not locked\n");
  1155. return LG3306_UNLOCK;
  1156. }
  1157. static enum lgdt3306a_lock_status
  1158. lgdt3306a_fec_lock_poll(struct lgdt3306a_state *state)
  1159. {
  1160. enum lgdt3306a_lock_status FECLockStatus = LG3306_UNLOCK;
  1161. int i;
  1162. for (i = 0; i < 2; i++) {
  1163. msleep(30);
  1164. FECLockStatus = lgdt3306a_check_lock_status(state,
  1165. LG3306_FEC_LOCK);
  1166. if (FECLockStatus == LG3306_LOCK) {
  1167. dbg_info("locked(%d)\n", i);
  1168. return FECLockStatus;
  1169. }
  1170. }
  1171. dbg_info("not locked\n");
  1172. return FECLockStatus;
  1173. }
  1174. static enum lgdt3306a_neverlock_status
  1175. lgdt3306a_neverlock_poll(struct lgdt3306a_state *state)
  1176. {
  1177. enum lgdt3306a_neverlock_status NLLockStatus = LG3306_NL_FAIL;
  1178. int i;
  1179. for (i = 0; i < 5; i++) {
  1180. msleep(30);
  1181. NLLockStatus = lgdt3306a_check_neverlock_status(state);
  1182. if (NLLockStatus == LG3306_NL_LOCK) {
  1183. dbg_info("NL_LOCK(%d)\n", i);
  1184. return NLLockStatus;
  1185. }
  1186. }
  1187. dbg_info("NLLockStatus=%d\n", NLLockStatus);
  1188. return NLLockStatus;
  1189. }
  1190. static u8 lgdt3306a_get_packet_error(struct lgdt3306a_state *state)
  1191. {
  1192. u8 val;
  1193. int ret;
  1194. ret = lgdt3306a_read_reg(state, 0x00fa, &val);
  1195. if (ret)
  1196. return ret;
  1197. return val;
  1198. }
  1199. static const u32 valx_x10[] = {
  1200. 10, 11, 13, 15, 17, 20, 25, 33, 41, 50, 59, 73, 87, 100
  1201. };
  1202. static const u32 log10x_x1000[] = {
  1203. 0, 41, 114, 176, 230, 301, 398, 518, 613, 699, 771, 863, 939, 1000
  1204. };
  1205. static u32 log10_x1000(u32 x)
  1206. {
  1207. u32 diff_val, step_val, step_log10;
  1208. u32 log_val = 0;
  1209. u32 i;
  1210. if (x <= 0)
  1211. return -1000000; /* signal error */
  1212. if (x == 10)
  1213. return 0; /* log(1)=0 */
  1214. if (x < 10) {
  1215. while (x < 10) {
  1216. x = x * 10;
  1217. log_val--;
  1218. }
  1219. } else { /* x > 10 */
  1220. while (x >= 100) {
  1221. x = x / 10;
  1222. log_val++;
  1223. }
  1224. }
  1225. log_val *= 1000;
  1226. if (x == 10) /* was our input an exact multiple of 10 */
  1227. return log_val; /* don't need to interpolate */
  1228. /* find our place on the log curve */
  1229. for (i = 1; i < ARRAY_SIZE(valx_x10); i++) {
  1230. if (valx_x10[i] >= x)
  1231. break;
  1232. }
  1233. if (i == ARRAY_SIZE(valx_x10))
  1234. return log_val + log10x_x1000[i - 1];
  1235. diff_val = x - valx_x10[i-1];
  1236. step_val = valx_x10[i] - valx_x10[i - 1];
  1237. step_log10 = log10x_x1000[i] - log10x_x1000[i - 1];
  1238. /* do a linear interpolation to get in-between values */
  1239. return log_val + log10x_x1000[i - 1] +
  1240. ((diff_val*step_log10) / step_val);
  1241. }
  1242. static u32 lgdt3306a_calculate_snr_x100(struct lgdt3306a_state *state)
  1243. {
  1244. u32 mse; /* Mean-Square Error */
  1245. u32 pwr; /* Constelation power */
  1246. u32 snr_x100;
  1247. mse = (read_reg(state, 0x00ec) << 8) |
  1248. (read_reg(state, 0x00ed));
  1249. pwr = (read_reg(state, 0x00e8) << 8) |
  1250. (read_reg(state, 0x00e9));
  1251. if (mse == 0) /* no signal */
  1252. return 0;
  1253. snr_x100 = log10_x1000((pwr * 10000) / mse) - 3000;
  1254. dbg_info("mse=%u, pwr=%u, snr_x100=%d\n", mse, pwr, snr_x100);
  1255. return snr_x100;
  1256. }
  1257. static enum lgdt3306a_lock_status
  1258. lgdt3306a_vsb_lock_poll(struct lgdt3306a_state *state)
  1259. {
  1260. int ret;
  1261. u8 cnt = 0;
  1262. u8 packet_error;
  1263. u32 snr;
  1264. for (cnt = 0; cnt < 10; cnt++) {
  1265. if (lgdt3306a_sync_lock_poll(state) == LG3306_UNLOCK) {
  1266. dbg_info("no sync lock!\n");
  1267. return LG3306_UNLOCK;
  1268. }
  1269. msleep(20);
  1270. ret = lgdt3306a_pre_monitoring(state);
  1271. if (ret)
  1272. break;
  1273. packet_error = lgdt3306a_get_packet_error(state);
  1274. snr = lgdt3306a_calculate_snr_x100(state);
  1275. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1276. if ((snr >= 1500) && (packet_error < 0xff))
  1277. return LG3306_LOCK;
  1278. }
  1279. dbg_info("not locked!\n");
  1280. return LG3306_UNLOCK;
  1281. }
  1282. static enum lgdt3306a_lock_status
  1283. lgdt3306a_qam_lock_poll(struct lgdt3306a_state *state)
  1284. {
  1285. u8 cnt;
  1286. u8 packet_error;
  1287. u32 snr;
  1288. for (cnt = 0; cnt < 10; cnt++) {
  1289. if (lgdt3306a_fec_lock_poll(state) == LG3306_UNLOCK) {
  1290. dbg_info("no fec lock!\n");
  1291. return LG3306_UNLOCK;
  1292. }
  1293. msleep(20);
  1294. packet_error = lgdt3306a_get_packet_error(state);
  1295. snr = lgdt3306a_calculate_snr_x100(state);
  1296. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1297. if ((snr >= 1500) && (packet_error < 0xff))
  1298. return LG3306_LOCK;
  1299. }
  1300. dbg_info("not locked!\n");
  1301. return LG3306_UNLOCK;
  1302. }
  1303. static int lgdt3306a_read_status(struct dvb_frontend *fe,
  1304. enum fe_status *status)
  1305. {
  1306. struct lgdt3306a_state *state = fe->demodulator_priv;
  1307. u16 strength = 0;
  1308. int ret = 0;
  1309. if (fe->ops.tuner_ops.get_rf_strength) {
  1310. ret = fe->ops.tuner_ops.get_rf_strength(fe, &strength);
  1311. if (ret == 0)
  1312. dbg_info("strength=%d\n", strength);
  1313. else
  1314. dbg_info("fe->ops.tuner_ops.get_rf_strength() failed\n");
  1315. }
  1316. *status = 0;
  1317. if (lgdt3306a_neverlock_poll(state) == LG3306_NL_LOCK) {
  1318. *status |= FE_HAS_SIGNAL;
  1319. *status |= FE_HAS_CARRIER;
  1320. switch (state->current_modulation) {
  1321. case QAM_256:
  1322. case QAM_64:
  1323. case QAM_AUTO:
  1324. if (lgdt3306a_qam_lock_poll(state) == LG3306_LOCK) {
  1325. *status |= FE_HAS_VITERBI;
  1326. *status |= FE_HAS_SYNC;
  1327. *status |= FE_HAS_LOCK;
  1328. }
  1329. break;
  1330. case VSB_8:
  1331. if (lgdt3306a_vsb_lock_poll(state) == LG3306_LOCK) {
  1332. *status |= FE_HAS_VITERBI;
  1333. *status |= FE_HAS_SYNC;
  1334. *status |= FE_HAS_LOCK;
  1335. ret = lgdt3306a_monitor_vsb(state);
  1336. }
  1337. break;
  1338. default:
  1339. ret = -EINVAL;
  1340. }
  1341. }
  1342. return ret;
  1343. }
  1344. static int lgdt3306a_read_snr(struct dvb_frontend *fe, u16 *snr)
  1345. {
  1346. struct lgdt3306a_state *state = fe->demodulator_priv;
  1347. state->snr = lgdt3306a_calculate_snr_x100(state);
  1348. /* report SNR in dB * 10 */
  1349. *snr = state->snr/10;
  1350. return 0;
  1351. }
  1352. static int lgdt3306a_read_signal_strength(struct dvb_frontend *fe,
  1353. u16 *strength)
  1354. {
  1355. /*
  1356. * Calculate some sort of "strength" from SNR
  1357. */
  1358. struct lgdt3306a_state *state = fe->demodulator_priv;
  1359. u8 val;
  1360. u16 snr; /* snr_x10 */
  1361. int ret;
  1362. u32 ref_snr; /* snr*100 */
  1363. u32 str;
  1364. *strength = 0;
  1365. switch (state->current_modulation) {
  1366. case VSB_8:
  1367. ref_snr = 1600; /* 16dB */
  1368. break;
  1369. case QAM_64:
  1370. case QAM_256:
  1371. case QAM_AUTO:
  1372. /* need to know actual modulation to set proper SNR baseline */
  1373. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  1374. if (lg_chkerr(ret))
  1375. goto fail;
  1376. if(val & 0x04)
  1377. ref_snr = 2800; /* QAM-256 28dB */
  1378. else
  1379. ref_snr = 2200; /* QAM-64 22dB */
  1380. break;
  1381. default:
  1382. return -EINVAL;
  1383. }
  1384. ret = fe->ops.read_snr(fe, &snr);
  1385. if (lg_chkerr(ret))
  1386. goto fail;
  1387. if (state->snr <= (ref_snr - 100))
  1388. str = 0;
  1389. else if (state->snr <= ref_snr)
  1390. str = (0xffff * 65) / 100; /* 65% */
  1391. else {
  1392. str = state->snr - ref_snr;
  1393. str /= 50;
  1394. str += 78; /* 78%-100% */
  1395. if (str > 100)
  1396. str = 100;
  1397. str = (0xffff * str) / 100;
  1398. }
  1399. *strength = (u16)str;
  1400. dbg_info("strength=%u\n", *strength);
  1401. fail:
  1402. return ret;
  1403. }
  1404. /* ------------------------------------------------------------------------ */
  1405. static int lgdt3306a_read_ber(struct dvb_frontend *fe, u32 *ber)
  1406. {
  1407. struct lgdt3306a_state *state = fe->demodulator_priv;
  1408. u32 tmp;
  1409. *ber = 0;
  1410. #if 1
  1411. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1412. * what is the scale of the value?? */
  1413. tmp = read_reg(state, 0x00fc); /* NBERVALUE[24-31] */
  1414. tmp = (tmp << 8) | read_reg(state, 0x00fd); /* NBERVALUE[16-23] */
  1415. tmp = (tmp << 8) | read_reg(state, 0x00fe); /* NBERVALUE[8-15] */
  1416. tmp = (tmp << 8) | read_reg(state, 0x00ff); /* NBERVALUE[0-7] */
  1417. *ber = tmp;
  1418. dbg_info("ber=%u\n", tmp);
  1419. #endif
  1420. return 0;
  1421. }
  1422. static int lgdt3306a_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  1423. {
  1424. struct lgdt3306a_state *state = fe->demodulator_priv;
  1425. *ucblocks = 0;
  1426. #if 1
  1427. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1428. * what happens when value wraps? */
  1429. *ucblocks = read_reg(state, 0x00f4); /* TPIFTPERRCNT[0-7] */
  1430. dbg_info("ucblocks=%u\n", *ucblocks);
  1431. #endif
  1432. return 0;
  1433. }
  1434. static int lgdt3306a_tune(struct dvb_frontend *fe, bool re_tune,
  1435. unsigned int mode_flags, unsigned int *delay,
  1436. enum fe_status *status)
  1437. {
  1438. int ret = 0;
  1439. struct lgdt3306a_state *state = fe->demodulator_priv;
  1440. dbg_info("re_tune=%u\n", re_tune);
  1441. if (re_tune) {
  1442. state->current_frequency = -1; /* force re-tune */
  1443. ret = lgdt3306a_set_parameters(fe);
  1444. if (ret != 0)
  1445. return ret;
  1446. }
  1447. *delay = 125;
  1448. ret = lgdt3306a_read_status(fe, status);
  1449. return ret;
  1450. }
  1451. static int lgdt3306a_get_tune_settings(struct dvb_frontend *fe,
  1452. struct dvb_frontend_tune_settings
  1453. *fe_tune_settings)
  1454. {
  1455. fe_tune_settings->min_delay_ms = 100;
  1456. dbg_info("\n");
  1457. return 0;
  1458. }
  1459. static enum dvbfe_search lgdt3306a_search(struct dvb_frontend *fe)
  1460. {
  1461. enum fe_status status = 0;
  1462. int ret;
  1463. /* set frontend */
  1464. ret = lgdt3306a_set_parameters(fe);
  1465. if (ret)
  1466. goto error;
  1467. ret = lgdt3306a_read_status(fe, &status);
  1468. if (ret)
  1469. goto error;
  1470. /* check if we have a valid signal */
  1471. if (status & FE_HAS_LOCK)
  1472. return DVBFE_ALGO_SEARCH_SUCCESS;
  1473. else
  1474. return DVBFE_ALGO_SEARCH_AGAIN;
  1475. error:
  1476. dbg_info("failed (%d)\n", ret);
  1477. return DVBFE_ALGO_SEARCH_ERROR;
  1478. }
  1479. static void lgdt3306a_release(struct dvb_frontend *fe)
  1480. {
  1481. struct lgdt3306a_state *state = fe->demodulator_priv;
  1482. dbg_info("\n");
  1483. kfree(state);
  1484. }
  1485. static const struct dvb_frontend_ops lgdt3306a_ops;
  1486. struct dvb_frontend *lgdt3306a_attach(const struct lgdt3306a_config *config,
  1487. struct i2c_adapter *i2c_adap)
  1488. {
  1489. struct lgdt3306a_state *state = NULL;
  1490. int ret;
  1491. u8 val;
  1492. dbg_info("(%d-%04x)\n",
  1493. i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
  1494. config ? config->i2c_addr : 0);
  1495. state = kzalloc(sizeof(struct lgdt3306a_state), GFP_KERNEL);
  1496. if (state == NULL)
  1497. goto fail;
  1498. state->cfg = config;
  1499. state->i2c_adap = i2c_adap;
  1500. memcpy(&state->frontend.ops, &lgdt3306a_ops,
  1501. sizeof(struct dvb_frontend_ops));
  1502. state->frontend.demodulator_priv = state;
  1503. /* verify that we're talking to a lg3306a */
  1504. /* FGR - NOTE - there is no obvious ChipId to check; we check
  1505. * some "known" bits after reset, but it's still just a guess */
  1506. ret = lgdt3306a_read_reg(state, 0x0000, &val);
  1507. if (lg_chkerr(ret))
  1508. goto fail;
  1509. if ((val & 0x74) != 0x74) {
  1510. pr_warn("expected 0x74, got 0x%x\n", (val & 0x74));
  1511. #if 0
  1512. /* FIXME - re-enable when we know this is right */
  1513. goto fail;
  1514. #endif
  1515. }
  1516. ret = lgdt3306a_read_reg(state, 0x0001, &val);
  1517. if (lg_chkerr(ret))
  1518. goto fail;
  1519. if ((val & 0xf6) != 0xc6) {
  1520. pr_warn("expected 0xc6, got 0x%x\n", (val & 0xf6));
  1521. #if 0
  1522. /* FIXME - re-enable when we know this is right */
  1523. goto fail;
  1524. #endif
  1525. }
  1526. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  1527. if (lg_chkerr(ret))
  1528. goto fail;
  1529. if ((val & 0x73) != 0x03) {
  1530. pr_warn("expected 0x03, got 0x%x\n", (val & 0x73));
  1531. #if 0
  1532. /* FIXME - re-enable when we know this is right */
  1533. goto fail;
  1534. #endif
  1535. }
  1536. state->current_frequency = -1;
  1537. state->current_modulation = -1;
  1538. lgdt3306a_sleep(state);
  1539. return &state->frontend;
  1540. fail:
  1541. pr_warn("unable to detect LGDT3306A hardware\n");
  1542. kfree(state);
  1543. return NULL;
  1544. }
  1545. EXPORT_SYMBOL(lgdt3306a_attach);
  1546. #ifdef DBG_DUMP
  1547. static const short regtab[] = {
  1548. 0x0000, /* SOFTRSTB 1'b1 1'b1 1'b1 ADCPDB 1'b1 PLLPDB GBBPDB 11111111 */
  1549. 0x0001, /* 1'b1 1'b1 1'b0 1'b0 AUTORPTRS */
  1550. 0x0002, /* NI2CRPTEN 1'b0 1'b0 1'b0 SPECINVAUT */
  1551. 0x0003, /* AGCRFOUT */
  1552. 0x0004, /* ADCSEL1V ADCCNT ADCCNF ADCCNS ADCCLKPLL */
  1553. 0x0005, /* PLLINDIVSE */
  1554. 0x0006, /* PLLCTRL[7:0] 11100001 */
  1555. 0x0007, /* SYSINITWAITTIME[7:0] (msec) 00001000 */
  1556. 0x0008, /* STDOPMODE[7:0] 10000000 */
  1557. 0x0009, /* 1'b0 1'b0 1'b0 STDOPDETTMODE[2:0] STDOPDETCMODE[1:0] 00011110 */
  1558. 0x000a, /* DAFTEN 1'b1 x x SCSYSLOCK */
  1559. 0x000b, /* SCSYSLOCKCHKTIME[7:0] (10msec) 01100100 */
  1560. 0x000d, /* x SAMPLING4 */
  1561. 0x000e, /* SAMFREQ[15:8] 00000000 */
  1562. 0x000f, /* SAMFREQ[7:0] 00000000 */
  1563. 0x0010, /* IFFREQ[15:8] 01100000 */
  1564. 0x0011, /* IFFREQ[7:0] 00000000 */
  1565. 0x0012, /* AGCEN AGCREFMO */
  1566. 0x0013, /* AGCRFFIXB AGCIFFIXB AGCLOCKDETRNGSEL[1:0] 1'b1 1'b0 1'b0 1'b0 11101000 */
  1567. 0x0014, /* AGCFIXVALUE[7:0] 01111111 */
  1568. 0x0015, /* AGCREF[15:8] 00001010 */
  1569. 0x0016, /* AGCREF[7:0] 11100100 */
  1570. 0x0017, /* AGCDELAY[7:0] 00100000 */
  1571. 0x0018, /* AGCRFBW[3:0] AGCIFBW[3:0] 10001000 */
  1572. 0x0019, /* AGCUDOUTMODE[1:0] AGCUDCTRLLEN[1:0] AGCUDCTRL */
  1573. 0x001c, /* 1'b1 PFEN MFEN AICCVSYNC */
  1574. 0x001d, /* 1'b0 1'b1 1'b0 1'b1 AICCVSYNC */
  1575. 0x001e, /* AICCALPHA[3:0] 1'b1 1'b0 1'b1 1'b0 01111010 */
  1576. 0x001f, /* AICCDETTH[19:16] AICCOFFTH[19:16] 00000000 */
  1577. 0x0020, /* AICCDETTH[15:8] 01111100 */
  1578. 0x0021, /* AICCDETTH[7:0] 00000000 */
  1579. 0x0022, /* AICCOFFTH[15:8] 00000101 */
  1580. 0x0023, /* AICCOFFTH[7:0] 11100000 */
  1581. 0x0024, /* AICCOPMODE3[1:0] AICCOPMODE2[1:0] AICCOPMODE1[1:0] AICCOPMODE0[1:0] 00000000 */
  1582. 0x0025, /* AICCFIXFREQ3[23:16] 00000000 */
  1583. 0x0026, /* AICCFIXFREQ3[15:8] 00000000 */
  1584. 0x0027, /* AICCFIXFREQ3[7:0] 00000000 */
  1585. 0x0028, /* AICCFIXFREQ2[23:16] 00000000 */
  1586. 0x0029, /* AICCFIXFREQ2[15:8] 00000000 */
  1587. 0x002a, /* AICCFIXFREQ2[7:0] 00000000 */
  1588. 0x002b, /* AICCFIXFREQ1[23:16] 00000000 */
  1589. 0x002c, /* AICCFIXFREQ1[15:8] 00000000 */
  1590. 0x002d, /* AICCFIXFREQ1[7:0] 00000000 */
  1591. 0x002e, /* AICCFIXFREQ0[23:16] 00000000 */
  1592. 0x002f, /* AICCFIXFREQ0[15:8] 00000000 */
  1593. 0x0030, /* AICCFIXFREQ0[7:0] 00000000 */
  1594. 0x0031, /* 1'b0 1'b1 1'b0 1'b0 x DAGC1STER */
  1595. 0x0032, /* DAGC1STEN DAGC1STER */
  1596. 0x0033, /* DAGC1STREF[15:8] 00001010 */
  1597. 0x0034, /* DAGC1STREF[7:0] 11100100 */
  1598. 0x0035, /* DAGC2NDE */
  1599. 0x0036, /* DAGC2NDREF[15:8] 00001010 */
  1600. 0x0037, /* DAGC2NDREF[7:0] 10000000 */
  1601. 0x0038, /* DAGC2NDLOCKDETRNGSEL[1:0] */
  1602. 0x003d, /* 1'b1 SAMGEARS */
  1603. 0x0040, /* SAMLFGMA */
  1604. 0x0041, /* SAMLFBWM */
  1605. 0x0044, /* 1'b1 CRGEARSHE */
  1606. 0x0045, /* CRLFGMAN */
  1607. 0x0046, /* CFLFBWMA */
  1608. 0x0047, /* CRLFGMAN */
  1609. 0x0048, /* x x x x CRLFGSTEP_VS[3:0] xxxx1001 */
  1610. 0x0049, /* CRLFBWMA */
  1611. 0x004a, /* CRLFBWMA */
  1612. 0x0050, /* 1'b0 1'b1 1'b1 1'b0 MSECALCDA */
  1613. 0x0070, /* TPOUTEN TPIFEN TPCLKOUTE */
  1614. 0x0071, /* TPSENB TPSSOPBITE */
  1615. 0x0073, /* TP47HINS x x CHBERINT PERMODE[1:0] PERINT[1:0] 1xx11100 */
  1616. 0x0075, /* x x x x x IQSWAPCTRL[2:0] xxxxx000 */
  1617. 0x0076, /* NBERCON NBERST NBERPOL NBERWSYN */
  1618. 0x0077, /* x NBERLOSTTH[2:0] NBERACQTH[3:0] x0000000 */
  1619. 0x0078, /* NBERPOLY[31:24] 00000000 */
  1620. 0x0079, /* NBERPOLY[23:16] 00000000 */
  1621. 0x007a, /* NBERPOLY[15:8] 00000000 */
  1622. 0x007b, /* NBERPOLY[7:0] 00000000 */
  1623. 0x007c, /* NBERPED[31:24] 00000000 */
  1624. 0x007d, /* NBERPED[23:16] 00000000 */
  1625. 0x007e, /* NBERPED[15:8] 00000000 */
  1626. 0x007f, /* NBERPED[7:0] 00000000 */
  1627. 0x0080, /* x AGCLOCK DAGCLOCK SYSLOCK x x NEVERLOCK[1:0] */
  1628. 0x0085, /* SPECINVST */
  1629. 0x0088, /* SYSLOCKTIME[15:8] */
  1630. 0x0089, /* SYSLOCKTIME[7:0] */
  1631. 0x008c, /* FECLOCKTIME[15:8] */
  1632. 0x008d, /* FECLOCKTIME[7:0] */
  1633. 0x008e, /* AGCACCOUT[15:8] */
  1634. 0x008f, /* AGCACCOUT[7:0] */
  1635. 0x0090, /* AICCREJSTATUS[3:0] AICCREJBUSY[3:0] */
  1636. 0x0091, /* AICCVSYNC */
  1637. 0x009c, /* CARRFREQOFFSET[15:8] */
  1638. 0x009d, /* CARRFREQOFFSET[7:0] */
  1639. 0x00a1, /* SAMFREQOFFSET[23:16] */
  1640. 0x00a2, /* SAMFREQOFFSET[15:8] */
  1641. 0x00a3, /* SAMFREQOFFSET[7:0] */
  1642. 0x00a6, /* SYNCLOCK SYNCLOCKH */
  1643. #if 0 /* covered elsewhere */
  1644. 0x00e8, /* CONSTPWR[15:8] */
  1645. 0x00e9, /* CONSTPWR[7:0] */
  1646. 0x00ea, /* BMSE[15:8] */
  1647. 0x00eb, /* BMSE[7:0] */
  1648. 0x00ec, /* MSE[15:8] */
  1649. 0x00ed, /* MSE[7:0] */
  1650. 0x00ee, /* CONSTI[7:0] */
  1651. 0x00ef, /* CONSTQ[7:0] */
  1652. #endif
  1653. 0x00f4, /* TPIFTPERRCNT[7:0] */
  1654. 0x00f5, /* TPCORREC */
  1655. 0x00f6, /* VBBER[15:8] */
  1656. 0x00f7, /* VBBER[7:0] */
  1657. 0x00f8, /* VABER[15:8] */
  1658. 0x00f9, /* VABER[7:0] */
  1659. 0x00fa, /* TPERRCNT[7:0] */
  1660. 0x00fb, /* NBERLOCK x x x x x x x */
  1661. 0x00fc, /* NBERVALUE[31:24] */
  1662. 0x00fd, /* NBERVALUE[23:16] */
  1663. 0x00fe, /* NBERVALUE[15:8] */
  1664. 0x00ff, /* NBERVALUE[7:0] */
  1665. 0x1000, /* 1'b0 WODAGCOU */
  1666. 0x1005, /* x x 1'b1 1'b1 x SRD_Q_QM */
  1667. 0x1009, /* SRDWAITTIME[7:0] (10msec) 00100011 */
  1668. 0x100a, /* SRDWAITTIME_CQS[7:0] (msec) 01100100 */
  1669. 0x101a, /* x 1'b1 1'b0 1'b0 x QMDQAMMODE[2:0] x100x010 */
  1670. 0x1036, /* 1'b0 1'b1 1'b0 1'b0 SAMGSEND_CQS[3:0] 01001110 */
  1671. 0x103c, /* SAMGSAUTOSTL_V[3:0] SAMGSAUTOEDL_V[3:0] 01000110 */
  1672. 0x103d, /* 1'b1 1'b1 SAMCNORMBP_V[1:0] 1'b0 1'b0 SAMMODESEL_V[1:0] 11100001 */
  1673. 0x103f, /* SAMZTEDSE */
  1674. 0x105d, /* EQSTATUSE */
  1675. 0x105f, /* x PMAPG2_V[2:0] x DMAPG2_V[2:0] x001x011 */
  1676. 0x1060, /* 1'b1 EQSTATUSE */
  1677. 0x1061, /* CRMAPBWSTL_V[3:0] CRMAPBWEDL_V[3:0] 00000100 */
  1678. 0x1065, /* 1'b0 x CRMODE_V[1:0] 1'b1 x 1'b1 x 0x111x1x */
  1679. 0x1066, /* 1'b0 1'b0 1'b1 1'b0 1'b1 PNBOOSTSE */
  1680. 0x1068, /* CREPHNGAIN2_V[3:0] CREPHNPBW_V[3:0] 10010001 */
  1681. 0x106e, /* x x x x x CREPHNEN_ */
  1682. 0x106f, /* CREPHNTH_V[7:0] 00010101 */
  1683. 0x1072, /* CRSWEEPN */
  1684. 0x1073, /* CRPGAIN_V[3:0] x x 1'b1 1'b1 1001xx11 */
  1685. 0x1074, /* CRPBW_V[3:0] x x 1'b1 1'b1 0001xx11 */
  1686. 0x1080, /* DAFTSTATUS[1:0] x x x x x x */
  1687. 0x1081, /* SRDSTATUS[1:0] x x x x x SRDLOCK */
  1688. 0x10a9, /* EQSTATUS_CQS[1:0] x x x x x x */
  1689. 0x10b7, /* EQSTATUS_V[1:0] x x x x x x */
  1690. #if 0 /* SMART_ANT */
  1691. 0x1f00, /* MODEDETE */
  1692. 0x1f01, /* x x x x x x x SFNRST xxxxxxx0 */
  1693. 0x1f03, /* NUMOFANT[7:0] 10000000 */
  1694. 0x1f04, /* x SELMASK[6:0] x0000000 */
  1695. 0x1f05, /* x SETMASK[6:0] x0000000 */
  1696. 0x1f06, /* x TXDATA[6:0] x0000000 */
  1697. 0x1f07, /* x CHNUMBER[6:0] x0000000 */
  1698. 0x1f09, /* AGCTIME[23:16] 10011000 */
  1699. 0x1f0a, /* AGCTIME[15:8] 10010110 */
  1700. 0x1f0b, /* AGCTIME[7:0] 10000000 */
  1701. 0x1f0c, /* ANTTIME[31:24] 00000000 */
  1702. 0x1f0d, /* ANTTIME[23:16] 00000011 */
  1703. 0x1f0e, /* ANTTIME[15:8] 10010000 */
  1704. 0x1f0f, /* ANTTIME[7:0] 10010000 */
  1705. 0x1f11, /* SYNCTIME[23:16] 10011000 */
  1706. 0x1f12, /* SYNCTIME[15:8] 10010110 */
  1707. 0x1f13, /* SYNCTIME[7:0] 10000000 */
  1708. 0x1f14, /* SNRTIME[31:24] 00000001 */
  1709. 0x1f15, /* SNRTIME[23:16] 01111101 */
  1710. 0x1f16, /* SNRTIME[15:8] 01111000 */
  1711. 0x1f17, /* SNRTIME[7:0] 01000000 */
  1712. 0x1f19, /* FECTIME[23:16] 00000000 */
  1713. 0x1f1a, /* FECTIME[15:8] 01110010 */
  1714. 0x1f1b, /* FECTIME[7:0] 01110000 */
  1715. 0x1f1d, /* FECTHD[7:0] 00000011 */
  1716. 0x1f1f, /* SNRTHD[23:16] 00001000 */
  1717. 0x1f20, /* SNRTHD[15:8] 01111111 */
  1718. 0x1f21, /* SNRTHD[7:0] 10000101 */
  1719. 0x1f80, /* IRQFLG x x SFSDRFLG MODEBFLG SAVEFLG SCANFLG TRACKFLG */
  1720. 0x1f81, /* x SYNCCON SNRCON FECCON x STDBUSY SYNCRST AGCFZCO */
  1721. 0x1f82, /* x x x SCANOPCD[4:0] */
  1722. 0x1f83, /* x x x x MAINOPCD[3:0] */
  1723. 0x1f84, /* x x RXDATA[13:8] */
  1724. 0x1f85, /* RXDATA[7:0] */
  1725. 0x1f86, /* x x SDTDATA[13:8] */
  1726. 0x1f87, /* SDTDATA[7:0] */
  1727. 0x1f89, /* ANTSNR[23:16] */
  1728. 0x1f8a, /* ANTSNR[15:8] */
  1729. 0x1f8b, /* ANTSNR[7:0] */
  1730. 0x1f8c, /* x x x x ANTFEC[13:8] */
  1731. 0x1f8d, /* ANTFEC[7:0] */
  1732. 0x1f8e, /* MAXCNT[7:0] */
  1733. 0x1f8f, /* SCANCNT[7:0] */
  1734. 0x1f91, /* MAXPW[23:16] */
  1735. 0x1f92, /* MAXPW[15:8] */
  1736. 0x1f93, /* MAXPW[7:0] */
  1737. 0x1f95, /* CURPWMSE[23:16] */
  1738. 0x1f96, /* CURPWMSE[15:8] */
  1739. 0x1f97, /* CURPWMSE[7:0] */
  1740. #endif /* SMART_ANT */
  1741. 0x211f, /* 1'b1 1'b1 1'b1 CIRQEN x x 1'b0 1'b0 1111xx00 */
  1742. 0x212a, /* EQAUTOST */
  1743. 0x2122, /* CHFAST[7:0] 01100000 */
  1744. 0x212b, /* FFFSTEP_V[3:0] x FBFSTEP_V[2:0] 0001x001 */
  1745. 0x212c, /* PHDEROTBWSEL[3:0] 1'b1 1'b1 1'b1 1'b0 10001110 */
  1746. 0x212d, /* 1'b1 1'b1 1'b1 1'b1 x x TPIFLOCKS */
  1747. 0x2135, /* DYNTRACKFDEQ[3:0] x 1'b0 1'b0 1'b0 1010x000 */
  1748. 0x2141, /* TRMODE[1:0] 1'b1 1'b1 1'b0 1'b1 1'b1 1'b1 01110111 */
  1749. 0x2162, /* AICCCTRLE */
  1750. 0x2173, /* PHNCNFCNT[7:0] 00000100 */
  1751. 0x2179, /* 1'b0 1'b0 1'b0 1'b1 x BADSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1752. 0x217a, /* 1'b0 1'b0 1'b0 1'b1 x BADSLOWSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1753. 0x217e, /* CNFCNTTPIF[7:0] 00001000 */
  1754. 0x217f, /* TPERRCNTTPIF[7:0] 00000001 */
  1755. 0x2180, /* x x x x x x FBDLYCIR[9:8] */
  1756. 0x2181, /* FBDLYCIR[7:0] */
  1757. 0x2185, /* MAXPWRMAIN[7:0] */
  1758. 0x2191, /* NCOMBDET x x x x x x x */
  1759. 0x2199, /* x MAINSTRON */
  1760. 0x219a, /* FFFEQSTEPOUT_V[3:0] FBFSTEPOUT_V[2:0] */
  1761. 0x21a1, /* x x SNRREF[5:0] */
  1762. 0x2845, /* 1'b0 1'b1 x x FFFSTEP_CQS[1:0] FFFCENTERTAP[1:0] 01xx1110 */
  1763. 0x2846, /* 1'b0 x 1'b0 1'b1 FBFSTEP_CQS[1:0] 1'b1 1'b0 0x011110 */
  1764. 0x2847, /* ENNOSIGDE */
  1765. 0x2849, /* 1'b1 1'b1 NOUSENOSI */
  1766. 0x284a, /* EQINITWAITTIME[7:0] 01100100 */
  1767. 0x3000, /* 1'b1 1'b1 1'b1 x x x 1'b0 RPTRSTM */
  1768. 0x3001, /* RPTRSTWAITTIME[7:0] (100msec) 00110010 */
  1769. 0x3031, /* FRAMELOC */
  1770. 0x3032, /* 1'b1 1'b0 1'b0 1'b0 x x FRAMELOCKMODE_CQS[1:0] 1000xx11 */
  1771. 0x30a9, /* VDLOCK_Q FRAMELOCK */
  1772. 0x30aa, /* MPEGLOCK */
  1773. };
  1774. #define numDumpRegs (ARRAY_SIZE(regtab))
  1775. static u8 regval1[numDumpRegs] = {0, };
  1776. static u8 regval2[numDumpRegs] = {0, };
  1777. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state)
  1778. {
  1779. memset(regval2, 0xff, sizeof(regval2));
  1780. lgdt3306a_DumpRegs(state);
  1781. }
  1782. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state)
  1783. {
  1784. int i;
  1785. int sav_debug = debug;
  1786. if ((debug & DBG_DUMP) == 0)
  1787. return;
  1788. debug &= ~DBG_REG; /* suppress DBG_REG during reg dump */
  1789. lg_debug("\n");
  1790. for (i = 0; i < numDumpRegs; i++) {
  1791. lgdt3306a_read_reg(state, regtab[i], &regval1[i]);
  1792. if (regval1[i] != regval2[i]) {
  1793. lg_debug(" %04X = %02X\n", regtab[i], regval1[i]);
  1794. regval2[i] = regval1[i];
  1795. }
  1796. }
  1797. debug = sav_debug;
  1798. }
  1799. #endif /* DBG_DUMP */
  1800. static const struct dvb_frontend_ops lgdt3306a_ops = {
  1801. .delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
  1802. .info = {
  1803. .name = "LG Electronics LGDT3306A VSB/QAM Frontend",
  1804. .frequency_min_hz = 54 * MHz,
  1805. .frequency_max_hz = 858 * MHz,
  1806. .frequency_stepsize_hz = 62500,
  1807. .caps = FE_CAN_QAM_AUTO | FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  1808. },
  1809. .i2c_gate_ctrl = lgdt3306a_i2c_gate_ctrl,
  1810. .init = lgdt3306a_init,
  1811. .sleep = lgdt3306a_fe_sleep,
  1812. /* if this is set, it overrides the default swzigzag */
  1813. .tune = lgdt3306a_tune,
  1814. .set_frontend = lgdt3306a_set_parameters,
  1815. .get_frontend = lgdt3306a_get_frontend,
  1816. .get_frontend_algo = lgdt3306a_get_frontend_algo,
  1817. .get_tune_settings = lgdt3306a_get_tune_settings,
  1818. .read_status = lgdt3306a_read_status,
  1819. .read_ber = lgdt3306a_read_ber,
  1820. .read_signal_strength = lgdt3306a_read_signal_strength,
  1821. .read_snr = lgdt3306a_read_snr,
  1822. .read_ucblocks = lgdt3306a_read_ucblocks,
  1823. .release = lgdt3306a_release,
  1824. .ts_bus_ctrl = lgdt3306a_ts_bus_ctrl,
  1825. .search = lgdt3306a_search,
  1826. };
  1827. static int lgdt3306a_select(struct i2c_mux_core *muxc, u32 chan)
  1828. {
  1829. struct i2c_client *client = i2c_mux_priv(muxc);
  1830. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1831. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 1);
  1832. }
  1833. static int lgdt3306a_deselect(struct i2c_mux_core *muxc, u32 chan)
  1834. {
  1835. struct i2c_client *client = i2c_mux_priv(muxc);
  1836. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1837. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 0);
  1838. }
  1839. static int lgdt3306a_probe(struct i2c_client *client,
  1840. const struct i2c_device_id *id)
  1841. {
  1842. struct lgdt3306a_config *config;
  1843. struct lgdt3306a_state *state;
  1844. struct dvb_frontend *fe;
  1845. int ret;
  1846. config = kmemdup(client->dev.platform_data,
  1847. sizeof(struct lgdt3306a_config), GFP_KERNEL);
  1848. if (config == NULL) {
  1849. ret = -ENOMEM;
  1850. goto fail;
  1851. }
  1852. config->i2c_addr = client->addr;
  1853. fe = lgdt3306a_attach(config, client->adapter);
  1854. if (fe == NULL) {
  1855. ret = -ENODEV;
  1856. goto err_fe;
  1857. }
  1858. i2c_set_clientdata(client, fe->demodulator_priv);
  1859. state = fe->demodulator_priv;
  1860. state->frontend.ops.release = NULL;
  1861. /* create mux i2c adapter for tuner */
  1862. state->muxc = i2c_mux_alloc(client->adapter, &client->dev,
  1863. 1, 0, I2C_MUX_LOCKED,
  1864. lgdt3306a_select, lgdt3306a_deselect);
  1865. if (!state->muxc) {
  1866. ret = -ENOMEM;
  1867. goto err_kfree;
  1868. }
  1869. state->muxc->priv = client;
  1870. ret = i2c_mux_add_adapter(state->muxc, 0, 0, 0);
  1871. if (ret)
  1872. goto err_kfree;
  1873. /* create dvb_frontend */
  1874. fe->ops.i2c_gate_ctrl = NULL;
  1875. *config->i2c_adapter = state->muxc->adapter[0];
  1876. *config->fe = fe;
  1877. dev_info(&client->dev, "LG Electronics LGDT3306A successfully identified\n");
  1878. return 0;
  1879. err_kfree:
  1880. kfree(state);
  1881. err_fe:
  1882. kfree(config);
  1883. fail:
  1884. dev_warn(&client->dev, "probe failed = %d\n", ret);
  1885. return ret;
  1886. }
  1887. static int lgdt3306a_remove(struct i2c_client *client)
  1888. {
  1889. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1890. i2c_mux_del_adapters(state->muxc);
  1891. state->frontend.ops.release = NULL;
  1892. state->frontend.demodulator_priv = NULL;
  1893. kfree(state->cfg);
  1894. kfree(state);
  1895. return 0;
  1896. }
  1897. static const struct i2c_device_id lgdt3306a_id_table[] = {
  1898. {"lgdt3306a", 0},
  1899. {}
  1900. };
  1901. MODULE_DEVICE_TABLE(i2c, lgdt3306a_id_table);
  1902. static struct i2c_driver lgdt3306a_driver = {
  1903. .driver = {
  1904. .name = "lgdt3306a",
  1905. .suppress_bind_attrs = true,
  1906. },
  1907. .probe = lgdt3306a_probe,
  1908. .remove = lgdt3306a_remove,
  1909. .id_table = lgdt3306a_id_table,
  1910. };
  1911. module_i2c_driver(lgdt3306a_driver);
  1912. MODULE_DESCRIPTION("LG Electronics LGDT3306A ATSC/QAM-B Demodulator Driver");
  1913. MODULE_AUTHOR("Fred Richter <frichter@hauppauge.com>");
  1914. MODULE_LICENSE("GPL");
  1915. MODULE_VERSION("0.2");