drxd_firm.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * drxd_firm.h
  4. *
  5. * Copyright (C) 2006-2007 Micronas
  6. */
  7. #ifndef _DRXD_FIRM_H_
  8. #define _DRXD_FIRM_H_
  9. #include <linux/types.h>
  10. #include "drxd_map_firm.h"
  11. #define VERSION_MAJOR 1
  12. #define VERSION_MINOR 4
  13. #define VERSION_PATCH 23
  14. #define HI_TR_FUNC_ADDR HI_IF_RAM_USR_BEGIN__A
  15. #define DRXD_MAX_RETRIES (1000)
  16. #define HI_I2C_DELAY 84
  17. #define HI_I2C_BRIDGE_DELAY 750
  18. #define EQ_TD_TPS_PWR_UNKNOWN 0x00C0 /* Unknown configurations */
  19. #define EQ_TD_TPS_PWR_QPSK 0x016a
  20. #define EQ_TD_TPS_PWR_QAM16_ALPHAN 0x0195
  21. #define EQ_TD_TPS_PWR_QAM16_ALPHA1 0x0195
  22. #define EQ_TD_TPS_PWR_QAM16_ALPHA2 0x011E
  23. #define EQ_TD_TPS_PWR_QAM16_ALPHA4 0x01CE
  24. #define EQ_TD_TPS_PWR_QAM64_ALPHAN 0x019F
  25. #define EQ_TD_TPS_PWR_QAM64_ALPHA1 0x019F
  26. #define EQ_TD_TPS_PWR_QAM64_ALPHA2 0x00F8
  27. #define EQ_TD_TPS_PWR_QAM64_ALPHA4 0x014D
  28. #define DRXD_DEF_AG_PWD_CONSUMER 0x000E
  29. #define DRXD_DEF_AG_PWD_PRO 0x0000
  30. #define DRXD_DEF_AG_AGC_SIO 0x0000
  31. #define DRXD_FE_CTRL_MAX 1023
  32. #define DRXD_OSCDEV_DO_SCAN (16)
  33. #define DRXD_OSCDEV_DONT_SCAN (0)
  34. #define DRXD_OSCDEV_STEP (275)
  35. #define DRXD_SCAN_TIMEOUT (650)
  36. #define DRXD_BANDWIDTH_8MHZ_IN_HZ (0x8B8249L)
  37. #define DRXD_BANDWIDTH_7MHZ_IN_HZ (0x7A1200L)
  38. #define DRXD_BANDWIDTH_6MHZ_IN_HZ (0x68A1B6L)
  39. #define IRLEN_COARSE_8K (10)
  40. #define IRLEN_FINE_8K (10)
  41. #define IRLEN_COARSE_2K (7)
  42. #define IRLEN_FINE_2K (9)
  43. #define DIFF_INVALID (511)
  44. #define DIFF_TARGET (4)
  45. #define DIFF_MARGIN (1)
  46. extern u8 DRXD_InitAtomicRead[];
  47. extern u8 DRXD_HiI2cPatch_1[];
  48. extern u8 DRXD_HiI2cPatch_3[];
  49. extern u8 DRXD_InitSC[];
  50. extern u8 DRXD_ResetCEFR[];
  51. extern u8 DRXD_InitFEA2_1[];
  52. extern u8 DRXD_InitFEA2_2[];
  53. extern u8 DRXD_InitCPA2[];
  54. extern u8 DRXD_InitCEA2[];
  55. extern u8 DRXD_InitEQA2[];
  56. extern u8 DRXD_InitECA2[];
  57. extern u8 DRXD_ResetECA2[];
  58. extern u8 DRXD_ResetECRAM[];
  59. extern u8 DRXD_A2_microcode[];
  60. extern u32 DRXD_A2_microcode_length;
  61. extern u8 DRXD_InitFEB1_1[];
  62. extern u8 DRXD_InitFEB1_2[];
  63. extern u8 DRXD_InitCPB1[];
  64. extern u8 DRXD_InitCEB1[];
  65. extern u8 DRXD_InitEQB1[];
  66. extern u8 DRXD_InitECB1[];
  67. extern u8 DRXD_InitDiversityFront[];
  68. extern u8 DRXD_InitDiversityEnd[];
  69. extern u8 DRXD_DisableDiversity[];
  70. extern u8 DRXD_StartDiversityFront[];
  71. extern u8 DRXD_StartDiversityEnd[];
  72. extern u8 DRXD_DiversityDelay8MHZ[];
  73. extern u8 DRXD_DiversityDelay6MHZ[];
  74. extern u8 DRXD_B1_microcode[];
  75. extern u32 DRXD_B1_microcode_length;
  76. #endif