sun4i-ss-core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * sun4i-ss-core.c - hardware cryptographic accelerator for Allwinner A20 SoC
  4. *
  5. * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
  6. *
  7. * Core file which registers crypto algorithms supported by the SS.
  8. *
  9. * You could find a link for the datasheet in Documentation/arm/sunxi.rst
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/crypto.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <crypto/scatterwalk.h>
  18. #include <linux/scatterlist.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/delay.h>
  21. #include <linux/reset.h>
  22. #include "sun4i-ss.h"
  23. static struct sun4i_ss_alg_template ss_algs[] = {
  24. { .type = CRYPTO_ALG_TYPE_AHASH,
  25. .mode = SS_OP_MD5,
  26. .alg.hash = {
  27. .init = sun4i_hash_init,
  28. .update = sun4i_hash_update,
  29. .final = sun4i_hash_final,
  30. .finup = sun4i_hash_finup,
  31. .digest = sun4i_hash_digest,
  32. .export = sun4i_hash_export_md5,
  33. .import = sun4i_hash_import_md5,
  34. .halg = {
  35. .digestsize = MD5_DIGEST_SIZE,
  36. .statesize = sizeof(struct md5_state),
  37. .base = {
  38. .cra_name = "md5",
  39. .cra_driver_name = "md5-sun4i-ss",
  40. .cra_priority = 300,
  41. .cra_alignmask = 3,
  42. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  43. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  44. .cra_module = THIS_MODULE,
  45. .cra_init = sun4i_hash_crainit
  46. }
  47. }
  48. }
  49. },
  50. { .type = CRYPTO_ALG_TYPE_AHASH,
  51. .mode = SS_OP_SHA1,
  52. .alg.hash = {
  53. .init = sun4i_hash_init,
  54. .update = sun4i_hash_update,
  55. .final = sun4i_hash_final,
  56. .finup = sun4i_hash_finup,
  57. .digest = sun4i_hash_digest,
  58. .export = sun4i_hash_export_sha1,
  59. .import = sun4i_hash_import_sha1,
  60. .halg = {
  61. .digestsize = SHA1_DIGEST_SIZE,
  62. .statesize = sizeof(struct sha1_state),
  63. .base = {
  64. .cra_name = "sha1",
  65. .cra_driver_name = "sha1-sun4i-ss",
  66. .cra_priority = 300,
  67. .cra_alignmask = 3,
  68. .cra_blocksize = SHA1_BLOCK_SIZE,
  69. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  70. .cra_module = THIS_MODULE,
  71. .cra_init = sun4i_hash_crainit
  72. }
  73. }
  74. }
  75. },
  76. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  77. .alg.crypto = {
  78. .setkey = sun4i_ss_aes_setkey,
  79. .encrypt = sun4i_ss_cbc_aes_encrypt,
  80. .decrypt = sun4i_ss_cbc_aes_decrypt,
  81. .min_keysize = AES_MIN_KEY_SIZE,
  82. .max_keysize = AES_MAX_KEY_SIZE,
  83. .ivsize = AES_BLOCK_SIZE,
  84. .base = {
  85. .cra_name = "cbc(aes)",
  86. .cra_driver_name = "cbc-aes-sun4i-ss",
  87. .cra_priority = 300,
  88. .cra_blocksize = AES_BLOCK_SIZE,
  89. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  90. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  91. .cra_module = THIS_MODULE,
  92. .cra_alignmask = 3,
  93. .cra_init = sun4i_ss_cipher_init,
  94. .cra_exit = sun4i_ss_cipher_exit,
  95. }
  96. }
  97. },
  98. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  99. .alg.crypto = {
  100. .setkey = sun4i_ss_aes_setkey,
  101. .encrypt = sun4i_ss_ecb_aes_encrypt,
  102. .decrypt = sun4i_ss_ecb_aes_decrypt,
  103. .min_keysize = AES_MIN_KEY_SIZE,
  104. .max_keysize = AES_MAX_KEY_SIZE,
  105. .base = {
  106. .cra_name = "ecb(aes)",
  107. .cra_driver_name = "ecb-aes-sun4i-ss",
  108. .cra_priority = 300,
  109. .cra_blocksize = AES_BLOCK_SIZE,
  110. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  111. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  112. .cra_module = THIS_MODULE,
  113. .cra_alignmask = 3,
  114. .cra_init = sun4i_ss_cipher_init,
  115. .cra_exit = sun4i_ss_cipher_exit,
  116. }
  117. }
  118. },
  119. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  120. .alg.crypto = {
  121. .setkey = sun4i_ss_des_setkey,
  122. .encrypt = sun4i_ss_cbc_des_encrypt,
  123. .decrypt = sun4i_ss_cbc_des_decrypt,
  124. .min_keysize = DES_KEY_SIZE,
  125. .max_keysize = DES_KEY_SIZE,
  126. .ivsize = DES_BLOCK_SIZE,
  127. .base = {
  128. .cra_name = "cbc(des)",
  129. .cra_driver_name = "cbc-des-sun4i-ss",
  130. .cra_priority = 300,
  131. .cra_blocksize = DES_BLOCK_SIZE,
  132. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  133. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  134. .cra_module = THIS_MODULE,
  135. .cra_alignmask = 3,
  136. .cra_init = sun4i_ss_cipher_init,
  137. .cra_exit = sun4i_ss_cipher_exit,
  138. }
  139. }
  140. },
  141. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  142. .alg.crypto = {
  143. .setkey = sun4i_ss_des_setkey,
  144. .encrypt = sun4i_ss_ecb_des_encrypt,
  145. .decrypt = sun4i_ss_ecb_des_decrypt,
  146. .min_keysize = DES_KEY_SIZE,
  147. .max_keysize = DES_KEY_SIZE,
  148. .base = {
  149. .cra_name = "ecb(des)",
  150. .cra_driver_name = "ecb-des-sun4i-ss",
  151. .cra_priority = 300,
  152. .cra_blocksize = DES_BLOCK_SIZE,
  153. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  154. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  155. .cra_module = THIS_MODULE,
  156. .cra_alignmask = 3,
  157. .cra_init = sun4i_ss_cipher_init,
  158. .cra_exit = sun4i_ss_cipher_exit,
  159. }
  160. }
  161. },
  162. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  163. .alg.crypto = {
  164. .setkey = sun4i_ss_des3_setkey,
  165. .encrypt = sun4i_ss_cbc_des3_encrypt,
  166. .decrypt = sun4i_ss_cbc_des3_decrypt,
  167. .min_keysize = DES3_EDE_KEY_SIZE,
  168. .max_keysize = DES3_EDE_KEY_SIZE,
  169. .ivsize = DES3_EDE_BLOCK_SIZE,
  170. .base = {
  171. .cra_name = "cbc(des3_ede)",
  172. .cra_driver_name = "cbc-des3-sun4i-ss",
  173. .cra_priority = 300,
  174. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  175. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  176. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  177. .cra_module = THIS_MODULE,
  178. .cra_alignmask = 3,
  179. .cra_init = sun4i_ss_cipher_init,
  180. .cra_exit = sun4i_ss_cipher_exit,
  181. }
  182. }
  183. },
  184. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  185. .alg.crypto = {
  186. .setkey = sun4i_ss_des3_setkey,
  187. .encrypt = sun4i_ss_ecb_des3_encrypt,
  188. .decrypt = sun4i_ss_ecb_des3_decrypt,
  189. .min_keysize = DES3_EDE_KEY_SIZE,
  190. .max_keysize = DES3_EDE_KEY_SIZE,
  191. .base = {
  192. .cra_name = "ecb(des3_ede)",
  193. .cra_driver_name = "ecb-des3-sun4i-ss",
  194. .cra_priority = 300,
  195. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  196. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | CRYPTO_ALG_NEED_FALLBACK,
  197. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  198. .cra_module = THIS_MODULE,
  199. .cra_alignmask = 3,
  200. .cra_init = sun4i_ss_cipher_init,
  201. .cra_exit = sun4i_ss_cipher_exit,
  202. }
  203. }
  204. },
  205. #ifdef CONFIG_CRYPTO_DEV_SUN4I_SS_PRNG
  206. {
  207. .type = CRYPTO_ALG_TYPE_RNG,
  208. .alg.rng = {
  209. .base = {
  210. .cra_name = "stdrng",
  211. .cra_driver_name = "sun4i_ss_rng",
  212. .cra_priority = 300,
  213. .cra_ctxsize = 0,
  214. .cra_module = THIS_MODULE,
  215. },
  216. .generate = sun4i_ss_prng_generate,
  217. .seed = sun4i_ss_prng_seed,
  218. .seedsize = SS_SEED_LEN / BITS_PER_BYTE,
  219. }
  220. },
  221. #endif
  222. };
  223. static int sun4i_ss_probe(struct platform_device *pdev)
  224. {
  225. u32 v;
  226. int err, i;
  227. unsigned long cr;
  228. const unsigned long cr_ahb = 24 * 1000 * 1000;
  229. const unsigned long cr_mod = 150 * 1000 * 1000;
  230. struct sun4i_ss_ctx *ss;
  231. if (!pdev->dev.of_node)
  232. return -ENODEV;
  233. ss = devm_kzalloc(&pdev->dev, sizeof(*ss), GFP_KERNEL);
  234. if (!ss)
  235. return -ENOMEM;
  236. ss->base = devm_platform_ioremap_resource(pdev, 0);
  237. if (IS_ERR(ss->base)) {
  238. dev_err(&pdev->dev, "Cannot request MMIO\n");
  239. return PTR_ERR(ss->base);
  240. }
  241. ss->ssclk = devm_clk_get(&pdev->dev, "mod");
  242. if (IS_ERR(ss->ssclk)) {
  243. err = PTR_ERR(ss->ssclk);
  244. dev_err(&pdev->dev, "Cannot get SS clock err=%d\n", err);
  245. return err;
  246. }
  247. dev_dbg(&pdev->dev, "clock ss acquired\n");
  248. ss->busclk = devm_clk_get(&pdev->dev, "ahb");
  249. if (IS_ERR(ss->busclk)) {
  250. err = PTR_ERR(ss->busclk);
  251. dev_err(&pdev->dev, "Cannot get AHB SS clock err=%d\n", err);
  252. return err;
  253. }
  254. dev_dbg(&pdev->dev, "clock ahb_ss acquired\n");
  255. ss->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
  256. if (IS_ERR(ss->reset)) {
  257. if (PTR_ERR(ss->reset) == -EPROBE_DEFER)
  258. return PTR_ERR(ss->reset);
  259. dev_info(&pdev->dev, "no reset control found\n");
  260. ss->reset = NULL;
  261. }
  262. /* Enable both clocks */
  263. err = clk_prepare_enable(ss->busclk);
  264. if (err) {
  265. dev_err(&pdev->dev, "Cannot prepare_enable busclk\n");
  266. return err;
  267. }
  268. err = clk_prepare_enable(ss->ssclk);
  269. if (err) {
  270. dev_err(&pdev->dev, "Cannot prepare_enable ssclk\n");
  271. goto error_ssclk;
  272. }
  273. /*
  274. * Check that clock have the correct rates given in the datasheet
  275. * Try to set the clock to the maximum allowed
  276. */
  277. err = clk_set_rate(ss->ssclk, cr_mod);
  278. if (err) {
  279. dev_err(&pdev->dev, "Cannot set clock rate to ssclk\n");
  280. goto error_clk;
  281. }
  282. /* Deassert reset if we have a reset control */
  283. if (ss->reset) {
  284. err = reset_control_deassert(ss->reset);
  285. if (err) {
  286. dev_err(&pdev->dev, "Cannot deassert reset control\n");
  287. goto error_clk;
  288. }
  289. }
  290. /*
  291. * The only impact on clocks below requirement are bad performance,
  292. * so do not print "errors"
  293. * warn on Overclocked clocks
  294. */
  295. cr = clk_get_rate(ss->busclk);
  296. if (cr >= cr_ahb)
  297. dev_dbg(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  298. cr, cr / 1000000, cr_ahb);
  299. else
  300. dev_warn(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  301. cr, cr / 1000000, cr_ahb);
  302. cr = clk_get_rate(ss->ssclk);
  303. if (cr <= cr_mod)
  304. if (cr < cr_mod)
  305. dev_warn(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  306. cr, cr / 1000000, cr_mod);
  307. else
  308. dev_dbg(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  309. cr, cr / 1000000, cr_mod);
  310. else
  311. dev_warn(&pdev->dev, "Clock ss is at %lu (%lu MHz) (must be <= %lu)\n",
  312. cr, cr / 1000000, cr_mod);
  313. /*
  314. * Datasheet named it "Die Bonding ID"
  315. * I expect to be a sort of Security System Revision number.
  316. * Since the A80 seems to have an other version of SS
  317. * this info could be useful
  318. */
  319. writel(SS_ENABLED, ss->base + SS_CTL);
  320. v = readl(ss->base + SS_CTL);
  321. v >>= 16;
  322. v &= 0x07;
  323. dev_info(&pdev->dev, "Die ID %d\n", v);
  324. writel(0, ss->base + SS_CTL);
  325. ss->dev = &pdev->dev;
  326. spin_lock_init(&ss->slock);
  327. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  328. ss_algs[i].ss = ss;
  329. switch (ss_algs[i].type) {
  330. case CRYPTO_ALG_TYPE_SKCIPHER:
  331. err = crypto_register_skcipher(&ss_algs[i].alg.crypto);
  332. if (err) {
  333. dev_err(ss->dev, "Fail to register %s\n",
  334. ss_algs[i].alg.crypto.base.cra_name);
  335. goto error_alg;
  336. }
  337. break;
  338. case CRYPTO_ALG_TYPE_AHASH:
  339. err = crypto_register_ahash(&ss_algs[i].alg.hash);
  340. if (err) {
  341. dev_err(ss->dev, "Fail to register %s\n",
  342. ss_algs[i].alg.hash.halg.base.cra_name);
  343. goto error_alg;
  344. }
  345. break;
  346. case CRYPTO_ALG_TYPE_RNG:
  347. err = crypto_register_rng(&ss_algs[i].alg.rng);
  348. if (err) {
  349. dev_err(ss->dev, "Fail to register %s\n",
  350. ss_algs[i].alg.rng.base.cra_name);
  351. }
  352. break;
  353. }
  354. }
  355. platform_set_drvdata(pdev, ss);
  356. return 0;
  357. error_alg:
  358. i--;
  359. for (; i >= 0; i--) {
  360. switch (ss_algs[i].type) {
  361. case CRYPTO_ALG_TYPE_SKCIPHER:
  362. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  363. break;
  364. case CRYPTO_ALG_TYPE_AHASH:
  365. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  366. break;
  367. case CRYPTO_ALG_TYPE_RNG:
  368. crypto_unregister_rng(&ss_algs[i].alg.rng);
  369. break;
  370. }
  371. }
  372. if (ss->reset)
  373. reset_control_assert(ss->reset);
  374. error_clk:
  375. clk_disable_unprepare(ss->ssclk);
  376. error_ssclk:
  377. clk_disable_unprepare(ss->busclk);
  378. return err;
  379. }
  380. static int sun4i_ss_remove(struct platform_device *pdev)
  381. {
  382. int i;
  383. struct sun4i_ss_ctx *ss = platform_get_drvdata(pdev);
  384. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  385. switch (ss_algs[i].type) {
  386. case CRYPTO_ALG_TYPE_SKCIPHER:
  387. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  388. break;
  389. case CRYPTO_ALG_TYPE_AHASH:
  390. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  391. break;
  392. case CRYPTO_ALG_TYPE_RNG:
  393. crypto_unregister_rng(&ss_algs[i].alg.rng);
  394. break;
  395. }
  396. }
  397. writel(0, ss->base + SS_CTL);
  398. if (ss->reset)
  399. reset_control_assert(ss->reset);
  400. clk_disable_unprepare(ss->busclk);
  401. clk_disable_unprepare(ss->ssclk);
  402. return 0;
  403. }
  404. static const struct of_device_id a20ss_crypto_of_match_table[] = {
  405. { .compatible = "allwinner,sun4i-a10-crypto" },
  406. {}
  407. };
  408. MODULE_DEVICE_TABLE(of, a20ss_crypto_of_match_table);
  409. static struct platform_driver sun4i_ss_driver = {
  410. .probe = sun4i_ss_probe,
  411. .remove = sun4i_ss_remove,
  412. .driver = {
  413. .name = "sun4i-ss",
  414. .of_match_table = a20ss_crypto_of_match_table,
  415. },
  416. };
  417. module_platform_driver(sun4i_ss_driver);
  418. MODULE_ALIAS("platform:sun4i-ss");
  419. MODULE_DESCRIPTION("Allwinner Security System cryptographic accelerator");
  420. MODULE_LICENSE("GPL");
  421. MODULE_AUTHOR("Corentin LABBE <clabbe.montjoie@gmail.com>");