cc_host_regs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright (C) 2012-2019 ARM Limited or its affiliates. */
  3. #ifndef __CC_HOST_H__
  4. #define __CC_HOST_H__
  5. // --------------------------------------
  6. // BLOCK: HOST_P
  7. // --------------------------------------
  8. /* IRR */
  9. #define CC_HOST_IRR_REG_OFFSET 0xA00UL
  10. #define CC_HOST_IRR_REE_OP_ABORTED_AES_0_INT_BIT_SHIFT 0x1UL
  11. #define CC_HOST_IRR_REE_OP_ABORTED_AES_0_INT_BIT_SIZE 0x1UL
  12. #define CC_HOST_IRR_DSCRPTR_COMPLETION_LOW_INT_BIT_SHIFT 0x2UL
  13. #define CC_HOST_IRR_DSCRPTR_COMPLETION_LOW_INT_BIT_SIZE 0x1UL
  14. #define CC_HOST_IRR_REE_OP_ABORTED_AES_1_INT_BIT_SHIFT 0x3UL
  15. #define CC_HOST_IRR_REE_OP_ABORTED_AES_1_INT_BIT_SIZE 0x1UL
  16. #define CC_HOST_IRR_REE_OP_ABORTED_AES_2_INT_BIT_SHIFT 0x4UL
  17. #define CC_HOST_IRR_REE_OP_ABORTED_AES_2_INT_BIT_SIZE 0x1UL
  18. #define CC_HOST_IRR_REE_OP_ABORTED_AES_3_INT_BIT_SHIFT 0x5UL
  19. #define CC_HOST_IRR_REE_OP_ABORTED_AES_3_INT_BIT_SIZE 0x1UL
  20. #define CC_HOST_IRR_REE_OP_ABORTED_AES_4_INT_BIT_SHIFT 0x6UL
  21. #define CC_HOST_IRR_REE_OP_ABORTED_AES_4_INT_BIT_SIZE 0x1UL
  22. #define CC_HOST_IRR_REE_OP_ABORTED_AES_5_INT_BIT_SHIFT 0x7UL
  23. #define CC_HOST_IRR_REE_OP_ABORTED_AES_5_INT_BIT_SIZE 0x1UL
  24. #define CC_HOST_IRR_AXI_ERR_INT_BIT_SHIFT 0x8UL
  25. #define CC_HOST_IRR_AXI_ERR_INT_BIT_SIZE 0x1UL
  26. #define CC_HOST_IRR_REE_OP_ABORTED_AES_6_INT_BIT_SHIFT 0x9UL
  27. #define CC_HOST_IRR_REE_OP_ABORTED_AES_6_INT_BIT_SIZE 0x1UL
  28. #define CC_HOST_IRR_REE_OP_ABORTED_AES_7_INT_BIT_SHIFT 0xAUL
  29. #define CC_HOST_IRR_REE_OP_ABORTED_AES_7_INT_BIT_SIZE 0x1UL
  30. #define CC_HOST_IRR_GPR0_BIT_SHIFT 0xBUL
  31. #define CC_HOST_IRR_GPR0_BIT_SIZE 0x1UL
  32. #define CC_HOST_IRR_REE_OP_ABORTED_SM_0_INT_BIT_SHIFT 0xCUL
  33. #define CC_HOST_IRR_REE_OP_ABORTED_SM_0_INT_BIT_SIZE 0x1UL
  34. #define CC_HOST_IRR_REE_OP_ABORTED_SM_1_INT_BIT_SHIFT 0xDUL
  35. #define CC_HOST_IRR_REE_OP_ABORTED_SM_1_INT_BIT_SIZE 0x1UL
  36. #define CC_HOST_IRR_REE_OP_ABORTED_SM_2_INT_BIT_SHIFT 0xEUL
  37. #define CC_HOST_IRR_REE_OP_ABORTED_SM_2_INT_BIT_SIZE 0x1UL
  38. #define CC_HOST_IRR_REE_OP_ABORTED_SM_3_INT_BIT_SHIFT 0xFUL
  39. #define CC_HOST_IRR_REE_OP_ABORTED_SM_3_INT_BIT_SIZE 0x1UL
  40. #define CC_HOST_IRR_REE_OP_ABORTED_SM_4_INT_BIT_SHIFT 0x10UL
  41. #define CC_HOST_IRR_REE_OP_ABORTED_SM_4_INT_BIT_SIZE 0x1UL
  42. #define CC_HOST_IRR_REE_OP_ABORTED_SM_5_INT_BIT_SHIFT 0x11UL
  43. #define CC_HOST_IRR_REE_OP_ABORTED_SM_5_INT_BIT_SIZE 0x1UL
  44. #define CC_HOST_IRR_REE_OP_ABORTED_SM_6_INT_BIT_SHIFT 0x12UL
  45. #define CC_HOST_IRR_REE_OP_ABORTED_SM_6_INT_BIT_SIZE 0x1UL
  46. #define CC_HOST_IRR_DSCRPTR_WATERMARK_INT_BIT_SHIFT 0x13UL
  47. #define CC_HOST_IRR_DSCRPTR_WATERMARK_INT_BIT_SIZE 0x1UL
  48. #define CC_HOST_IRR_REE_OP_ABORTED_SM_7_INT_BIT_SHIFT 0x14UL
  49. #define CC_HOST_IRR_REE_OP_ABORTED_SM_7_INT_BIT_SIZE 0x1UL
  50. #define CC_HOST_IRR_AXIM_COMP_INT_BIT_SHIFT 0x17UL
  51. #define CC_HOST_IRR_AXIM_COMP_INT_BIT_SIZE 0x1UL
  52. #define CC_HOST_SEP_SRAM_THRESHOLD_REG_OFFSET 0xA10UL
  53. #define CC_HOST_SEP_SRAM_THRESHOLD_VALUE_BIT_SHIFT 0x0UL
  54. #define CC_HOST_SEP_SRAM_THRESHOLD_VALUE_BIT_SIZE 0xCUL
  55. /* IMR */
  56. #define CC_HOST_IMR_REG_OFFSET 0x0A04UL
  57. #define CC_HOST_IMR_REE_OP_ABORTED_AES_0_MASK_BIT_SHIFT 0x1UL
  58. #define CC_HOST_IMR_REE_OP_ABORTED_AES_0_MASK_BIT_SIZE 0x1UL
  59. #define CC_HOST_IMR_DSCRPTR_COMPLETION_MASK_BIT_SHIFT 0x2UL
  60. #define CC_HOST_IMR_DSCRPTR_COMPLETION_MASK_BIT_SIZE 0x1UL
  61. #define CC_HOST_IMR_REE_OP_ABORTED_AES_1_MASK_BIT_SHIFT 0x3UL
  62. #define CC_HOST_IMR_REE_OP_ABORTED_AES_1_MASK_BIT_SIZE 0x1UL
  63. #define CC_HOST_IMR_REE_OP_ABORTED_AES_2_MASK_BIT_SHIFT 0x4UL
  64. #define CC_HOST_IMR_REE_OP_ABORTED_AES_2_MASK_BIT_SIZE 0x1UL
  65. #define CC_HOST_IMR_REE_OP_ABORTED_AES_3_MASK_BIT_SHIFT 0x5UL
  66. #define CC_HOST_IMR_REE_OP_ABORTED_AES_3_MASK_BIT_SIZE 0x1UL
  67. #define CC_HOST_IMR_REE_OP_ABORTED_AES_4_MASK_BIT_SHIFT 0x6UL
  68. #define CC_HOST_IMR_REE_OP_ABORTED_AES_4_MASK_BIT_SIZE 0x1UL
  69. #define CC_HOST_IMR_REE_OP_ABORTED_AES_5_MASK_BIT_SHIFT 0x7UL
  70. #define CC_HOST_IMR_REE_OP_ABORTED_AES_5_MASK_BIT_SIZE 0x1UL
  71. #define CC_HOST_IMR_AXI_ERR_MASK_BIT_SHIFT 0x8UL
  72. #define CC_HOST_IMR_AXI_ERR_MASK_BIT_SIZE 0x1UL
  73. #define CC_HOST_IMR_REE_OP_ABORTED_AES_6_MASK_BIT_SHIFT 0x9UL
  74. #define CC_HOST_IMR_REE_OP_ABORTED_AES_6_MASK_BIT_SIZE 0x1UL
  75. #define CC_HOST_IMR_REE_OP_ABORTED_AES_7_MASK_BIT_SHIFT 0xAUL
  76. #define CC_HOST_IMR_REE_OP_ABORTED_AES_7_MASK_BIT_SIZE 0x1UL
  77. #define CC_HOST_IMR_GPR0_BIT_SHIFT 0xBUL
  78. #define CC_HOST_IMR_GPR0_BIT_SIZE 0x1UL
  79. #define CC_HOST_IMR_REE_OP_ABORTED_SM_0_MASK_BIT_SHIFT 0xCUL
  80. #define CC_HOST_IMR_REE_OP_ABORTED_SM_0_MASK_BIT_SIZE 0x1UL
  81. #define CC_HOST_IMR_REE_OP_ABORTED_SM_1_MASK_BIT_SHIFT 0xDUL
  82. #define CC_HOST_IMR_REE_OP_ABORTED_SM_1_MASK_BIT_SIZE 0x1UL
  83. #define CC_HOST_IMR_REE_OP_ABORTED_SM_2_MASK_BIT_SHIFT 0xEUL
  84. #define CC_HOST_IMR_REE_OP_ABORTED_SM_2_MASK_BIT_SIZE 0x1UL
  85. #define CC_HOST_IMR_REE_OP_ABORTED_SM_3_MASK_BIT_SHIFT 0xFUL
  86. #define CC_HOST_IMR_REE_OP_ABORTED_SM_3_MASK_BIT_SIZE 0x1UL
  87. #define CC_HOST_IMR_REE_OP_ABORTED_SM_4_MASK_BIT_SHIFT 0x10UL
  88. #define CC_HOST_IMR_REE_OP_ABORTED_SM_4_MASK_BIT_SIZE 0x1UL
  89. #define CC_HOST_IMR_REE_OP_ABORTED_SM_5_MASK_BIT_SHIFT 0x11UL
  90. #define CC_HOST_IMR_REE_OP_ABORTED_SM_5_MASK_BIT_SIZE 0x1UL
  91. #define CC_HOST_IMR_REE_OP_ABORTED_SM_6_MASK_BIT_SHIFT 0x12UL
  92. #define CC_HOST_IMR_REE_OP_ABORTED_SM_6_MASK_BIT_SIZE 0x1UL
  93. #define CC_HOST_IMR_DSCRPTR_WATERMARK_MASK0_BIT_SHIFT 0x13UL
  94. #define CC_HOST_IMR_DSCRPTR_WATERMARK_MASK0_BIT_SIZE 0x1UL
  95. #define CC_HOST_IMR_REE_OP_ABORTED_SM_7_MASK_BIT_SHIFT 0x14UL
  96. #define CC_HOST_IMR_REE_OP_ABORTED_SM_7_MASK_BIT_SIZE 0x1UL
  97. #define CC_HOST_IMR_AXIM_COMP_INT_MASK_BIT_SHIFT 0x17UL
  98. #define CC_HOST_IMR_AXIM_COMP_INT_MASK_BIT_SIZE 0x1UL
  99. /* ICR */
  100. #define CC_HOST_ICR_REG_OFFSET 0xA08UL
  101. #define CC_HOST_ICR_DSCRPTR_COMPLETION_BIT_SHIFT 0x2UL
  102. #define CC_HOST_ICR_DSCRPTR_COMPLETION_BIT_SIZE 0x1UL
  103. #define CC_HOST_ICR_AXI_ERR_CLEAR_BIT_SHIFT 0x8UL
  104. #define CC_HOST_ICR_AXI_ERR_CLEAR_BIT_SIZE 0x1UL
  105. #define CC_HOST_ICR_GPR_INT_CLEAR_BIT_SHIFT 0xBUL
  106. #define CC_HOST_ICR_GPR_INT_CLEAR_BIT_SIZE 0x1UL
  107. #define CC_HOST_ICR_DSCRPTR_WATERMARK_QUEUE0_CLEAR_BIT_SHIFT 0x13UL
  108. #define CC_HOST_ICR_DSCRPTR_WATERMARK_QUEUE0_CLEAR_BIT_SIZE 0x1UL
  109. #define CC_HOST_ICR_AXIM_COMP_INT_CLEAR_BIT_SHIFT 0x17UL
  110. #define CC_HOST_ICR_AXIM_COMP_INT_CLEAR_BIT_SIZE 0x1UL
  111. #define CC_NVM_IS_IDLE_REG_OFFSET 0x0A10UL
  112. #define CC_NVM_IS_IDLE_VALUE_BIT_SHIFT 0x0UL
  113. #define CC_NVM_IS_IDLE_VALUE_BIT_SIZE 0x1UL
  114. #define CC_SECURITY_DISABLED_REG_OFFSET 0x0A1CUL
  115. #define CC_SECURITY_DISABLED_VALUE_BIT_SHIFT 0x0UL
  116. #define CC_SECURITY_DISABLED_VALUE_BIT_SIZE 0x1UL
  117. #define CC_HOST_SIGNATURE_712_REG_OFFSET 0xA24UL
  118. #define CC_HOST_SIGNATURE_630_REG_OFFSET 0xAC8UL
  119. #define CC_HOST_SIGNATURE_VALUE_BIT_SHIFT 0x0UL
  120. #define CC_HOST_SIGNATURE_VALUE_BIT_SIZE 0x20UL
  121. #define CC_HOST_BOOT_REG_OFFSET 0xA28UL
  122. #define CC_HOST_BOOT_SYNTHESIS_CONFIG_BIT_SHIFT 0x0UL
  123. #define CC_HOST_BOOT_SYNTHESIS_CONFIG_BIT_SIZE 0x1UL
  124. #define CC_HOST_BOOT_LARGE_RKEK_LOCAL_BIT_SHIFT 0x1UL
  125. #define CC_HOST_BOOT_LARGE_RKEK_LOCAL_BIT_SIZE 0x1UL
  126. #define CC_HOST_BOOT_HASH_IN_FUSES_LOCAL_BIT_SHIFT 0x2UL
  127. #define CC_HOST_BOOT_HASH_IN_FUSES_LOCAL_BIT_SIZE 0x1UL
  128. #define CC_HOST_BOOT_EXT_MEM_SECURED_LOCAL_BIT_SHIFT 0x3UL
  129. #define CC_HOST_BOOT_EXT_MEM_SECURED_LOCAL_BIT_SIZE 0x1UL
  130. #define CC_HOST_BOOT_RKEK_ECC_EXISTS_LOCAL_N_BIT_SHIFT 0x5UL
  131. #define CC_HOST_BOOT_RKEK_ECC_EXISTS_LOCAL_N_BIT_SIZE 0x1UL
  132. #define CC_HOST_BOOT_SRAM_SIZE_LOCAL_BIT_SHIFT 0x6UL
  133. #define CC_HOST_BOOT_SRAM_SIZE_LOCAL_BIT_SIZE 0x3UL
  134. #define CC_HOST_BOOT_DSCRPTR_EXISTS_LOCAL_BIT_SHIFT 0x9UL
  135. #define CC_HOST_BOOT_DSCRPTR_EXISTS_LOCAL_BIT_SIZE 0x1UL
  136. #define CC_HOST_BOOT_PAU_EXISTS_LOCAL_BIT_SHIFT 0xAUL
  137. #define CC_HOST_BOOT_PAU_EXISTS_LOCAL_BIT_SIZE 0x1UL
  138. #define CC_HOST_BOOT_RNG_EXISTS_LOCAL_BIT_SHIFT 0xBUL
  139. #define CC_HOST_BOOT_RNG_EXISTS_LOCAL_BIT_SIZE 0x1UL
  140. #define CC_HOST_BOOT_PKA_EXISTS_LOCAL_BIT_SHIFT 0xCUL
  141. #define CC_HOST_BOOT_PKA_EXISTS_LOCAL_BIT_SIZE 0x1UL
  142. #define CC_HOST_BOOT_RC4_EXISTS_LOCAL_BIT_SHIFT 0xDUL
  143. #define CC_HOST_BOOT_RC4_EXISTS_LOCAL_BIT_SIZE 0x1UL
  144. #define CC_HOST_BOOT_SHA_512_PRSNT_LOCAL_BIT_SHIFT 0xEUL
  145. #define CC_HOST_BOOT_SHA_512_PRSNT_LOCAL_BIT_SIZE 0x1UL
  146. #define CC_HOST_BOOT_SHA_256_PRSNT_LOCAL_BIT_SHIFT 0xFUL
  147. #define CC_HOST_BOOT_SHA_256_PRSNT_LOCAL_BIT_SIZE 0x1UL
  148. #define CC_HOST_BOOT_MD5_PRSNT_LOCAL_BIT_SHIFT 0x10UL
  149. #define CC_HOST_BOOT_MD5_PRSNT_LOCAL_BIT_SIZE 0x1UL
  150. #define CC_HOST_BOOT_HASH_EXISTS_LOCAL_BIT_SHIFT 0x11UL
  151. #define CC_HOST_BOOT_HASH_EXISTS_LOCAL_BIT_SIZE 0x1UL
  152. #define CC_HOST_BOOT_C2_EXISTS_LOCAL_BIT_SHIFT 0x12UL
  153. #define CC_HOST_BOOT_C2_EXISTS_LOCAL_BIT_SIZE 0x1UL
  154. #define CC_HOST_BOOT_DES_EXISTS_LOCAL_BIT_SHIFT 0x13UL
  155. #define CC_HOST_BOOT_DES_EXISTS_LOCAL_BIT_SIZE 0x1UL
  156. #define CC_HOST_BOOT_AES_XCBC_MAC_EXISTS_LOCAL_BIT_SHIFT 0x14UL
  157. #define CC_HOST_BOOT_AES_XCBC_MAC_EXISTS_LOCAL_BIT_SIZE 0x1UL
  158. #define CC_HOST_BOOT_AES_CMAC_EXISTS_LOCAL_BIT_SHIFT 0x15UL
  159. #define CC_HOST_BOOT_AES_CMAC_EXISTS_LOCAL_BIT_SIZE 0x1UL
  160. #define CC_HOST_BOOT_AES_CCM_EXISTS_LOCAL_BIT_SHIFT 0x16UL
  161. #define CC_HOST_BOOT_AES_CCM_EXISTS_LOCAL_BIT_SIZE 0x1UL
  162. #define CC_HOST_BOOT_AES_XEX_HW_T_CALC_LOCAL_BIT_SHIFT 0x17UL
  163. #define CC_HOST_BOOT_AES_XEX_HW_T_CALC_LOCAL_BIT_SIZE 0x1UL
  164. #define CC_HOST_BOOT_AES_XEX_EXISTS_LOCAL_BIT_SHIFT 0x18UL
  165. #define CC_HOST_BOOT_AES_XEX_EXISTS_LOCAL_BIT_SIZE 0x1UL
  166. #define CC_HOST_BOOT_CTR_EXISTS_LOCAL_BIT_SHIFT 0x19UL
  167. #define CC_HOST_BOOT_CTR_EXISTS_LOCAL_BIT_SIZE 0x1UL
  168. #define CC_HOST_BOOT_AES_DIN_BYTE_RESOLUTION_LOCAL_BIT_SHIFT 0x1AUL
  169. #define CC_HOST_BOOT_AES_DIN_BYTE_RESOLUTION_LOCAL_BIT_SIZE 0x1UL
  170. #define CC_HOST_BOOT_TUNNELING_ENB_LOCAL_BIT_SHIFT 0x1BUL
  171. #define CC_HOST_BOOT_TUNNELING_ENB_LOCAL_BIT_SIZE 0x1UL
  172. #define CC_HOST_BOOT_SUPPORT_256_192_KEY_LOCAL_BIT_SHIFT 0x1CUL
  173. #define CC_HOST_BOOT_SUPPORT_256_192_KEY_LOCAL_BIT_SIZE 0x1UL
  174. #define CC_HOST_BOOT_ONLY_ENCRYPT_LOCAL_BIT_SHIFT 0x1DUL
  175. #define CC_HOST_BOOT_ONLY_ENCRYPT_LOCAL_BIT_SIZE 0x1UL
  176. #define CC_HOST_BOOT_AES_EXISTS_LOCAL_BIT_SHIFT 0x1EUL
  177. #define CC_HOST_BOOT_AES_EXISTS_LOCAL_BIT_SIZE 0x1UL
  178. #define CC_HOST_VERSION_712_REG_OFFSET 0xA40UL
  179. #define CC_HOST_VERSION_630_REG_OFFSET 0xAD8UL
  180. #define CC_HOST_VERSION_VALUE_BIT_SHIFT 0x0UL
  181. #define CC_HOST_VERSION_VALUE_BIT_SIZE 0x20UL
  182. #define CC_HOST_KFDE0_VALID_REG_OFFSET 0xA60UL
  183. #define CC_HOST_KFDE0_VALID_VALUE_BIT_SHIFT 0x0UL
  184. #define CC_HOST_KFDE0_VALID_VALUE_BIT_SIZE 0x1UL
  185. #define CC_HOST_KFDE1_VALID_REG_OFFSET 0xA64UL
  186. #define CC_HOST_KFDE1_VALID_VALUE_BIT_SHIFT 0x0UL
  187. #define CC_HOST_KFDE1_VALID_VALUE_BIT_SIZE 0x1UL
  188. #define CC_HOST_KFDE2_VALID_REG_OFFSET 0xA68UL
  189. #define CC_HOST_KFDE2_VALID_VALUE_BIT_SHIFT 0x0UL
  190. #define CC_HOST_KFDE2_VALID_VALUE_BIT_SIZE 0x1UL
  191. #define CC_HOST_KFDE3_VALID_REG_OFFSET 0xA6CUL
  192. #define CC_HOST_KFDE3_VALID_VALUE_BIT_SHIFT 0x0UL
  193. #define CC_HOST_KFDE3_VALID_VALUE_BIT_SIZE 0x1UL
  194. #define CC_HOST_GPR0_REG_OFFSET 0xA70UL
  195. #define CC_HOST_GPR0_VALUE_BIT_SHIFT 0x0UL
  196. #define CC_HOST_GPR0_VALUE_BIT_SIZE 0x20UL
  197. #define CC_GPR_HOST_REG_OFFSET 0xA74UL
  198. #define CC_GPR_HOST_VALUE_BIT_SHIFT 0x0UL
  199. #define CC_GPR_HOST_VALUE_BIT_SIZE 0x20UL
  200. #define CC_HOST_POWER_DOWN_EN_REG_OFFSET 0xA78UL
  201. #define CC_HOST_POWER_DOWN_EN_VALUE_BIT_SHIFT 0x0UL
  202. #define CC_HOST_POWER_DOWN_EN_VALUE_BIT_SIZE 0x1UL
  203. #define CC_HOST_REMOVE_INPUT_PINS_REG_OFFSET 0x0A7CUL
  204. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_AES_ENGINE_BIT_SHIFT 0x0UL
  205. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_AES_ENGINE_BIT_SIZE 0x1UL
  206. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_AES_MAC_ENGINE_BIT_SHIFT 0x1UL
  207. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_AES_MAC_ENGINE_BIT_SIZE 0x1UL
  208. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_GHASH_ENGINE_BIT_SHIFT 0x2UL
  209. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_GHASH_ENGINE_BIT_SIZE 0x1UL
  210. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_DES_ENGINE_BIT_SHIFT 0x3UL
  211. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_DES_ENGINE_BIT_SIZE 0x1UL
  212. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_HASH_ENGINE_BIT_SHIFT 0x4UL
  213. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_HASH_ENGINE_BIT_SIZE 0x1UL
  214. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_SM3_ENGINE_BIT_SHIFT 0x5UL
  215. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_SM3_ENGINE_BIT_SIZE 0x1UL
  216. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_SM4_ENGINE_BIT_SHIFT 0x6UL
  217. #define CC_HOST_REMOVE_INPUT_PINS_REMOVE_SM4_ENGINE_BIT_SIZE 0x1UL
  218. #define CC_HOST_REMOVE_INPUT_PINS_OTP_DISCONNECTED_BIT_SHIFT 0x7UL
  219. #define CC_HOST_REMOVE_INPUT_PINS_OTP_DISCONNECTED_BIT_SIZE 0x1UL
  220. // --------------------------------------
  221. // BLOCK: ID_REGISTERS
  222. // --------------------------------------
  223. #define CC_PERIPHERAL_ID_4_REG_OFFSET 0x0FD0UL
  224. #define CC_PERIPHERAL_ID_4_VALUE_BIT_SHIFT 0x0UL
  225. #define CC_PERIPHERAL_ID_4_VALUE_BIT_SIZE 0x4UL
  226. #define CC_PIDRESERVED0_REG_OFFSET 0x0FD4UL
  227. #define CC_PIDRESERVED1_REG_OFFSET 0x0FD8UL
  228. #define CC_PIDRESERVED2_REG_OFFSET 0x0FDCUL
  229. #define CC_PERIPHERAL_ID_0_REG_OFFSET 0x0FE0UL
  230. #define CC_PERIPHERAL_ID_0_VALUE_BIT_SHIFT 0x0UL
  231. #define CC_PERIPHERAL_ID_0_VALUE_BIT_SIZE 0x8UL
  232. #define CC_PERIPHERAL_ID_1_REG_OFFSET 0x0FE4UL
  233. #define CC_PERIPHERAL_ID_1_PART_1_BIT_SHIFT 0x0UL
  234. #define CC_PERIPHERAL_ID_1_PART_1_BIT_SIZE 0x4UL
  235. #define CC_PERIPHERAL_ID_1_DES_0_JEP106_BIT_SHIFT 0x4UL
  236. #define CC_PERIPHERAL_ID_1_DES_0_JEP106_BIT_SIZE 0x4UL
  237. #define CC_PERIPHERAL_ID_2_REG_OFFSET 0x0FE8UL
  238. #define CC_PERIPHERAL_ID_2_DES_1_JEP106_BIT_SHIFT 0x0UL
  239. #define CC_PERIPHERAL_ID_2_DES_1_JEP106_BIT_SIZE 0x3UL
  240. #define CC_PERIPHERAL_ID_2_JEDEC_BIT_SHIFT 0x3UL
  241. #define CC_PERIPHERAL_ID_2_JEDEC_BIT_SIZE 0x1UL
  242. #define CC_PERIPHERAL_ID_2_REVISION_BIT_SHIFT 0x4UL
  243. #define CC_PERIPHERAL_ID_2_REVISION_BIT_SIZE 0x4UL
  244. #define CC_PERIPHERAL_ID_3_REG_OFFSET 0x0FECUL
  245. #define CC_PERIPHERAL_ID_3_CMOD_BIT_SHIFT 0x0UL
  246. #define CC_PERIPHERAL_ID_3_CMOD_BIT_SIZE 0x4UL
  247. #define CC_PERIPHERAL_ID_3_REVAND_BIT_SHIFT 0x4UL
  248. #define CC_PERIPHERAL_ID_3_REVAND_BIT_SIZE 0x4UL
  249. #define CC_COMPONENT_ID_0_REG_OFFSET 0x0FF0UL
  250. #define CC_COMPONENT_ID_0_VALUE_BIT_SHIFT 0x0UL
  251. #define CC_COMPONENT_ID_0_VALUE_BIT_SIZE 0x8UL
  252. #define CC_COMPONENT_ID_1_REG_OFFSET 0x0FF4UL
  253. #define CC_COMPONENT_ID_1_PRMBL_1_BIT_SHIFT 0x0UL
  254. #define CC_COMPONENT_ID_1_PRMBL_1_BIT_SIZE 0x4UL
  255. #define CC_COMPONENT_ID_1_CLASS_BIT_SHIFT 0x4UL
  256. #define CC_COMPONENT_ID_1_CLASS_BIT_SIZE 0x4UL
  257. #define CC_COMPONENT_ID_2_REG_OFFSET 0x0FF8UL
  258. #define CC_COMPONENT_ID_2_VALUE_BIT_SHIFT 0x0UL
  259. #define CC_COMPONENT_ID_2_VALUE_BIT_SIZE 0x8UL
  260. #define CC_COMPONENT_ID_3_REG_OFFSET 0x0FFCUL
  261. #define CC_COMPONENT_ID_3_VALUE_BIT_SHIFT 0x0UL
  262. #define CC_COMPONENT_ID_3_VALUE_BIT_SIZE 0x8UL
  263. // --------------------------------------
  264. // BLOCK: HOST_SRAM
  265. // --------------------------------------
  266. #define CC_SRAM_DATA_REG_OFFSET 0xF00UL
  267. #define CC_SRAM_DATA_VALUE_BIT_SHIFT 0x0UL
  268. #define CC_SRAM_DATA_VALUE_BIT_SIZE 0x20UL
  269. #define CC_SRAM_ADDR_REG_OFFSET 0xF04UL
  270. #define CC_SRAM_ADDR_VALUE_BIT_SHIFT 0x0UL
  271. #define CC_SRAM_ADDR_VALUE_BIT_SIZE 0xFUL
  272. #define CC_SRAM_DATA_READY_REG_OFFSET 0xF08UL
  273. #define CC_SRAM_DATA_READY_VALUE_BIT_SHIFT 0x0UL
  274. #define CC_SRAM_DATA_READY_VALUE_BIT_SIZE 0x1UL
  275. #endif //__CC_HOST_H__