atmel-sha.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Cryptographic API.
  4. *
  5. * Support for ATMEL SHA1/SHA256 HW acceleration.
  6. *
  7. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  8. * Author: Nicolas Royer <nicolas@eukrea.com>
  9. *
  10. * Some ideas are from omap-sham.c drivers.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/hw_random.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/device.h>
  21. #include <linux/init.h>
  22. #include <linux/errno.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/of_device.h>
  28. #include <linux/delay.h>
  29. #include <linux/crypto.h>
  30. #include <linux/cryptohash.h>
  31. #include <crypto/scatterwalk.h>
  32. #include <crypto/algapi.h>
  33. #include <crypto/sha.h>
  34. #include <crypto/hash.h>
  35. #include <crypto/internal/hash.h>
  36. #include <linux/platform_data/crypto-atmel.h>
  37. #include "atmel-sha-regs.h"
  38. #include "atmel-authenc.h"
  39. /* SHA flags */
  40. #define SHA_FLAGS_BUSY BIT(0)
  41. #define SHA_FLAGS_FINAL BIT(1)
  42. #define SHA_FLAGS_DMA_ACTIVE BIT(2)
  43. #define SHA_FLAGS_OUTPUT_READY BIT(3)
  44. #define SHA_FLAGS_INIT BIT(4)
  45. #define SHA_FLAGS_CPU BIT(5)
  46. #define SHA_FLAGS_DMA_READY BIT(6)
  47. #define SHA_FLAGS_DUMP_REG BIT(7)
  48. /* bits[11:8] are reserved. */
  49. #define SHA_FLAGS_FINUP BIT(16)
  50. #define SHA_FLAGS_SG BIT(17)
  51. #define SHA_FLAGS_ERROR BIT(23)
  52. #define SHA_FLAGS_PAD BIT(24)
  53. #define SHA_FLAGS_RESTORE BIT(25)
  54. #define SHA_FLAGS_IDATAR0 BIT(26)
  55. #define SHA_FLAGS_WAIT_DATARDY BIT(27)
  56. #define SHA_OP_INIT 0
  57. #define SHA_OP_UPDATE 1
  58. #define SHA_OP_FINAL 2
  59. #define SHA_OP_DIGEST 3
  60. #define SHA_BUFFER_LEN (PAGE_SIZE / 16)
  61. #define ATMEL_SHA_DMA_THRESHOLD 56
  62. struct atmel_sha_caps {
  63. bool has_dma;
  64. bool has_dualbuff;
  65. bool has_sha224;
  66. bool has_sha_384_512;
  67. bool has_uihv;
  68. bool has_hmac;
  69. };
  70. struct atmel_sha_dev;
  71. /*
  72. * .statesize = sizeof(struct atmel_sha_reqctx) must be <= PAGE_SIZE / 8 as
  73. * tested by the ahash_prepare_alg() function.
  74. */
  75. struct atmel_sha_reqctx {
  76. struct atmel_sha_dev *dd;
  77. unsigned long flags;
  78. unsigned long op;
  79. u8 digest[SHA512_DIGEST_SIZE] __aligned(sizeof(u32));
  80. u64 digcnt[2];
  81. size_t bufcnt;
  82. size_t buflen;
  83. dma_addr_t dma_addr;
  84. /* walk state */
  85. struct scatterlist *sg;
  86. unsigned int offset; /* offset in current sg */
  87. unsigned int total; /* total request */
  88. size_t block_size;
  89. size_t hash_size;
  90. u8 buffer[SHA_BUFFER_LEN + SHA512_BLOCK_SIZE] __aligned(sizeof(u32));
  91. };
  92. typedef int (*atmel_sha_fn_t)(struct atmel_sha_dev *);
  93. struct atmel_sha_ctx {
  94. struct atmel_sha_dev *dd;
  95. atmel_sha_fn_t start;
  96. unsigned long flags;
  97. };
  98. #define ATMEL_SHA_QUEUE_LENGTH 50
  99. struct atmel_sha_dma {
  100. struct dma_chan *chan;
  101. struct dma_slave_config dma_conf;
  102. struct scatterlist *sg;
  103. int nents;
  104. unsigned int last_sg_length;
  105. };
  106. struct atmel_sha_dev {
  107. struct list_head list;
  108. unsigned long phys_base;
  109. struct device *dev;
  110. struct clk *iclk;
  111. int irq;
  112. void __iomem *io_base;
  113. spinlock_t lock;
  114. int err;
  115. struct tasklet_struct done_task;
  116. struct tasklet_struct queue_task;
  117. unsigned long flags;
  118. struct crypto_queue queue;
  119. struct ahash_request *req;
  120. bool is_async;
  121. bool force_complete;
  122. atmel_sha_fn_t resume;
  123. atmel_sha_fn_t cpu_transfer_complete;
  124. struct atmel_sha_dma dma_lch_in;
  125. struct atmel_sha_caps caps;
  126. struct scatterlist tmp;
  127. u32 hw_version;
  128. };
  129. struct atmel_sha_drv {
  130. struct list_head dev_list;
  131. spinlock_t lock;
  132. };
  133. static struct atmel_sha_drv atmel_sha = {
  134. .dev_list = LIST_HEAD_INIT(atmel_sha.dev_list),
  135. .lock = __SPIN_LOCK_UNLOCKED(atmel_sha.lock),
  136. };
  137. #ifdef VERBOSE_DEBUG
  138. static const char *atmel_sha_reg_name(u32 offset, char *tmp, size_t sz, bool wr)
  139. {
  140. switch (offset) {
  141. case SHA_CR:
  142. return "CR";
  143. case SHA_MR:
  144. return "MR";
  145. case SHA_IER:
  146. return "IER";
  147. case SHA_IDR:
  148. return "IDR";
  149. case SHA_IMR:
  150. return "IMR";
  151. case SHA_ISR:
  152. return "ISR";
  153. case SHA_MSR:
  154. return "MSR";
  155. case SHA_BCR:
  156. return "BCR";
  157. case SHA_REG_DIN(0):
  158. case SHA_REG_DIN(1):
  159. case SHA_REG_DIN(2):
  160. case SHA_REG_DIN(3):
  161. case SHA_REG_DIN(4):
  162. case SHA_REG_DIN(5):
  163. case SHA_REG_DIN(6):
  164. case SHA_REG_DIN(7):
  165. case SHA_REG_DIN(8):
  166. case SHA_REG_DIN(9):
  167. case SHA_REG_DIN(10):
  168. case SHA_REG_DIN(11):
  169. case SHA_REG_DIN(12):
  170. case SHA_REG_DIN(13):
  171. case SHA_REG_DIN(14):
  172. case SHA_REG_DIN(15):
  173. snprintf(tmp, sz, "IDATAR[%u]", (offset - SHA_REG_DIN(0)) >> 2);
  174. break;
  175. case SHA_REG_DIGEST(0):
  176. case SHA_REG_DIGEST(1):
  177. case SHA_REG_DIGEST(2):
  178. case SHA_REG_DIGEST(3):
  179. case SHA_REG_DIGEST(4):
  180. case SHA_REG_DIGEST(5):
  181. case SHA_REG_DIGEST(6):
  182. case SHA_REG_DIGEST(7):
  183. case SHA_REG_DIGEST(8):
  184. case SHA_REG_DIGEST(9):
  185. case SHA_REG_DIGEST(10):
  186. case SHA_REG_DIGEST(11):
  187. case SHA_REG_DIGEST(12):
  188. case SHA_REG_DIGEST(13):
  189. case SHA_REG_DIGEST(14):
  190. case SHA_REG_DIGEST(15):
  191. if (wr)
  192. snprintf(tmp, sz, "IDATAR[%u]",
  193. 16u + ((offset - SHA_REG_DIGEST(0)) >> 2));
  194. else
  195. snprintf(tmp, sz, "ODATAR[%u]",
  196. (offset - SHA_REG_DIGEST(0)) >> 2);
  197. break;
  198. case SHA_HW_VERSION:
  199. return "HWVER";
  200. default:
  201. snprintf(tmp, sz, "0x%02x", offset);
  202. break;
  203. }
  204. return tmp;
  205. }
  206. #endif /* VERBOSE_DEBUG */
  207. static inline u32 atmel_sha_read(struct atmel_sha_dev *dd, u32 offset)
  208. {
  209. u32 value = readl_relaxed(dd->io_base + offset);
  210. #ifdef VERBOSE_DEBUG
  211. if (dd->flags & SHA_FLAGS_DUMP_REG) {
  212. char tmp[16];
  213. dev_vdbg(dd->dev, "read 0x%08x from %s\n", value,
  214. atmel_sha_reg_name(offset, tmp, sizeof(tmp), false));
  215. }
  216. #endif /* VERBOSE_DEBUG */
  217. return value;
  218. }
  219. static inline void atmel_sha_write(struct atmel_sha_dev *dd,
  220. u32 offset, u32 value)
  221. {
  222. #ifdef VERBOSE_DEBUG
  223. if (dd->flags & SHA_FLAGS_DUMP_REG) {
  224. char tmp[16];
  225. dev_vdbg(dd->dev, "write 0x%08x into %s\n", value,
  226. atmel_sha_reg_name(offset, tmp, sizeof(tmp), true));
  227. }
  228. #endif /* VERBOSE_DEBUG */
  229. writel_relaxed(value, dd->io_base + offset);
  230. }
  231. static inline int atmel_sha_complete(struct atmel_sha_dev *dd, int err)
  232. {
  233. struct ahash_request *req = dd->req;
  234. dd->flags &= ~(SHA_FLAGS_BUSY | SHA_FLAGS_FINAL | SHA_FLAGS_CPU |
  235. SHA_FLAGS_DMA_READY | SHA_FLAGS_OUTPUT_READY |
  236. SHA_FLAGS_DUMP_REG);
  237. clk_disable(dd->iclk);
  238. if ((dd->is_async || dd->force_complete) && req->base.complete)
  239. req->base.complete(&req->base, err);
  240. /* handle new request */
  241. tasklet_schedule(&dd->queue_task);
  242. return err;
  243. }
  244. static size_t atmel_sha_append_sg(struct atmel_sha_reqctx *ctx)
  245. {
  246. size_t count;
  247. while ((ctx->bufcnt < ctx->buflen) && ctx->total) {
  248. count = min(ctx->sg->length - ctx->offset, ctx->total);
  249. count = min(count, ctx->buflen - ctx->bufcnt);
  250. if (count <= 0) {
  251. /*
  252. * Check if count <= 0 because the buffer is full or
  253. * because the sg length is 0. In the latest case,
  254. * check if there is another sg in the list, a 0 length
  255. * sg doesn't necessarily mean the end of the sg list.
  256. */
  257. if ((ctx->sg->length == 0) && !sg_is_last(ctx->sg)) {
  258. ctx->sg = sg_next(ctx->sg);
  259. continue;
  260. } else {
  261. break;
  262. }
  263. }
  264. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, ctx->sg,
  265. ctx->offset, count, 0);
  266. ctx->bufcnt += count;
  267. ctx->offset += count;
  268. ctx->total -= count;
  269. if (ctx->offset == ctx->sg->length) {
  270. ctx->sg = sg_next(ctx->sg);
  271. if (ctx->sg)
  272. ctx->offset = 0;
  273. else
  274. ctx->total = 0;
  275. }
  276. }
  277. return 0;
  278. }
  279. /*
  280. * The purpose of this padding is to ensure that the padded message is a
  281. * multiple of 512 bits (SHA1/SHA224/SHA256) or 1024 bits (SHA384/SHA512).
  282. * The bit "1" is appended at the end of the message followed by
  283. * "padlen-1" zero bits. Then a 64 bits block (SHA1/SHA224/SHA256) or
  284. * 128 bits block (SHA384/SHA512) equals to the message length in bits
  285. * is appended.
  286. *
  287. * For SHA1/SHA224/SHA256, padlen is calculated as followed:
  288. * - if message length < 56 bytes then padlen = 56 - message length
  289. * - else padlen = 64 + 56 - message length
  290. *
  291. * For SHA384/SHA512, padlen is calculated as followed:
  292. * - if message length < 112 bytes then padlen = 112 - message length
  293. * - else padlen = 128 + 112 - message length
  294. */
  295. static void atmel_sha_fill_padding(struct atmel_sha_reqctx *ctx, int length)
  296. {
  297. unsigned int index, padlen;
  298. u64 bits[2];
  299. u64 size[2];
  300. size[0] = ctx->digcnt[0];
  301. size[1] = ctx->digcnt[1];
  302. size[0] += ctx->bufcnt;
  303. if (size[0] < ctx->bufcnt)
  304. size[1]++;
  305. size[0] += length;
  306. if (size[0] < length)
  307. size[1]++;
  308. bits[1] = cpu_to_be64(size[0] << 3);
  309. bits[0] = cpu_to_be64(size[1] << 3 | size[0] >> 61);
  310. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  311. case SHA_FLAGS_SHA384:
  312. case SHA_FLAGS_SHA512:
  313. index = ctx->bufcnt & 0x7f;
  314. padlen = (index < 112) ? (112 - index) : ((128+112) - index);
  315. *(ctx->buffer + ctx->bufcnt) = 0x80;
  316. memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
  317. memcpy(ctx->buffer + ctx->bufcnt + padlen, bits, 16);
  318. ctx->bufcnt += padlen + 16;
  319. ctx->flags |= SHA_FLAGS_PAD;
  320. break;
  321. default:
  322. index = ctx->bufcnt & 0x3f;
  323. padlen = (index < 56) ? (56 - index) : ((64+56) - index);
  324. *(ctx->buffer + ctx->bufcnt) = 0x80;
  325. memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
  326. memcpy(ctx->buffer + ctx->bufcnt + padlen, &bits[1], 8);
  327. ctx->bufcnt += padlen + 8;
  328. ctx->flags |= SHA_FLAGS_PAD;
  329. break;
  330. }
  331. }
  332. static struct atmel_sha_dev *atmel_sha_find_dev(struct atmel_sha_ctx *tctx)
  333. {
  334. struct atmel_sha_dev *dd = NULL;
  335. struct atmel_sha_dev *tmp;
  336. spin_lock_bh(&atmel_sha.lock);
  337. if (!tctx->dd) {
  338. list_for_each_entry(tmp, &atmel_sha.dev_list, list) {
  339. dd = tmp;
  340. break;
  341. }
  342. tctx->dd = dd;
  343. } else {
  344. dd = tctx->dd;
  345. }
  346. spin_unlock_bh(&atmel_sha.lock);
  347. return dd;
  348. }
  349. static int atmel_sha_init(struct ahash_request *req)
  350. {
  351. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  352. struct atmel_sha_ctx *tctx = crypto_ahash_ctx(tfm);
  353. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  354. struct atmel_sha_dev *dd = atmel_sha_find_dev(tctx);
  355. ctx->dd = dd;
  356. ctx->flags = 0;
  357. dev_dbg(dd->dev, "init: digest size: %d\n",
  358. crypto_ahash_digestsize(tfm));
  359. switch (crypto_ahash_digestsize(tfm)) {
  360. case SHA1_DIGEST_SIZE:
  361. ctx->flags |= SHA_FLAGS_SHA1;
  362. ctx->block_size = SHA1_BLOCK_SIZE;
  363. break;
  364. case SHA224_DIGEST_SIZE:
  365. ctx->flags |= SHA_FLAGS_SHA224;
  366. ctx->block_size = SHA224_BLOCK_SIZE;
  367. break;
  368. case SHA256_DIGEST_SIZE:
  369. ctx->flags |= SHA_FLAGS_SHA256;
  370. ctx->block_size = SHA256_BLOCK_SIZE;
  371. break;
  372. case SHA384_DIGEST_SIZE:
  373. ctx->flags |= SHA_FLAGS_SHA384;
  374. ctx->block_size = SHA384_BLOCK_SIZE;
  375. break;
  376. case SHA512_DIGEST_SIZE:
  377. ctx->flags |= SHA_FLAGS_SHA512;
  378. ctx->block_size = SHA512_BLOCK_SIZE;
  379. break;
  380. default:
  381. return -EINVAL;
  382. break;
  383. }
  384. ctx->bufcnt = 0;
  385. ctx->digcnt[0] = 0;
  386. ctx->digcnt[1] = 0;
  387. ctx->buflen = SHA_BUFFER_LEN;
  388. return 0;
  389. }
  390. static void atmel_sha_write_ctrl(struct atmel_sha_dev *dd, int dma)
  391. {
  392. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  393. u32 valmr = SHA_MR_MODE_AUTO;
  394. unsigned int i, hashsize = 0;
  395. if (likely(dma)) {
  396. if (!dd->caps.has_dma)
  397. atmel_sha_write(dd, SHA_IER, SHA_INT_TXBUFE);
  398. valmr = SHA_MR_MODE_PDC;
  399. if (dd->caps.has_dualbuff)
  400. valmr |= SHA_MR_DUALBUFF;
  401. } else {
  402. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  403. }
  404. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  405. case SHA_FLAGS_SHA1:
  406. valmr |= SHA_MR_ALGO_SHA1;
  407. hashsize = SHA1_DIGEST_SIZE;
  408. break;
  409. case SHA_FLAGS_SHA224:
  410. valmr |= SHA_MR_ALGO_SHA224;
  411. hashsize = SHA256_DIGEST_SIZE;
  412. break;
  413. case SHA_FLAGS_SHA256:
  414. valmr |= SHA_MR_ALGO_SHA256;
  415. hashsize = SHA256_DIGEST_SIZE;
  416. break;
  417. case SHA_FLAGS_SHA384:
  418. valmr |= SHA_MR_ALGO_SHA384;
  419. hashsize = SHA512_DIGEST_SIZE;
  420. break;
  421. case SHA_FLAGS_SHA512:
  422. valmr |= SHA_MR_ALGO_SHA512;
  423. hashsize = SHA512_DIGEST_SIZE;
  424. break;
  425. default:
  426. break;
  427. }
  428. /* Setting CR_FIRST only for the first iteration */
  429. if (!(ctx->digcnt[0] || ctx->digcnt[1])) {
  430. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  431. } else if (dd->caps.has_uihv && (ctx->flags & SHA_FLAGS_RESTORE)) {
  432. const u32 *hash = (const u32 *)ctx->digest;
  433. /*
  434. * Restore the hardware context: update the User Initialize
  435. * Hash Value (UIHV) with the value saved when the latest
  436. * 'update' operation completed on this very same crypto
  437. * request.
  438. */
  439. ctx->flags &= ~SHA_FLAGS_RESTORE;
  440. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
  441. for (i = 0; i < hashsize / sizeof(u32); ++i)
  442. atmel_sha_write(dd, SHA_REG_DIN(i), hash[i]);
  443. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  444. valmr |= SHA_MR_UIHV;
  445. }
  446. /*
  447. * WARNING: If the UIHV feature is not available, the hardware CANNOT
  448. * process concurrent requests: the internal registers used to store
  449. * the hash/digest are still set to the partial digest output values
  450. * computed during the latest round.
  451. */
  452. atmel_sha_write(dd, SHA_MR, valmr);
  453. }
  454. static inline int atmel_sha_wait_for_data_ready(struct atmel_sha_dev *dd,
  455. atmel_sha_fn_t resume)
  456. {
  457. u32 isr = atmel_sha_read(dd, SHA_ISR);
  458. if (unlikely(isr & SHA_INT_DATARDY))
  459. return resume(dd);
  460. dd->resume = resume;
  461. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  462. return -EINPROGRESS;
  463. }
  464. static int atmel_sha_xmit_cpu(struct atmel_sha_dev *dd, const u8 *buf,
  465. size_t length, int final)
  466. {
  467. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  468. int count, len32;
  469. const u32 *buffer = (const u32 *)buf;
  470. dev_dbg(dd->dev, "xmit_cpu: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
  471. ctx->digcnt[1], ctx->digcnt[0], length, final);
  472. atmel_sha_write_ctrl(dd, 0);
  473. /* should be non-zero before next lines to disable clocks later */
  474. ctx->digcnt[0] += length;
  475. if (ctx->digcnt[0] < length)
  476. ctx->digcnt[1]++;
  477. if (final)
  478. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  479. len32 = DIV_ROUND_UP(length, sizeof(u32));
  480. dd->flags |= SHA_FLAGS_CPU;
  481. for (count = 0; count < len32; count++)
  482. atmel_sha_write(dd, SHA_REG_DIN(count), buffer[count]);
  483. return -EINPROGRESS;
  484. }
  485. static int atmel_sha_xmit_pdc(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  486. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  487. {
  488. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  489. int len32;
  490. dev_dbg(dd->dev, "xmit_pdc: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
  491. ctx->digcnt[1], ctx->digcnt[0], length1, final);
  492. len32 = DIV_ROUND_UP(length1, sizeof(u32));
  493. atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTDIS);
  494. atmel_sha_write(dd, SHA_TPR, dma_addr1);
  495. atmel_sha_write(dd, SHA_TCR, len32);
  496. len32 = DIV_ROUND_UP(length2, sizeof(u32));
  497. atmel_sha_write(dd, SHA_TNPR, dma_addr2);
  498. atmel_sha_write(dd, SHA_TNCR, len32);
  499. atmel_sha_write_ctrl(dd, 1);
  500. /* should be non-zero before next lines to disable clocks later */
  501. ctx->digcnt[0] += length1;
  502. if (ctx->digcnt[0] < length1)
  503. ctx->digcnt[1]++;
  504. if (final)
  505. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  506. dd->flags |= SHA_FLAGS_DMA_ACTIVE;
  507. /* Start DMA transfer */
  508. atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTEN);
  509. return -EINPROGRESS;
  510. }
  511. static void atmel_sha_dma_callback(void *data)
  512. {
  513. struct atmel_sha_dev *dd = data;
  514. dd->is_async = true;
  515. /* dma_lch_in - completed - wait DATRDY */
  516. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  517. }
  518. static int atmel_sha_xmit_dma(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  519. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  520. {
  521. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  522. struct dma_async_tx_descriptor *in_desc;
  523. struct scatterlist sg[2];
  524. dev_dbg(dd->dev, "xmit_dma: digcnt: 0x%llx 0x%llx, length: %zd, final: %d\n",
  525. ctx->digcnt[1], ctx->digcnt[0], length1, final);
  526. dd->dma_lch_in.dma_conf.src_maxburst = 16;
  527. dd->dma_lch_in.dma_conf.dst_maxburst = 16;
  528. dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
  529. if (length2) {
  530. sg_init_table(sg, 2);
  531. sg_dma_address(&sg[0]) = dma_addr1;
  532. sg_dma_len(&sg[0]) = length1;
  533. sg_dma_address(&sg[1]) = dma_addr2;
  534. sg_dma_len(&sg[1]) = length2;
  535. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 2,
  536. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  537. } else {
  538. sg_init_table(sg, 1);
  539. sg_dma_address(&sg[0]) = dma_addr1;
  540. sg_dma_len(&sg[0]) = length1;
  541. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 1,
  542. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  543. }
  544. if (!in_desc)
  545. return atmel_sha_complete(dd, -EINVAL);
  546. in_desc->callback = atmel_sha_dma_callback;
  547. in_desc->callback_param = dd;
  548. atmel_sha_write_ctrl(dd, 1);
  549. /* should be non-zero before next lines to disable clocks later */
  550. ctx->digcnt[0] += length1;
  551. if (ctx->digcnt[0] < length1)
  552. ctx->digcnt[1]++;
  553. if (final)
  554. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  555. dd->flags |= SHA_FLAGS_DMA_ACTIVE;
  556. /* Start DMA transfer */
  557. dmaengine_submit(in_desc);
  558. dma_async_issue_pending(dd->dma_lch_in.chan);
  559. return -EINPROGRESS;
  560. }
  561. static int atmel_sha_xmit_start(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  562. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  563. {
  564. if (dd->caps.has_dma)
  565. return atmel_sha_xmit_dma(dd, dma_addr1, length1,
  566. dma_addr2, length2, final);
  567. else
  568. return atmel_sha_xmit_pdc(dd, dma_addr1, length1,
  569. dma_addr2, length2, final);
  570. }
  571. static int atmel_sha_update_cpu(struct atmel_sha_dev *dd)
  572. {
  573. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  574. int bufcnt;
  575. atmel_sha_append_sg(ctx);
  576. atmel_sha_fill_padding(ctx, 0);
  577. bufcnt = ctx->bufcnt;
  578. ctx->bufcnt = 0;
  579. return atmel_sha_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  580. }
  581. static int atmel_sha_xmit_dma_map(struct atmel_sha_dev *dd,
  582. struct atmel_sha_reqctx *ctx,
  583. size_t length, int final)
  584. {
  585. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
  586. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  587. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  588. dev_err(dd->dev, "dma %zu bytes error\n", ctx->buflen +
  589. ctx->block_size);
  590. return atmel_sha_complete(dd, -EINVAL);
  591. }
  592. ctx->flags &= ~SHA_FLAGS_SG;
  593. /* next call does not fail... so no unmap in the case of error */
  594. return atmel_sha_xmit_start(dd, ctx->dma_addr, length, 0, 0, final);
  595. }
  596. static int atmel_sha_update_dma_slow(struct atmel_sha_dev *dd)
  597. {
  598. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  599. unsigned int final;
  600. size_t count;
  601. atmel_sha_append_sg(ctx);
  602. final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
  603. dev_dbg(dd->dev, "slow: bufcnt: %zu, digcnt: 0x%llx 0x%llx, final: %d\n",
  604. ctx->bufcnt, ctx->digcnt[1], ctx->digcnt[0], final);
  605. if (final)
  606. atmel_sha_fill_padding(ctx, 0);
  607. if (final || (ctx->bufcnt == ctx->buflen)) {
  608. count = ctx->bufcnt;
  609. ctx->bufcnt = 0;
  610. return atmel_sha_xmit_dma_map(dd, ctx, count, final);
  611. }
  612. return 0;
  613. }
  614. static int atmel_sha_update_dma_start(struct atmel_sha_dev *dd)
  615. {
  616. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  617. unsigned int length, final, tail;
  618. struct scatterlist *sg;
  619. unsigned int count;
  620. if (!ctx->total)
  621. return 0;
  622. if (ctx->bufcnt || ctx->offset)
  623. return atmel_sha_update_dma_slow(dd);
  624. dev_dbg(dd->dev, "fast: digcnt: 0x%llx 0x%llx, bufcnt: %zd, total: %u\n",
  625. ctx->digcnt[1], ctx->digcnt[0], ctx->bufcnt, ctx->total);
  626. sg = ctx->sg;
  627. if (!IS_ALIGNED(sg->offset, sizeof(u32)))
  628. return atmel_sha_update_dma_slow(dd);
  629. if (!sg_is_last(sg) && !IS_ALIGNED(sg->length, ctx->block_size))
  630. /* size is not ctx->block_size aligned */
  631. return atmel_sha_update_dma_slow(dd);
  632. length = min(ctx->total, sg->length);
  633. if (sg_is_last(sg)) {
  634. if (!(ctx->flags & SHA_FLAGS_FINUP)) {
  635. /* not last sg must be ctx->block_size aligned */
  636. tail = length & (ctx->block_size - 1);
  637. length -= tail;
  638. }
  639. }
  640. ctx->total -= length;
  641. ctx->offset = length; /* offset where to start slow */
  642. final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
  643. /* Add padding */
  644. if (final) {
  645. tail = length & (ctx->block_size - 1);
  646. length -= tail;
  647. ctx->total += tail;
  648. ctx->offset = length; /* offset where to start slow */
  649. sg = ctx->sg;
  650. atmel_sha_append_sg(ctx);
  651. atmel_sha_fill_padding(ctx, length);
  652. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
  653. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  654. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  655. dev_err(dd->dev, "dma %zu bytes error\n",
  656. ctx->buflen + ctx->block_size);
  657. return atmel_sha_complete(dd, -EINVAL);
  658. }
  659. if (length == 0) {
  660. ctx->flags &= ~SHA_FLAGS_SG;
  661. count = ctx->bufcnt;
  662. ctx->bufcnt = 0;
  663. return atmel_sha_xmit_start(dd, ctx->dma_addr, count, 0,
  664. 0, final);
  665. } else {
  666. ctx->sg = sg;
  667. if (!dma_map_sg(dd->dev, ctx->sg, 1,
  668. DMA_TO_DEVICE)) {
  669. dev_err(dd->dev, "dma_map_sg error\n");
  670. return atmel_sha_complete(dd, -EINVAL);
  671. }
  672. ctx->flags |= SHA_FLAGS_SG;
  673. count = ctx->bufcnt;
  674. ctx->bufcnt = 0;
  675. return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg),
  676. length, ctx->dma_addr, count, final);
  677. }
  678. }
  679. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  680. dev_err(dd->dev, "dma_map_sg error\n");
  681. return atmel_sha_complete(dd, -EINVAL);
  682. }
  683. ctx->flags |= SHA_FLAGS_SG;
  684. /* next call does not fail... so no unmap in the case of error */
  685. return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg), length, 0,
  686. 0, final);
  687. }
  688. static int atmel_sha_update_dma_stop(struct atmel_sha_dev *dd)
  689. {
  690. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  691. if (ctx->flags & SHA_FLAGS_SG) {
  692. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  693. if (ctx->sg->length == ctx->offset) {
  694. ctx->sg = sg_next(ctx->sg);
  695. if (ctx->sg)
  696. ctx->offset = 0;
  697. }
  698. if (ctx->flags & SHA_FLAGS_PAD) {
  699. dma_unmap_single(dd->dev, ctx->dma_addr,
  700. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  701. }
  702. } else {
  703. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen +
  704. ctx->block_size, DMA_TO_DEVICE);
  705. }
  706. return 0;
  707. }
  708. static int atmel_sha_update_req(struct atmel_sha_dev *dd)
  709. {
  710. struct ahash_request *req = dd->req;
  711. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  712. int err;
  713. dev_dbg(dd->dev, "update_req: total: %u, digcnt: 0x%llx 0x%llx\n",
  714. ctx->total, ctx->digcnt[1], ctx->digcnt[0]);
  715. if (ctx->flags & SHA_FLAGS_CPU)
  716. err = atmel_sha_update_cpu(dd);
  717. else
  718. err = atmel_sha_update_dma_start(dd);
  719. /* wait for dma completion before can take more data */
  720. dev_dbg(dd->dev, "update: err: %d, digcnt: 0x%llx 0%llx\n",
  721. err, ctx->digcnt[1], ctx->digcnt[0]);
  722. return err;
  723. }
  724. static int atmel_sha_final_req(struct atmel_sha_dev *dd)
  725. {
  726. struct ahash_request *req = dd->req;
  727. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  728. int err = 0;
  729. int count;
  730. if (ctx->bufcnt >= ATMEL_SHA_DMA_THRESHOLD) {
  731. atmel_sha_fill_padding(ctx, 0);
  732. count = ctx->bufcnt;
  733. ctx->bufcnt = 0;
  734. err = atmel_sha_xmit_dma_map(dd, ctx, count, 1);
  735. }
  736. /* faster to handle last block with cpu */
  737. else {
  738. atmel_sha_fill_padding(ctx, 0);
  739. count = ctx->bufcnt;
  740. ctx->bufcnt = 0;
  741. err = atmel_sha_xmit_cpu(dd, ctx->buffer, count, 1);
  742. }
  743. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  744. return err;
  745. }
  746. static void atmel_sha_copy_hash(struct ahash_request *req)
  747. {
  748. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  749. u32 *hash = (u32 *)ctx->digest;
  750. unsigned int i, hashsize;
  751. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  752. case SHA_FLAGS_SHA1:
  753. hashsize = SHA1_DIGEST_SIZE;
  754. break;
  755. case SHA_FLAGS_SHA224:
  756. case SHA_FLAGS_SHA256:
  757. hashsize = SHA256_DIGEST_SIZE;
  758. break;
  759. case SHA_FLAGS_SHA384:
  760. case SHA_FLAGS_SHA512:
  761. hashsize = SHA512_DIGEST_SIZE;
  762. break;
  763. default:
  764. /* Should not happen... */
  765. return;
  766. }
  767. for (i = 0; i < hashsize / sizeof(u32); ++i)
  768. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  769. ctx->flags |= SHA_FLAGS_RESTORE;
  770. }
  771. static void atmel_sha_copy_ready_hash(struct ahash_request *req)
  772. {
  773. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  774. if (!req->result)
  775. return;
  776. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  777. default:
  778. case SHA_FLAGS_SHA1:
  779. memcpy(req->result, ctx->digest, SHA1_DIGEST_SIZE);
  780. break;
  781. case SHA_FLAGS_SHA224:
  782. memcpy(req->result, ctx->digest, SHA224_DIGEST_SIZE);
  783. break;
  784. case SHA_FLAGS_SHA256:
  785. memcpy(req->result, ctx->digest, SHA256_DIGEST_SIZE);
  786. break;
  787. case SHA_FLAGS_SHA384:
  788. memcpy(req->result, ctx->digest, SHA384_DIGEST_SIZE);
  789. break;
  790. case SHA_FLAGS_SHA512:
  791. memcpy(req->result, ctx->digest, SHA512_DIGEST_SIZE);
  792. break;
  793. }
  794. }
  795. static int atmel_sha_finish(struct ahash_request *req)
  796. {
  797. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  798. struct atmel_sha_dev *dd = ctx->dd;
  799. if (ctx->digcnt[0] || ctx->digcnt[1])
  800. atmel_sha_copy_ready_hash(req);
  801. dev_dbg(dd->dev, "digcnt: 0x%llx 0x%llx, bufcnt: %zd\n", ctx->digcnt[1],
  802. ctx->digcnt[0], ctx->bufcnt);
  803. return 0;
  804. }
  805. static void atmel_sha_finish_req(struct ahash_request *req, int err)
  806. {
  807. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  808. struct atmel_sha_dev *dd = ctx->dd;
  809. if (!err) {
  810. atmel_sha_copy_hash(req);
  811. if (SHA_FLAGS_FINAL & dd->flags)
  812. err = atmel_sha_finish(req);
  813. } else {
  814. ctx->flags |= SHA_FLAGS_ERROR;
  815. }
  816. /* atomic operation is not needed here */
  817. (void)atmel_sha_complete(dd, err);
  818. }
  819. static int atmel_sha_hw_init(struct atmel_sha_dev *dd)
  820. {
  821. int err;
  822. err = clk_enable(dd->iclk);
  823. if (err)
  824. return err;
  825. if (!(SHA_FLAGS_INIT & dd->flags)) {
  826. atmel_sha_write(dd, SHA_CR, SHA_CR_SWRST);
  827. dd->flags |= SHA_FLAGS_INIT;
  828. dd->err = 0;
  829. }
  830. return 0;
  831. }
  832. static inline unsigned int atmel_sha_get_version(struct atmel_sha_dev *dd)
  833. {
  834. return atmel_sha_read(dd, SHA_HW_VERSION) & 0x00000fff;
  835. }
  836. static void atmel_sha_hw_version_init(struct atmel_sha_dev *dd)
  837. {
  838. atmel_sha_hw_init(dd);
  839. dd->hw_version = atmel_sha_get_version(dd);
  840. dev_info(dd->dev,
  841. "version: 0x%x\n", dd->hw_version);
  842. clk_disable(dd->iclk);
  843. }
  844. static int atmel_sha_handle_queue(struct atmel_sha_dev *dd,
  845. struct ahash_request *req)
  846. {
  847. struct crypto_async_request *async_req, *backlog;
  848. struct atmel_sha_ctx *ctx;
  849. unsigned long flags;
  850. bool start_async;
  851. int err = 0, ret = 0;
  852. spin_lock_irqsave(&dd->lock, flags);
  853. if (req)
  854. ret = ahash_enqueue_request(&dd->queue, req);
  855. if (SHA_FLAGS_BUSY & dd->flags) {
  856. spin_unlock_irqrestore(&dd->lock, flags);
  857. return ret;
  858. }
  859. backlog = crypto_get_backlog(&dd->queue);
  860. async_req = crypto_dequeue_request(&dd->queue);
  861. if (async_req)
  862. dd->flags |= SHA_FLAGS_BUSY;
  863. spin_unlock_irqrestore(&dd->lock, flags);
  864. if (!async_req)
  865. return ret;
  866. if (backlog)
  867. backlog->complete(backlog, -EINPROGRESS);
  868. ctx = crypto_tfm_ctx(async_req->tfm);
  869. dd->req = ahash_request_cast(async_req);
  870. start_async = (dd->req != req);
  871. dd->is_async = start_async;
  872. dd->force_complete = false;
  873. /* WARNING: ctx->start() MAY change dd->is_async. */
  874. err = ctx->start(dd);
  875. return (start_async) ? ret : err;
  876. }
  877. static int atmel_sha_done(struct atmel_sha_dev *dd);
  878. static int atmel_sha_start(struct atmel_sha_dev *dd)
  879. {
  880. struct ahash_request *req = dd->req;
  881. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  882. int err;
  883. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  884. ctx->op, req->nbytes);
  885. err = atmel_sha_hw_init(dd);
  886. if (err)
  887. return atmel_sha_complete(dd, err);
  888. /*
  889. * atmel_sha_update_req() and atmel_sha_final_req() can return either:
  890. * -EINPROGRESS: the hardware is busy and the SHA driver will resume
  891. * its job later in the done_task.
  892. * This is the main path.
  893. *
  894. * 0: the SHA driver can continue its job then release the hardware
  895. * later, if needed, with atmel_sha_finish_req().
  896. * This is the alternate path.
  897. *
  898. * < 0: an error has occurred so atmel_sha_complete(dd, err) has already
  899. * been called, hence the hardware has been released.
  900. * The SHA driver must stop its job without calling
  901. * atmel_sha_finish_req(), otherwise atmel_sha_complete() would be
  902. * called a second time.
  903. *
  904. * Please note that currently, atmel_sha_final_req() never returns 0.
  905. */
  906. dd->resume = atmel_sha_done;
  907. if (ctx->op == SHA_OP_UPDATE) {
  908. err = atmel_sha_update_req(dd);
  909. if (!err && (ctx->flags & SHA_FLAGS_FINUP))
  910. /* no final() after finup() */
  911. err = atmel_sha_final_req(dd);
  912. } else if (ctx->op == SHA_OP_FINAL) {
  913. err = atmel_sha_final_req(dd);
  914. }
  915. if (!err)
  916. /* done_task will not finish it, so do it here */
  917. atmel_sha_finish_req(req, err);
  918. dev_dbg(dd->dev, "exit, err: %d\n", err);
  919. return err;
  920. }
  921. static int atmel_sha_enqueue(struct ahash_request *req, unsigned int op)
  922. {
  923. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  924. struct atmel_sha_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  925. struct atmel_sha_dev *dd = tctx->dd;
  926. ctx->op = op;
  927. return atmel_sha_handle_queue(dd, req);
  928. }
  929. static int atmel_sha_update(struct ahash_request *req)
  930. {
  931. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  932. if (!req->nbytes)
  933. return 0;
  934. ctx->total = req->nbytes;
  935. ctx->sg = req->src;
  936. ctx->offset = 0;
  937. if (ctx->flags & SHA_FLAGS_FINUP) {
  938. if (ctx->bufcnt + ctx->total < ATMEL_SHA_DMA_THRESHOLD)
  939. /* faster to use CPU for short transfers */
  940. ctx->flags |= SHA_FLAGS_CPU;
  941. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  942. atmel_sha_append_sg(ctx);
  943. return 0;
  944. }
  945. return atmel_sha_enqueue(req, SHA_OP_UPDATE);
  946. }
  947. static int atmel_sha_final(struct ahash_request *req)
  948. {
  949. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  950. ctx->flags |= SHA_FLAGS_FINUP;
  951. if (ctx->flags & SHA_FLAGS_ERROR)
  952. return 0; /* uncompleted hash is not needed */
  953. if (ctx->flags & SHA_FLAGS_PAD)
  954. /* copy ready hash (+ finalize hmac) */
  955. return atmel_sha_finish(req);
  956. return atmel_sha_enqueue(req, SHA_OP_FINAL);
  957. }
  958. static int atmel_sha_finup(struct ahash_request *req)
  959. {
  960. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  961. int err1, err2;
  962. ctx->flags |= SHA_FLAGS_FINUP;
  963. err1 = atmel_sha_update(req);
  964. if (err1 == -EINPROGRESS ||
  965. (err1 == -EBUSY && (ahash_request_flags(req) &
  966. CRYPTO_TFM_REQ_MAY_BACKLOG)))
  967. return err1;
  968. /*
  969. * final() has to be always called to cleanup resources
  970. * even if udpate() failed, except EINPROGRESS
  971. */
  972. err2 = atmel_sha_final(req);
  973. return err1 ?: err2;
  974. }
  975. static int atmel_sha_digest(struct ahash_request *req)
  976. {
  977. return atmel_sha_init(req) ?: atmel_sha_finup(req);
  978. }
  979. static int atmel_sha_export(struct ahash_request *req, void *out)
  980. {
  981. const struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  982. memcpy(out, ctx, sizeof(*ctx));
  983. return 0;
  984. }
  985. static int atmel_sha_import(struct ahash_request *req, const void *in)
  986. {
  987. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  988. memcpy(ctx, in, sizeof(*ctx));
  989. return 0;
  990. }
  991. static int atmel_sha_cra_init(struct crypto_tfm *tfm)
  992. {
  993. struct atmel_sha_ctx *ctx = crypto_tfm_ctx(tfm);
  994. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  995. sizeof(struct atmel_sha_reqctx));
  996. ctx->start = atmel_sha_start;
  997. return 0;
  998. }
  999. static struct ahash_alg sha_1_256_algs[] = {
  1000. {
  1001. .init = atmel_sha_init,
  1002. .update = atmel_sha_update,
  1003. .final = atmel_sha_final,
  1004. .finup = atmel_sha_finup,
  1005. .digest = atmel_sha_digest,
  1006. .export = atmel_sha_export,
  1007. .import = atmel_sha_import,
  1008. .halg = {
  1009. .digestsize = SHA1_DIGEST_SIZE,
  1010. .statesize = sizeof(struct atmel_sha_reqctx),
  1011. .base = {
  1012. .cra_name = "sha1",
  1013. .cra_driver_name = "atmel-sha1",
  1014. .cra_priority = 100,
  1015. .cra_flags = CRYPTO_ALG_ASYNC,
  1016. .cra_blocksize = SHA1_BLOCK_SIZE,
  1017. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  1018. .cra_alignmask = 0,
  1019. .cra_module = THIS_MODULE,
  1020. .cra_init = atmel_sha_cra_init,
  1021. }
  1022. }
  1023. },
  1024. {
  1025. .init = atmel_sha_init,
  1026. .update = atmel_sha_update,
  1027. .final = atmel_sha_final,
  1028. .finup = atmel_sha_finup,
  1029. .digest = atmel_sha_digest,
  1030. .export = atmel_sha_export,
  1031. .import = atmel_sha_import,
  1032. .halg = {
  1033. .digestsize = SHA256_DIGEST_SIZE,
  1034. .statesize = sizeof(struct atmel_sha_reqctx),
  1035. .base = {
  1036. .cra_name = "sha256",
  1037. .cra_driver_name = "atmel-sha256",
  1038. .cra_priority = 100,
  1039. .cra_flags = CRYPTO_ALG_ASYNC,
  1040. .cra_blocksize = SHA256_BLOCK_SIZE,
  1041. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  1042. .cra_alignmask = 0,
  1043. .cra_module = THIS_MODULE,
  1044. .cra_init = atmel_sha_cra_init,
  1045. }
  1046. }
  1047. },
  1048. };
  1049. static struct ahash_alg sha_224_alg = {
  1050. .init = atmel_sha_init,
  1051. .update = atmel_sha_update,
  1052. .final = atmel_sha_final,
  1053. .finup = atmel_sha_finup,
  1054. .digest = atmel_sha_digest,
  1055. .export = atmel_sha_export,
  1056. .import = atmel_sha_import,
  1057. .halg = {
  1058. .digestsize = SHA224_DIGEST_SIZE,
  1059. .statesize = sizeof(struct atmel_sha_reqctx),
  1060. .base = {
  1061. .cra_name = "sha224",
  1062. .cra_driver_name = "atmel-sha224",
  1063. .cra_priority = 100,
  1064. .cra_flags = CRYPTO_ALG_ASYNC,
  1065. .cra_blocksize = SHA224_BLOCK_SIZE,
  1066. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  1067. .cra_alignmask = 0,
  1068. .cra_module = THIS_MODULE,
  1069. .cra_init = atmel_sha_cra_init,
  1070. }
  1071. }
  1072. };
  1073. static struct ahash_alg sha_384_512_algs[] = {
  1074. {
  1075. .init = atmel_sha_init,
  1076. .update = atmel_sha_update,
  1077. .final = atmel_sha_final,
  1078. .finup = atmel_sha_finup,
  1079. .digest = atmel_sha_digest,
  1080. .export = atmel_sha_export,
  1081. .import = atmel_sha_import,
  1082. .halg = {
  1083. .digestsize = SHA384_DIGEST_SIZE,
  1084. .statesize = sizeof(struct atmel_sha_reqctx),
  1085. .base = {
  1086. .cra_name = "sha384",
  1087. .cra_driver_name = "atmel-sha384",
  1088. .cra_priority = 100,
  1089. .cra_flags = CRYPTO_ALG_ASYNC,
  1090. .cra_blocksize = SHA384_BLOCK_SIZE,
  1091. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  1092. .cra_alignmask = 0x3,
  1093. .cra_module = THIS_MODULE,
  1094. .cra_init = atmel_sha_cra_init,
  1095. }
  1096. }
  1097. },
  1098. {
  1099. .init = atmel_sha_init,
  1100. .update = atmel_sha_update,
  1101. .final = atmel_sha_final,
  1102. .finup = atmel_sha_finup,
  1103. .digest = atmel_sha_digest,
  1104. .export = atmel_sha_export,
  1105. .import = atmel_sha_import,
  1106. .halg = {
  1107. .digestsize = SHA512_DIGEST_SIZE,
  1108. .statesize = sizeof(struct atmel_sha_reqctx),
  1109. .base = {
  1110. .cra_name = "sha512",
  1111. .cra_driver_name = "atmel-sha512",
  1112. .cra_priority = 100,
  1113. .cra_flags = CRYPTO_ALG_ASYNC,
  1114. .cra_blocksize = SHA512_BLOCK_SIZE,
  1115. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  1116. .cra_alignmask = 0x3,
  1117. .cra_module = THIS_MODULE,
  1118. .cra_init = atmel_sha_cra_init,
  1119. }
  1120. }
  1121. },
  1122. };
  1123. static void atmel_sha_queue_task(unsigned long data)
  1124. {
  1125. struct atmel_sha_dev *dd = (struct atmel_sha_dev *)data;
  1126. atmel_sha_handle_queue(dd, NULL);
  1127. }
  1128. static int atmel_sha_done(struct atmel_sha_dev *dd)
  1129. {
  1130. int err = 0;
  1131. if (SHA_FLAGS_CPU & dd->flags) {
  1132. if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
  1133. dd->flags &= ~SHA_FLAGS_OUTPUT_READY;
  1134. goto finish;
  1135. }
  1136. } else if (SHA_FLAGS_DMA_READY & dd->flags) {
  1137. if (SHA_FLAGS_DMA_ACTIVE & dd->flags) {
  1138. dd->flags &= ~SHA_FLAGS_DMA_ACTIVE;
  1139. atmel_sha_update_dma_stop(dd);
  1140. if (dd->err) {
  1141. err = dd->err;
  1142. goto finish;
  1143. }
  1144. }
  1145. if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
  1146. /* hash or semi-hash ready */
  1147. dd->flags &= ~(SHA_FLAGS_DMA_READY |
  1148. SHA_FLAGS_OUTPUT_READY);
  1149. err = atmel_sha_update_dma_start(dd);
  1150. if (err != -EINPROGRESS)
  1151. goto finish;
  1152. }
  1153. }
  1154. return err;
  1155. finish:
  1156. /* finish curent request */
  1157. atmel_sha_finish_req(dd->req, err);
  1158. return err;
  1159. }
  1160. static void atmel_sha_done_task(unsigned long data)
  1161. {
  1162. struct atmel_sha_dev *dd = (struct atmel_sha_dev *)data;
  1163. dd->is_async = true;
  1164. (void)dd->resume(dd);
  1165. }
  1166. static irqreturn_t atmel_sha_irq(int irq, void *dev_id)
  1167. {
  1168. struct atmel_sha_dev *sha_dd = dev_id;
  1169. u32 reg;
  1170. reg = atmel_sha_read(sha_dd, SHA_ISR);
  1171. if (reg & atmel_sha_read(sha_dd, SHA_IMR)) {
  1172. atmel_sha_write(sha_dd, SHA_IDR, reg);
  1173. if (SHA_FLAGS_BUSY & sha_dd->flags) {
  1174. sha_dd->flags |= SHA_FLAGS_OUTPUT_READY;
  1175. if (!(SHA_FLAGS_CPU & sha_dd->flags))
  1176. sha_dd->flags |= SHA_FLAGS_DMA_READY;
  1177. tasklet_schedule(&sha_dd->done_task);
  1178. } else {
  1179. dev_warn(sha_dd->dev, "SHA interrupt when no active requests.\n");
  1180. }
  1181. return IRQ_HANDLED;
  1182. }
  1183. return IRQ_NONE;
  1184. }
  1185. /* DMA transfer functions */
  1186. static bool atmel_sha_dma_check_aligned(struct atmel_sha_dev *dd,
  1187. struct scatterlist *sg,
  1188. size_t len)
  1189. {
  1190. struct atmel_sha_dma *dma = &dd->dma_lch_in;
  1191. struct ahash_request *req = dd->req;
  1192. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1193. size_t bs = ctx->block_size;
  1194. int nents;
  1195. for (nents = 0; sg; sg = sg_next(sg), ++nents) {
  1196. if (!IS_ALIGNED(sg->offset, sizeof(u32)))
  1197. return false;
  1198. /*
  1199. * This is the last sg, the only one that is allowed to
  1200. * have an unaligned length.
  1201. */
  1202. if (len <= sg->length) {
  1203. dma->nents = nents + 1;
  1204. dma->last_sg_length = sg->length;
  1205. sg->length = ALIGN(len, sizeof(u32));
  1206. return true;
  1207. }
  1208. /* All other sg lengths MUST be aligned to the block size. */
  1209. if (!IS_ALIGNED(sg->length, bs))
  1210. return false;
  1211. len -= sg->length;
  1212. }
  1213. return false;
  1214. }
  1215. static void atmel_sha_dma_callback2(void *data)
  1216. {
  1217. struct atmel_sha_dev *dd = data;
  1218. struct atmel_sha_dma *dma = &dd->dma_lch_in;
  1219. struct scatterlist *sg;
  1220. int nents;
  1221. dmaengine_terminate_all(dma->chan);
  1222. dma_unmap_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
  1223. sg = dma->sg;
  1224. for (nents = 0; nents < dma->nents - 1; ++nents)
  1225. sg = sg_next(sg);
  1226. sg->length = dma->last_sg_length;
  1227. dd->is_async = true;
  1228. (void)atmel_sha_wait_for_data_ready(dd, dd->resume);
  1229. }
  1230. static int atmel_sha_dma_start(struct atmel_sha_dev *dd,
  1231. struct scatterlist *src,
  1232. size_t len,
  1233. atmel_sha_fn_t resume)
  1234. {
  1235. struct atmel_sha_dma *dma = &dd->dma_lch_in;
  1236. struct dma_slave_config *config = &dma->dma_conf;
  1237. struct dma_chan *chan = dma->chan;
  1238. struct dma_async_tx_descriptor *desc;
  1239. dma_cookie_t cookie;
  1240. unsigned int sg_len;
  1241. int err;
  1242. dd->resume = resume;
  1243. /*
  1244. * dma->nents has already been initialized by
  1245. * atmel_sha_dma_check_aligned().
  1246. */
  1247. dma->sg = src;
  1248. sg_len = dma_map_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
  1249. if (!sg_len) {
  1250. err = -ENOMEM;
  1251. goto exit;
  1252. }
  1253. config->src_maxburst = 16;
  1254. config->dst_maxburst = 16;
  1255. err = dmaengine_slave_config(chan, config);
  1256. if (err)
  1257. goto unmap_sg;
  1258. desc = dmaengine_prep_slave_sg(chan, dma->sg, sg_len, DMA_MEM_TO_DEV,
  1259. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1260. if (!desc) {
  1261. err = -ENOMEM;
  1262. goto unmap_sg;
  1263. }
  1264. desc->callback = atmel_sha_dma_callback2;
  1265. desc->callback_param = dd;
  1266. cookie = dmaengine_submit(desc);
  1267. err = dma_submit_error(cookie);
  1268. if (err)
  1269. goto unmap_sg;
  1270. dma_async_issue_pending(chan);
  1271. return -EINPROGRESS;
  1272. unmap_sg:
  1273. dma_unmap_sg(dd->dev, dma->sg, dma->nents, DMA_TO_DEVICE);
  1274. exit:
  1275. return atmel_sha_complete(dd, err);
  1276. }
  1277. /* CPU transfer functions */
  1278. static int atmel_sha_cpu_transfer(struct atmel_sha_dev *dd)
  1279. {
  1280. struct ahash_request *req = dd->req;
  1281. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1282. const u32 *words = (const u32 *)ctx->buffer;
  1283. size_t i, num_words;
  1284. u32 isr, din, din_inc;
  1285. din_inc = (ctx->flags & SHA_FLAGS_IDATAR0) ? 0 : 1;
  1286. for (;;) {
  1287. /* Write data into the Input Data Registers. */
  1288. num_words = DIV_ROUND_UP(ctx->bufcnt, sizeof(u32));
  1289. for (i = 0, din = 0; i < num_words; ++i, din += din_inc)
  1290. atmel_sha_write(dd, SHA_REG_DIN(din), words[i]);
  1291. ctx->offset += ctx->bufcnt;
  1292. ctx->total -= ctx->bufcnt;
  1293. if (!ctx->total)
  1294. break;
  1295. /*
  1296. * Prepare next block:
  1297. * Fill ctx->buffer now with the next data to be written into
  1298. * IDATARx: it gives time for the SHA hardware to process
  1299. * the current data so the SHA_INT_DATARDY flag might be set
  1300. * in SHA_ISR when polling this register at the beginning of
  1301. * the next loop.
  1302. */
  1303. ctx->bufcnt = min_t(size_t, ctx->block_size, ctx->total);
  1304. scatterwalk_map_and_copy(ctx->buffer, ctx->sg,
  1305. ctx->offset, ctx->bufcnt, 0);
  1306. /* Wait for hardware to be ready again. */
  1307. isr = atmel_sha_read(dd, SHA_ISR);
  1308. if (!(isr & SHA_INT_DATARDY)) {
  1309. /* Not ready yet. */
  1310. dd->resume = atmel_sha_cpu_transfer;
  1311. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  1312. return -EINPROGRESS;
  1313. }
  1314. }
  1315. if (unlikely(!(ctx->flags & SHA_FLAGS_WAIT_DATARDY)))
  1316. return dd->cpu_transfer_complete(dd);
  1317. return atmel_sha_wait_for_data_ready(dd, dd->cpu_transfer_complete);
  1318. }
  1319. static int atmel_sha_cpu_start(struct atmel_sha_dev *dd,
  1320. struct scatterlist *sg,
  1321. unsigned int len,
  1322. bool idatar0_only,
  1323. bool wait_data_ready,
  1324. atmel_sha_fn_t resume)
  1325. {
  1326. struct ahash_request *req = dd->req;
  1327. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1328. if (!len)
  1329. return resume(dd);
  1330. ctx->flags &= ~(SHA_FLAGS_IDATAR0 | SHA_FLAGS_WAIT_DATARDY);
  1331. if (idatar0_only)
  1332. ctx->flags |= SHA_FLAGS_IDATAR0;
  1333. if (wait_data_ready)
  1334. ctx->flags |= SHA_FLAGS_WAIT_DATARDY;
  1335. ctx->sg = sg;
  1336. ctx->total = len;
  1337. ctx->offset = 0;
  1338. /* Prepare the first block to be written. */
  1339. ctx->bufcnt = min_t(size_t, ctx->block_size, ctx->total);
  1340. scatterwalk_map_and_copy(ctx->buffer, ctx->sg,
  1341. ctx->offset, ctx->bufcnt, 0);
  1342. dd->cpu_transfer_complete = resume;
  1343. return atmel_sha_cpu_transfer(dd);
  1344. }
  1345. static int atmel_sha_cpu_hash(struct atmel_sha_dev *dd,
  1346. const void *data, unsigned int datalen,
  1347. bool auto_padding,
  1348. atmel_sha_fn_t resume)
  1349. {
  1350. struct ahash_request *req = dd->req;
  1351. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1352. u32 msglen = (auto_padding) ? datalen : 0;
  1353. u32 mr = SHA_MR_MODE_AUTO;
  1354. if (!(IS_ALIGNED(datalen, ctx->block_size) || auto_padding))
  1355. return atmel_sha_complete(dd, -EINVAL);
  1356. mr |= (ctx->flags & SHA_FLAGS_ALGO_MASK);
  1357. atmel_sha_write(dd, SHA_MR, mr);
  1358. atmel_sha_write(dd, SHA_MSR, msglen);
  1359. atmel_sha_write(dd, SHA_BCR, msglen);
  1360. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  1361. sg_init_one(&dd->tmp, data, datalen);
  1362. return atmel_sha_cpu_start(dd, &dd->tmp, datalen, false, true, resume);
  1363. }
  1364. /* hmac functions */
  1365. struct atmel_sha_hmac_key {
  1366. bool valid;
  1367. unsigned int keylen;
  1368. u8 buffer[SHA512_BLOCK_SIZE];
  1369. u8 *keydup;
  1370. };
  1371. static inline void atmel_sha_hmac_key_init(struct atmel_sha_hmac_key *hkey)
  1372. {
  1373. memset(hkey, 0, sizeof(*hkey));
  1374. }
  1375. static inline void atmel_sha_hmac_key_release(struct atmel_sha_hmac_key *hkey)
  1376. {
  1377. kfree(hkey->keydup);
  1378. memset(hkey, 0, sizeof(*hkey));
  1379. }
  1380. static inline int atmel_sha_hmac_key_set(struct atmel_sha_hmac_key *hkey,
  1381. const u8 *key,
  1382. unsigned int keylen)
  1383. {
  1384. atmel_sha_hmac_key_release(hkey);
  1385. if (keylen > sizeof(hkey->buffer)) {
  1386. hkey->keydup = kmemdup(key, keylen, GFP_KERNEL);
  1387. if (!hkey->keydup)
  1388. return -ENOMEM;
  1389. } else {
  1390. memcpy(hkey->buffer, key, keylen);
  1391. }
  1392. hkey->valid = true;
  1393. hkey->keylen = keylen;
  1394. return 0;
  1395. }
  1396. static inline bool atmel_sha_hmac_key_get(const struct atmel_sha_hmac_key *hkey,
  1397. const u8 **key,
  1398. unsigned int *keylen)
  1399. {
  1400. if (!hkey->valid)
  1401. return false;
  1402. *keylen = hkey->keylen;
  1403. *key = (hkey->keydup) ? hkey->keydup : hkey->buffer;
  1404. return true;
  1405. }
  1406. struct atmel_sha_hmac_ctx {
  1407. struct atmel_sha_ctx base;
  1408. struct atmel_sha_hmac_key hkey;
  1409. u32 ipad[SHA512_BLOCK_SIZE / sizeof(u32)];
  1410. u32 opad[SHA512_BLOCK_SIZE / sizeof(u32)];
  1411. atmel_sha_fn_t resume;
  1412. };
  1413. static int atmel_sha_hmac_setup(struct atmel_sha_dev *dd,
  1414. atmel_sha_fn_t resume);
  1415. static int atmel_sha_hmac_prehash_key(struct atmel_sha_dev *dd,
  1416. const u8 *key, unsigned int keylen);
  1417. static int atmel_sha_hmac_prehash_key_done(struct atmel_sha_dev *dd);
  1418. static int atmel_sha_hmac_compute_ipad_hash(struct atmel_sha_dev *dd);
  1419. static int atmel_sha_hmac_compute_opad_hash(struct atmel_sha_dev *dd);
  1420. static int atmel_sha_hmac_setup_done(struct atmel_sha_dev *dd);
  1421. static int atmel_sha_hmac_init_done(struct atmel_sha_dev *dd);
  1422. static int atmel_sha_hmac_final(struct atmel_sha_dev *dd);
  1423. static int atmel_sha_hmac_final_done(struct atmel_sha_dev *dd);
  1424. static int atmel_sha_hmac_digest2(struct atmel_sha_dev *dd);
  1425. static int atmel_sha_hmac_setup(struct atmel_sha_dev *dd,
  1426. atmel_sha_fn_t resume)
  1427. {
  1428. struct ahash_request *req = dd->req;
  1429. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1430. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1431. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1432. unsigned int keylen;
  1433. const u8 *key;
  1434. size_t bs;
  1435. hmac->resume = resume;
  1436. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  1437. case SHA_FLAGS_SHA1:
  1438. ctx->block_size = SHA1_BLOCK_SIZE;
  1439. ctx->hash_size = SHA1_DIGEST_SIZE;
  1440. break;
  1441. case SHA_FLAGS_SHA224:
  1442. ctx->block_size = SHA224_BLOCK_SIZE;
  1443. ctx->hash_size = SHA256_DIGEST_SIZE;
  1444. break;
  1445. case SHA_FLAGS_SHA256:
  1446. ctx->block_size = SHA256_BLOCK_SIZE;
  1447. ctx->hash_size = SHA256_DIGEST_SIZE;
  1448. break;
  1449. case SHA_FLAGS_SHA384:
  1450. ctx->block_size = SHA384_BLOCK_SIZE;
  1451. ctx->hash_size = SHA512_DIGEST_SIZE;
  1452. break;
  1453. case SHA_FLAGS_SHA512:
  1454. ctx->block_size = SHA512_BLOCK_SIZE;
  1455. ctx->hash_size = SHA512_DIGEST_SIZE;
  1456. break;
  1457. default:
  1458. return atmel_sha_complete(dd, -EINVAL);
  1459. }
  1460. bs = ctx->block_size;
  1461. if (likely(!atmel_sha_hmac_key_get(&hmac->hkey, &key, &keylen)))
  1462. return resume(dd);
  1463. /* Compute K' from K. */
  1464. if (unlikely(keylen > bs))
  1465. return atmel_sha_hmac_prehash_key(dd, key, keylen);
  1466. /* Prepare ipad. */
  1467. memcpy((u8 *)hmac->ipad, key, keylen);
  1468. memset((u8 *)hmac->ipad + keylen, 0, bs - keylen);
  1469. return atmel_sha_hmac_compute_ipad_hash(dd);
  1470. }
  1471. static int atmel_sha_hmac_prehash_key(struct atmel_sha_dev *dd,
  1472. const u8 *key, unsigned int keylen)
  1473. {
  1474. return atmel_sha_cpu_hash(dd, key, keylen, true,
  1475. atmel_sha_hmac_prehash_key_done);
  1476. }
  1477. static int atmel_sha_hmac_prehash_key_done(struct atmel_sha_dev *dd)
  1478. {
  1479. struct ahash_request *req = dd->req;
  1480. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1481. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1482. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1483. size_t ds = crypto_ahash_digestsize(tfm);
  1484. size_t bs = ctx->block_size;
  1485. size_t i, num_words = ds / sizeof(u32);
  1486. /* Prepare ipad. */
  1487. for (i = 0; i < num_words; ++i)
  1488. hmac->ipad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
  1489. memset((u8 *)hmac->ipad + ds, 0, bs - ds);
  1490. return atmel_sha_hmac_compute_ipad_hash(dd);
  1491. }
  1492. static int atmel_sha_hmac_compute_ipad_hash(struct atmel_sha_dev *dd)
  1493. {
  1494. struct ahash_request *req = dd->req;
  1495. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1496. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1497. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1498. size_t bs = ctx->block_size;
  1499. size_t i, num_words = bs / sizeof(u32);
  1500. memcpy(hmac->opad, hmac->ipad, bs);
  1501. for (i = 0; i < num_words; ++i) {
  1502. hmac->ipad[i] ^= 0x36363636;
  1503. hmac->opad[i] ^= 0x5c5c5c5c;
  1504. }
  1505. return atmel_sha_cpu_hash(dd, hmac->ipad, bs, false,
  1506. atmel_sha_hmac_compute_opad_hash);
  1507. }
  1508. static int atmel_sha_hmac_compute_opad_hash(struct atmel_sha_dev *dd)
  1509. {
  1510. struct ahash_request *req = dd->req;
  1511. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1512. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1513. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1514. size_t bs = ctx->block_size;
  1515. size_t hs = ctx->hash_size;
  1516. size_t i, num_words = hs / sizeof(u32);
  1517. for (i = 0; i < num_words; ++i)
  1518. hmac->ipad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
  1519. return atmel_sha_cpu_hash(dd, hmac->opad, bs, false,
  1520. atmel_sha_hmac_setup_done);
  1521. }
  1522. static int atmel_sha_hmac_setup_done(struct atmel_sha_dev *dd)
  1523. {
  1524. struct ahash_request *req = dd->req;
  1525. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1526. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1527. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1528. size_t hs = ctx->hash_size;
  1529. size_t i, num_words = hs / sizeof(u32);
  1530. for (i = 0; i < num_words; ++i)
  1531. hmac->opad[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
  1532. atmel_sha_hmac_key_release(&hmac->hkey);
  1533. return hmac->resume(dd);
  1534. }
  1535. static int atmel_sha_hmac_start(struct atmel_sha_dev *dd)
  1536. {
  1537. struct ahash_request *req = dd->req;
  1538. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1539. int err;
  1540. err = atmel_sha_hw_init(dd);
  1541. if (err)
  1542. return atmel_sha_complete(dd, err);
  1543. switch (ctx->op) {
  1544. case SHA_OP_INIT:
  1545. err = atmel_sha_hmac_setup(dd, atmel_sha_hmac_init_done);
  1546. break;
  1547. case SHA_OP_UPDATE:
  1548. dd->resume = atmel_sha_done;
  1549. err = atmel_sha_update_req(dd);
  1550. break;
  1551. case SHA_OP_FINAL:
  1552. dd->resume = atmel_sha_hmac_final;
  1553. err = atmel_sha_final_req(dd);
  1554. break;
  1555. case SHA_OP_DIGEST:
  1556. err = atmel_sha_hmac_setup(dd, atmel_sha_hmac_digest2);
  1557. break;
  1558. default:
  1559. return atmel_sha_complete(dd, -EINVAL);
  1560. }
  1561. return err;
  1562. }
  1563. static int atmel_sha_hmac_setkey(struct crypto_ahash *tfm, const u8 *key,
  1564. unsigned int keylen)
  1565. {
  1566. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1567. return atmel_sha_hmac_key_set(&hmac->hkey, key, keylen);
  1568. }
  1569. static int atmel_sha_hmac_init(struct ahash_request *req)
  1570. {
  1571. int err;
  1572. err = atmel_sha_init(req);
  1573. if (err)
  1574. return err;
  1575. return atmel_sha_enqueue(req, SHA_OP_INIT);
  1576. }
  1577. static int atmel_sha_hmac_init_done(struct atmel_sha_dev *dd)
  1578. {
  1579. struct ahash_request *req = dd->req;
  1580. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1581. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1582. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1583. size_t bs = ctx->block_size;
  1584. size_t hs = ctx->hash_size;
  1585. ctx->bufcnt = 0;
  1586. ctx->digcnt[0] = bs;
  1587. ctx->digcnt[1] = 0;
  1588. ctx->flags |= SHA_FLAGS_RESTORE;
  1589. memcpy(ctx->digest, hmac->ipad, hs);
  1590. return atmel_sha_complete(dd, 0);
  1591. }
  1592. static int atmel_sha_hmac_final(struct atmel_sha_dev *dd)
  1593. {
  1594. struct ahash_request *req = dd->req;
  1595. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1596. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1597. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1598. u32 *digest = (u32 *)ctx->digest;
  1599. size_t ds = crypto_ahash_digestsize(tfm);
  1600. size_t bs = ctx->block_size;
  1601. size_t hs = ctx->hash_size;
  1602. size_t i, num_words;
  1603. u32 mr;
  1604. /* Save d = SHA((K' + ipad) | msg). */
  1605. num_words = ds / sizeof(u32);
  1606. for (i = 0; i < num_words; ++i)
  1607. digest[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
  1608. /* Restore context to finish computing SHA((K' + opad) | d). */
  1609. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
  1610. num_words = hs / sizeof(u32);
  1611. for (i = 0; i < num_words; ++i)
  1612. atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
  1613. mr = SHA_MR_MODE_AUTO | SHA_MR_UIHV;
  1614. mr |= (ctx->flags & SHA_FLAGS_ALGO_MASK);
  1615. atmel_sha_write(dd, SHA_MR, mr);
  1616. atmel_sha_write(dd, SHA_MSR, bs + ds);
  1617. atmel_sha_write(dd, SHA_BCR, ds);
  1618. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  1619. sg_init_one(&dd->tmp, digest, ds);
  1620. return atmel_sha_cpu_start(dd, &dd->tmp, ds, false, true,
  1621. atmel_sha_hmac_final_done);
  1622. }
  1623. static int atmel_sha_hmac_final_done(struct atmel_sha_dev *dd)
  1624. {
  1625. /*
  1626. * req->result might not be sizeof(u32) aligned, so copy the
  1627. * digest into ctx->digest[] before memcpy() the data into
  1628. * req->result.
  1629. */
  1630. atmel_sha_copy_hash(dd->req);
  1631. atmel_sha_copy_ready_hash(dd->req);
  1632. return atmel_sha_complete(dd, 0);
  1633. }
  1634. static int atmel_sha_hmac_digest(struct ahash_request *req)
  1635. {
  1636. int err;
  1637. err = atmel_sha_init(req);
  1638. if (err)
  1639. return err;
  1640. return atmel_sha_enqueue(req, SHA_OP_DIGEST);
  1641. }
  1642. static int atmel_sha_hmac_digest2(struct atmel_sha_dev *dd)
  1643. {
  1644. struct ahash_request *req = dd->req;
  1645. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  1646. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1647. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1648. size_t hs = ctx->hash_size;
  1649. size_t i, num_words = hs / sizeof(u32);
  1650. bool use_dma = false;
  1651. u32 mr;
  1652. /* Special case for empty message. */
  1653. if (!req->nbytes)
  1654. return atmel_sha_complete(dd, -EINVAL); // TODO:
  1655. /* Check DMA threshold and alignment. */
  1656. if (req->nbytes > ATMEL_SHA_DMA_THRESHOLD &&
  1657. atmel_sha_dma_check_aligned(dd, req->src, req->nbytes))
  1658. use_dma = true;
  1659. /* Write both initial hash values to compute a HMAC. */
  1660. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
  1661. for (i = 0; i < num_words; ++i)
  1662. atmel_sha_write(dd, SHA_REG_DIN(i), hmac->ipad[i]);
  1663. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIEHV);
  1664. for (i = 0; i < num_words; ++i)
  1665. atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
  1666. /* Write the Mode, Message Size, Bytes Count then Control Registers. */
  1667. mr = (SHA_MR_HMAC | SHA_MR_DUALBUFF);
  1668. mr |= ctx->flags & SHA_FLAGS_ALGO_MASK;
  1669. if (use_dma)
  1670. mr |= SHA_MR_MODE_IDATAR0;
  1671. else
  1672. mr |= SHA_MR_MODE_AUTO;
  1673. atmel_sha_write(dd, SHA_MR, mr);
  1674. atmel_sha_write(dd, SHA_MSR, req->nbytes);
  1675. atmel_sha_write(dd, SHA_BCR, req->nbytes);
  1676. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  1677. /* Process data. */
  1678. if (use_dma)
  1679. return atmel_sha_dma_start(dd, req->src, req->nbytes,
  1680. atmel_sha_hmac_final_done);
  1681. return atmel_sha_cpu_start(dd, req->src, req->nbytes, false, true,
  1682. atmel_sha_hmac_final_done);
  1683. }
  1684. static int atmel_sha_hmac_cra_init(struct crypto_tfm *tfm)
  1685. {
  1686. struct atmel_sha_hmac_ctx *hmac = crypto_tfm_ctx(tfm);
  1687. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1688. sizeof(struct atmel_sha_reqctx));
  1689. hmac->base.start = atmel_sha_hmac_start;
  1690. atmel_sha_hmac_key_init(&hmac->hkey);
  1691. return 0;
  1692. }
  1693. static void atmel_sha_hmac_cra_exit(struct crypto_tfm *tfm)
  1694. {
  1695. struct atmel_sha_hmac_ctx *hmac = crypto_tfm_ctx(tfm);
  1696. atmel_sha_hmac_key_release(&hmac->hkey);
  1697. }
  1698. static struct ahash_alg sha_hmac_algs[] = {
  1699. {
  1700. .init = atmel_sha_hmac_init,
  1701. .update = atmel_sha_update,
  1702. .final = atmel_sha_final,
  1703. .digest = atmel_sha_hmac_digest,
  1704. .setkey = atmel_sha_hmac_setkey,
  1705. .export = atmel_sha_export,
  1706. .import = atmel_sha_import,
  1707. .halg = {
  1708. .digestsize = SHA1_DIGEST_SIZE,
  1709. .statesize = sizeof(struct atmel_sha_reqctx),
  1710. .base = {
  1711. .cra_name = "hmac(sha1)",
  1712. .cra_driver_name = "atmel-hmac-sha1",
  1713. .cra_priority = 100,
  1714. .cra_flags = CRYPTO_ALG_ASYNC,
  1715. .cra_blocksize = SHA1_BLOCK_SIZE,
  1716. .cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx),
  1717. .cra_alignmask = 0,
  1718. .cra_module = THIS_MODULE,
  1719. .cra_init = atmel_sha_hmac_cra_init,
  1720. .cra_exit = atmel_sha_hmac_cra_exit,
  1721. }
  1722. }
  1723. },
  1724. {
  1725. .init = atmel_sha_hmac_init,
  1726. .update = atmel_sha_update,
  1727. .final = atmel_sha_final,
  1728. .digest = atmel_sha_hmac_digest,
  1729. .setkey = atmel_sha_hmac_setkey,
  1730. .export = atmel_sha_export,
  1731. .import = atmel_sha_import,
  1732. .halg = {
  1733. .digestsize = SHA224_DIGEST_SIZE,
  1734. .statesize = sizeof(struct atmel_sha_reqctx),
  1735. .base = {
  1736. .cra_name = "hmac(sha224)",
  1737. .cra_driver_name = "atmel-hmac-sha224",
  1738. .cra_priority = 100,
  1739. .cra_flags = CRYPTO_ALG_ASYNC,
  1740. .cra_blocksize = SHA224_BLOCK_SIZE,
  1741. .cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx),
  1742. .cra_alignmask = 0,
  1743. .cra_module = THIS_MODULE,
  1744. .cra_init = atmel_sha_hmac_cra_init,
  1745. .cra_exit = atmel_sha_hmac_cra_exit,
  1746. }
  1747. }
  1748. },
  1749. {
  1750. .init = atmel_sha_hmac_init,
  1751. .update = atmel_sha_update,
  1752. .final = atmel_sha_final,
  1753. .digest = atmel_sha_hmac_digest,
  1754. .setkey = atmel_sha_hmac_setkey,
  1755. .export = atmel_sha_export,
  1756. .import = atmel_sha_import,
  1757. .halg = {
  1758. .digestsize = SHA256_DIGEST_SIZE,
  1759. .statesize = sizeof(struct atmel_sha_reqctx),
  1760. .base = {
  1761. .cra_name = "hmac(sha256)",
  1762. .cra_driver_name = "atmel-hmac-sha256",
  1763. .cra_priority = 100,
  1764. .cra_flags = CRYPTO_ALG_ASYNC,
  1765. .cra_blocksize = SHA256_BLOCK_SIZE,
  1766. .cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx),
  1767. .cra_alignmask = 0,
  1768. .cra_module = THIS_MODULE,
  1769. .cra_init = atmel_sha_hmac_cra_init,
  1770. .cra_exit = atmel_sha_hmac_cra_exit,
  1771. }
  1772. }
  1773. },
  1774. {
  1775. .init = atmel_sha_hmac_init,
  1776. .update = atmel_sha_update,
  1777. .final = atmel_sha_final,
  1778. .digest = atmel_sha_hmac_digest,
  1779. .setkey = atmel_sha_hmac_setkey,
  1780. .export = atmel_sha_export,
  1781. .import = atmel_sha_import,
  1782. .halg = {
  1783. .digestsize = SHA384_DIGEST_SIZE,
  1784. .statesize = sizeof(struct atmel_sha_reqctx),
  1785. .base = {
  1786. .cra_name = "hmac(sha384)",
  1787. .cra_driver_name = "atmel-hmac-sha384",
  1788. .cra_priority = 100,
  1789. .cra_flags = CRYPTO_ALG_ASYNC,
  1790. .cra_blocksize = SHA384_BLOCK_SIZE,
  1791. .cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx),
  1792. .cra_alignmask = 0,
  1793. .cra_module = THIS_MODULE,
  1794. .cra_init = atmel_sha_hmac_cra_init,
  1795. .cra_exit = atmel_sha_hmac_cra_exit,
  1796. }
  1797. }
  1798. },
  1799. {
  1800. .init = atmel_sha_hmac_init,
  1801. .update = atmel_sha_update,
  1802. .final = atmel_sha_final,
  1803. .digest = atmel_sha_hmac_digest,
  1804. .setkey = atmel_sha_hmac_setkey,
  1805. .export = atmel_sha_export,
  1806. .import = atmel_sha_import,
  1807. .halg = {
  1808. .digestsize = SHA512_DIGEST_SIZE,
  1809. .statesize = sizeof(struct atmel_sha_reqctx),
  1810. .base = {
  1811. .cra_name = "hmac(sha512)",
  1812. .cra_driver_name = "atmel-hmac-sha512",
  1813. .cra_priority = 100,
  1814. .cra_flags = CRYPTO_ALG_ASYNC,
  1815. .cra_blocksize = SHA512_BLOCK_SIZE,
  1816. .cra_ctxsize = sizeof(struct atmel_sha_hmac_ctx),
  1817. .cra_alignmask = 0,
  1818. .cra_module = THIS_MODULE,
  1819. .cra_init = atmel_sha_hmac_cra_init,
  1820. .cra_exit = atmel_sha_hmac_cra_exit,
  1821. }
  1822. }
  1823. },
  1824. };
  1825. #if IS_ENABLED(CONFIG_CRYPTO_DEV_ATMEL_AUTHENC)
  1826. /* authenc functions */
  1827. static int atmel_sha_authenc_init2(struct atmel_sha_dev *dd);
  1828. static int atmel_sha_authenc_init_done(struct atmel_sha_dev *dd);
  1829. static int atmel_sha_authenc_final_done(struct atmel_sha_dev *dd);
  1830. struct atmel_sha_authenc_ctx {
  1831. struct crypto_ahash *tfm;
  1832. };
  1833. struct atmel_sha_authenc_reqctx {
  1834. struct atmel_sha_reqctx base;
  1835. atmel_aes_authenc_fn_t cb;
  1836. struct atmel_aes_dev *aes_dev;
  1837. /* _init() parameters. */
  1838. struct scatterlist *assoc;
  1839. u32 assoclen;
  1840. u32 textlen;
  1841. /* _final() parameters. */
  1842. u32 *digest;
  1843. unsigned int digestlen;
  1844. };
  1845. static void atmel_sha_authenc_complete(struct crypto_async_request *areq,
  1846. int err)
  1847. {
  1848. struct ahash_request *req = areq->data;
  1849. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  1850. authctx->cb(authctx->aes_dev, err, authctx->base.dd->is_async);
  1851. }
  1852. static int atmel_sha_authenc_start(struct atmel_sha_dev *dd)
  1853. {
  1854. struct ahash_request *req = dd->req;
  1855. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  1856. int err;
  1857. /*
  1858. * Force atmel_sha_complete() to call req->base.complete(), ie
  1859. * atmel_sha_authenc_complete(), which in turn calls authctx->cb().
  1860. */
  1861. dd->force_complete = true;
  1862. err = atmel_sha_hw_init(dd);
  1863. return authctx->cb(authctx->aes_dev, err, dd->is_async);
  1864. }
  1865. bool atmel_sha_authenc_is_ready(void)
  1866. {
  1867. struct atmel_sha_ctx dummy;
  1868. dummy.dd = NULL;
  1869. return (atmel_sha_find_dev(&dummy) != NULL);
  1870. }
  1871. EXPORT_SYMBOL_GPL(atmel_sha_authenc_is_ready);
  1872. unsigned int atmel_sha_authenc_get_reqsize(void)
  1873. {
  1874. return sizeof(struct atmel_sha_authenc_reqctx);
  1875. }
  1876. EXPORT_SYMBOL_GPL(atmel_sha_authenc_get_reqsize);
  1877. struct atmel_sha_authenc_ctx *atmel_sha_authenc_spawn(unsigned long mode)
  1878. {
  1879. struct atmel_sha_authenc_ctx *auth;
  1880. struct crypto_ahash *tfm;
  1881. struct atmel_sha_ctx *tctx;
  1882. const char *name;
  1883. int err = -EINVAL;
  1884. switch (mode & SHA_FLAGS_MODE_MASK) {
  1885. case SHA_FLAGS_HMAC_SHA1:
  1886. name = "atmel-hmac-sha1";
  1887. break;
  1888. case SHA_FLAGS_HMAC_SHA224:
  1889. name = "atmel-hmac-sha224";
  1890. break;
  1891. case SHA_FLAGS_HMAC_SHA256:
  1892. name = "atmel-hmac-sha256";
  1893. break;
  1894. case SHA_FLAGS_HMAC_SHA384:
  1895. name = "atmel-hmac-sha384";
  1896. break;
  1897. case SHA_FLAGS_HMAC_SHA512:
  1898. name = "atmel-hmac-sha512";
  1899. break;
  1900. default:
  1901. goto error;
  1902. }
  1903. tfm = crypto_alloc_ahash(name, 0, 0);
  1904. if (IS_ERR(tfm)) {
  1905. err = PTR_ERR(tfm);
  1906. goto error;
  1907. }
  1908. tctx = crypto_ahash_ctx(tfm);
  1909. tctx->start = atmel_sha_authenc_start;
  1910. tctx->flags = mode;
  1911. auth = kzalloc(sizeof(*auth), GFP_KERNEL);
  1912. if (!auth) {
  1913. err = -ENOMEM;
  1914. goto err_free_ahash;
  1915. }
  1916. auth->tfm = tfm;
  1917. return auth;
  1918. err_free_ahash:
  1919. crypto_free_ahash(tfm);
  1920. error:
  1921. return ERR_PTR(err);
  1922. }
  1923. EXPORT_SYMBOL_GPL(atmel_sha_authenc_spawn);
  1924. void atmel_sha_authenc_free(struct atmel_sha_authenc_ctx *auth)
  1925. {
  1926. if (auth)
  1927. crypto_free_ahash(auth->tfm);
  1928. kfree(auth);
  1929. }
  1930. EXPORT_SYMBOL_GPL(atmel_sha_authenc_free);
  1931. int atmel_sha_authenc_setkey(struct atmel_sha_authenc_ctx *auth,
  1932. const u8 *key, unsigned int keylen,
  1933. u32 *flags)
  1934. {
  1935. struct crypto_ahash *tfm = auth->tfm;
  1936. int err;
  1937. crypto_ahash_clear_flags(tfm, CRYPTO_TFM_REQ_MASK);
  1938. crypto_ahash_set_flags(tfm, *flags & CRYPTO_TFM_REQ_MASK);
  1939. err = crypto_ahash_setkey(tfm, key, keylen);
  1940. *flags = crypto_ahash_get_flags(tfm);
  1941. return err;
  1942. }
  1943. EXPORT_SYMBOL_GPL(atmel_sha_authenc_setkey);
  1944. int atmel_sha_authenc_schedule(struct ahash_request *req,
  1945. struct atmel_sha_authenc_ctx *auth,
  1946. atmel_aes_authenc_fn_t cb,
  1947. struct atmel_aes_dev *aes_dev)
  1948. {
  1949. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  1950. struct atmel_sha_reqctx *ctx = &authctx->base;
  1951. struct crypto_ahash *tfm = auth->tfm;
  1952. struct atmel_sha_ctx *tctx = crypto_ahash_ctx(tfm);
  1953. struct atmel_sha_dev *dd;
  1954. /* Reset request context (MUST be done first). */
  1955. memset(authctx, 0, sizeof(*authctx));
  1956. /* Get SHA device. */
  1957. dd = atmel_sha_find_dev(tctx);
  1958. if (!dd)
  1959. return cb(aes_dev, -ENODEV, false);
  1960. /* Init request context. */
  1961. ctx->dd = dd;
  1962. ctx->buflen = SHA_BUFFER_LEN;
  1963. authctx->cb = cb;
  1964. authctx->aes_dev = aes_dev;
  1965. ahash_request_set_tfm(req, tfm);
  1966. ahash_request_set_callback(req, 0, atmel_sha_authenc_complete, req);
  1967. return atmel_sha_handle_queue(dd, req);
  1968. }
  1969. EXPORT_SYMBOL_GPL(atmel_sha_authenc_schedule);
  1970. int atmel_sha_authenc_init(struct ahash_request *req,
  1971. struct scatterlist *assoc, unsigned int assoclen,
  1972. unsigned int textlen,
  1973. atmel_aes_authenc_fn_t cb,
  1974. struct atmel_aes_dev *aes_dev)
  1975. {
  1976. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  1977. struct atmel_sha_reqctx *ctx = &authctx->base;
  1978. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1979. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1980. struct atmel_sha_dev *dd = ctx->dd;
  1981. if (unlikely(!IS_ALIGNED(assoclen, sizeof(u32))))
  1982. return atmel_sha_complete(dd, -EINVAL);
  1983. authctx->cb = cb;
  1984. authctx->aes_dev = aes_dev;
  1985. authctx->assoc = assoc;
  1986. authctx->assoclen = assoclen;
  1987. authctx->textlen = textlen;
  1988. ctx->flags = hmac->base.flags;
  1989. return atmel_sha_hmac_setup(dd, atmel_sha_authenc_init2);
  1990. }
  1991. EXPORT_SYMBOL_GPL(atmel_sha_authenc_init);
  1992. static int atmel_sha_authenc_init2(struct atmel_sha_dev *dd)
  1993. {
  1994. struct ahash_request *req = dd->req;
  1995. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  1996. struct atmel_sha_reqctx *ctx = &authctx->base;
  1997. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  1998. struct atmel_sha_hmac_ctx *hmac = crypto_ahash_ctx(tfm);
  1999. size_t hs = ctx->hash_size;
  2000. size_t i, num_words = hs / sizeof(u32);
  2001. u32 mr, msg_size;
  2002. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIHV);
  2003. for (i = 0; i < num_words; ++i)
  2004. atmel_sha_write(dd, SHA_REG_DIN(i), hmac->ipad[i]);
  2005. atmel_sha_write(dd, SHA_CR, SHA_CR_WUIEHV);
  2006. for (i = 0; i < num_words; ++i)
  2007. atmel_sha_write(dd, SHA_REG_DIN(i), hmac->opad[i]);
  2008. mr = (SHA_MR_MODE_IDATAR0 |
  2009. SHA_MR_HMAC |
  2010. SHA_MR_DUALBUFF);
  2011. mr |= ctx->flags & SHA_FLAGS_ALGO_MASK;
  2012. atmel_sha_write(dd, SHA_MR, mr);
  2013. msg_size = authctx->assoclen + authctx->textlen;
  2014. atmel_sha_write(dd, SHA_MSR, msg_size);
  2015. atmel_sha_write(dd, SHA_BCR, msg_size);
  2016. atmel_sha_write(dd, SHA_CR, SHA_CR_FIRST);
  2017. /* Process assoc data. */
  2018. return atmel_sha_cpu_start(dd, authctx->assoc, authctx->assoclen,
  2019. true, false,
  2020. atmel_sha_authenc_init_done);
  2021. }
  2022. static int atmel_sha_authenc_init_done(struct atmel_sha_dev *dd)
  2023. {
  2024. struct ahash_request *req = dd->req;
  2025. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  2026. return authctx->cb(authctx->aes_dev, 0, dd->is_async);
  2027. }
  2028. int atmel_sha_authenc_final(struct ahash_request *req,
  2029. u32 *digest, unsigned int digestlen,
  2030. atmel_aes_authenc_fn_t cb,
  2031. struct atmel_aes_dev *aes_dev)
  2032. {
  2033. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  2034. struct atmel_sha_reqctx *ctx = &authctx->base;
  2035. struct atmel_sha_dev *dd = ctx->dd;
  2036. switch (ctx->flags & SHA_FLAGS_ALGO_MASK) {
  2037. case SHA_FLAGS_SHA1:
  2038. authctx->digestlen = SHA1_DIGEST_SIZE;
  2039. break;
  2040. case SHA_FLAGS_SHA224:
  2041. authctx->digestlen = SHA224_DIGEST_SIZE;
  2042. break;
  2043. case SHA_FLAGS_SHA256:
  2044. authctx->digestlen = SHA256_DIGEST_SIZE;
  2045. break;
  2046. case SHA_FLAGS_SHA384:
  2047. authctx->digestlen = SHA384_DIGEST_SIZE;
  2048. break;
  2049. case SHA_FLAGS_SHA512:
  2050. authctx->digestlen = SHA512_DIGEST_SIZE;
  2051. break;
  2052. default:
  2053. return atmel_sha_complete(dd, -EINVAL);
  2054. }
  2055. if (authctx->digestlen > digestlen)
  2056. authctx->digestlen = digestlen;
  2057. authctx->cb = cb;
  2058. authctx->aes_dev = aes_dev;
  2059. authctx->digest = digest;
  2060. return atmel_sha_wait_for_data_ready(dd,
  2061. atmel_sha_authenc_final_done);
  2062. }
  2063. EXPORT_SYMBOL_GPL(atmel_sha_authenc_final);
  2064. static int atmel_sha_authenc_final_done(struct atmel_sha_dev *dd)
  2065. {
  2066. struct ahash_request *req = dd->req;
  2067. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  2068. size_t i, num_words = authctx->digestlen / sizeof(u32);
  2069. for (i = 0; i < num_words; ++i)
  2070. authctx->digest[i] = atmel_sha_read(dd, SHA_REG_DIGEST(i));
  2071. return atmel_sha_complete(dd, 0);
  2072. }
  2073. void atmel_sha_authenc_abort(struct ahash_request *req)
  2074. {
  2075. struct atmel_sha_authenc_reqctx *authctx = ahash_request_ctx(req);
  2076. struct atmel_sha_reqctx *ctx = &authctx->base;
  2077. struct atmel_sha_dev *dd = ctx->dd;
  2078. /* Prevent atmel_sha_complete() from calling req->base.complete(). */
  2079. dd->is_async = false;
  2080. dd->force_complete = false;
  2081. (void)atmel_sha_complete(dd, 0);
  2082. }
  2083. EXPORT_SYMBOL_GPL(atmel_sha_authenc_abort);
  2084. #endif /* CONFIG_CRYPTO_DEV_ATMEL_AUTHENC */
  2085. static void atmel_sha_unregister_algs(struct atmel_sha_dev *dd)
  2086. {
  2087. int i;
  2088. if (dd->caps.has_hmac)
  2089. for (i = 0; i < ARRAY_SIZE(sha_hmac_algs); i++)
  2090. crypto_unregister_ahash(&sha_hmac_algs[i]);
  2091. for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++)
  2092. crypto_unregister_ahash(&sha_1_256_algs[i]);
  2093. if (dd->caps.has_sha224)
  2094. crypto_unregister_ahash(&sha_224_alg);
  2095. if (dd->caps.has_sha_384_512) {
  2096. for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++)
  2097. crypto_unregister_ahash(&sha_384_512_algs[i]);
  2098. }
  2099. }
  2100. static int atmel_sha_register_algs(struct atmel_sha_dev *dd)
  2101. {
  2102. int err, i, j;
  2103. for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++) {
  2104. err = crypto_register_ahash(&sha_1_256_algs[i]);
  2105. if (err)
  2106. goto err_sha_1_256_algs;
  2107. }
  2108. if (dd->caps.has_sha224) {
  2109. err = crypto_register_ahash(&sha_224_alg);
  2110. if (err)
  2111. goto err_sha_224_algs;
  2112. }
  2113. if (dd->caps.has_sha_384_512) {
  2114. for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++) {
  2115. err = crypto_register_ahash(&sha_384_512_algs[i]);
  2116. if (err)
  2117. goto err_sha_384_512_algs;
  2118. }
  2119. }
  2120. if (dd->caps.has_hmac) {
  2121. for (i = 0; i < ARRAY_SIZE(sha_hmac_algs); i++) {
  2122. err = crypto_register_ahash(&sha_hmac_algs[i]);
  2123. if (err)
  2124. goto err_sha_hmac_algs;
  2125. }
  2126. }
  2127. return 0;
  2128. /*i = ARRAY_SIZE(sha_hmac_algs);*/
  2129. err_sha_hmac_algs:
  2130. for (j = 0; j < i; j++)
  2131. crypto_unregister_ahash(&sha_hmac_algs[j]);
  2132. i = ARRAY_SIZE(sha_384_512_algs);
  2133. err_sha_384_512_algs:
  2134. for (j = 0; j < i; j++)
  2135. crypto_unregister_ahash(&sha_384_512_algs[j]);
  2136. crypto_unregister_ahash(&sha_224_alg);
  2137. err_sha_224_algs:
  2138. i = ARRAY_SIZE(sha_1_256_algs);
  2139. err_sha_1_256_algs:
  2140. for (j = 0; j < i; j++)
  2141. crypto_unregister_ahash(&sha_1_256_algs[j]);
  2142. return err;
  2143. }
  2144. static bool atmel_sha_filter(struct dma_chan *chan, void *slave)
  2145. {
  2146. struct at_dma_slave *sl = slave;
  2147. if (sl && sl->dma_dev == chan->device->dev) {
  2148. chan->private = sl;
  2149. return true;
  2150. } else {
  2151. return false;
  2152. }
  2153. }
  2154. static int atmel_sha_dma_init(struct atmel_sha_dev *dd,
  2155. struct crypto_platform_data *pdata)
  2156. {
  2157. dma_cap_mask_t mask_in;
  2158. /* Try to grab DMA channel */
  2159. dma_cap_zero(mask_in);
  2160. dma_cap_set(DMA_SLAVE, mask_in);
  2161. dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask_in,
  2162. atmel_sha_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
  2163. if (!dd->dma_lch_in.chan) {
  2164. dev_warn(dd->dev, "no DMA channel available\n");
  2165. return -ENODEV;
  2166. }
  2167. dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
  2168. dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
  2169. SHA_REG_DIN(0);
  2170. dd->dma_lch_in.dma_conf.src_maxburst = 1;
  2171. dd->dma_lch_in.dma_conf.src_addr_width =
  2172. DMA_SLAVE_BUSWIDTH_4_BYTES;
  2173. dd->dma_lch_in.dma_conf.dst_maxburst = 1;
  2174. dd->dma_lch_in.dma_conf.dst_addr_width =
  2175. DMA_SLAVE_BUSWIDTH_4_BYTES;
  2176. dd->dma_lch_in.dma_conf.device_fc = false;
  2177. return 0;
  2178. }
  2179. static void atmel_sha_dma_cleanup(struct atmel_sha_dev *dd)
  2180. {
  2181. dma_release_channel(dd->dma_lch_in.chan);
  2182. }
  2183. static void atmel_sha_get_cap(struct atmel_sha_dev *dd)
  2184. {
  2185. dd->caps.has_dma = 0;
  2186. dd->caps.has_dualbuff = 0;
  2187. dd->caps.has_sha224 = 0;
  2188. dd->caps.has_sha_384_512 = 0;
  2189. dd->caps.has_uihv = 0;
  2190. dd->caps.has_hmac = 0;
  2191. /* keep only major version number */
  2192. switch (dd->hw_version & 0xff0) {
  2193. case 0x510:
  2194. dd->caps.has_dma = 1;
  2195. dd->caps.has_dualbuff = 1;
  2196. dd->caps.has_sha224 = 1;
  2197. dd->caps.has_sha_384_512 = 1;
  2198. dd->caps.has_uihv = 1;
  2199. dd->caps.has_hmac = 1;
  2200. break;
  2201. case 0x420:
  2202. dd->caps.has_dma = 1;
  2203. dd->caps.has_dualbuff = 1;
  2204. dd->caps.has_sha224 = 1;
  2205. dd->caps.has_sha_384_512 = 1;
  2206. dd->caps.has_uihv = 1;
  2207. break;
  2208. case 0x410:
  2209. dd->caps.has_dma = 1;
  2210. dd->caps.has_dualbuff = 1;
  2211. dd->caps.has_sha224 = 1;
  2212. dd->caps.has_sha_384_512 = 1;
  2213. break;
  2214. case 0x400:
  2215. dd->caps.has_dma = 1;
  2216. dd->caps.has_dualbuff = 1;
  2217. dd->caps.has_sha224 = 1;
  2218. break;
  2219. case 0x320:
  2220. break;
  2221. default:
  2222. dev_warn(dd->dev,
  2223. "Unmanaged sha version, set minimum capabilities\n");
  2224. break;
  2225. }
  2226. }
  2227. #if defined(CONFIG_OF)
  2228. static const struct of_device_id atmel_sha_dt_ids[] = {
  2229. { .compatible = "atmel,at91sam9g46-sha" },
  2230. { /* sentinel */ }
  2231. };
  2232. MODULE_DEVICE_TABLE(of, atmel_sha_dt_ids);
  2233. static struct crypto_platform_data *atmel_sha_of_init(struct platform_device *pdev)
  2234. {
  2235. struct device_node *np = pdev->dev.of_node;
  2236. struct crypto_platform_data *pdata;
  2237. if (!np) {
  2238. dev_err(&pdev->dev, "device node not found\n");
  2239. return ERR_PTR(-EINVAL);
  2240. }
  2241. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  2242. if (!pdata)
  2243. return ERR_PTR(-ENOMEM);
  2244. pdata->dma_slave = devm_kzalloc(&pdev->dev,
  2245. sizeof(*(pdata->dma_slave)),
  2246. GFP_KERNEL);
  2247. if (!pdata->dma_slave)
  2248. return ERR_PTR(-ENOMEM);
  2249. return pdata;
  2250. }
  2251. #else /* CONFIG_OF */
  2252. static inline struct crypto_platform_data *atmel_sha_of_init(struct platform_device *dev)
  2253. {
  2254. return ERR_PTR(-EINVAL);
  2255. }
  2256. #endif
  2257. static int atmel_sha_probe(struct platform_device *pdev)
  2258. {
  2259. struct atmel_sha_dev *sha_dd;
  2260. struct crypto_platform_data *pdata;
  2261. struct device *dev = &pdev->dev;
  2262. struct resource *sha_res;
  2263. int err;
  2264. sha_dd = devm_kzalloc(&pdev->dev, sizeof(*sha_dd), GFP_KERNEL);
  2265. if (sha_dd == NULL) {
  2266. err = -ENOMEM;
  2267. goto sha_dd_err;
  2268. }
  2269. sha_dd->dev = dev;
  2270. platform_set_drvdata(pdev, sha_dd);
  2271. INIT_LIST_HEAD(&sha_dd->list);
  2272. spin_lock_init(&sha_dd->lock);
  2273. tasklet_init(&sha_dd->done_task, atmel_sha_done_task,
  2274. (unsigned long)sha_dd);
  2275. tasklet_init(&sha_dd->queue_task, atmel_sha_queue_task,
  2276. (unsigned long)sha_dd);
  2277. crypto_init_queue(&sha_dd->queue, ATMEL_SHA_QUEUE_LENGTH);
  2278. /* Get the base address */
  2279. sha_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2280. if (!sha_res) {
  2281. dev_err(dev, "no MEM resource info\n");
  2282. err = -ENODEV;
  2283. goto res_err;
  2284. }
  2285. sha_dd->phys_base = sha_res->start;
  2286. /* Get the IRQ */
  2287. sha_dd->irq = platform_get_irq(pdev, 0);
  2288. if (sha_dd->irq < 0) {
  2289. err = sha_dd->irq;
  2290. goto res_err;
  2291. }
  2292. err = devm_request_irq(&pdev->dev, sha_dd->irq, atmel_sha_irq,
  2293. IRQF_SHARED, "atmel-sha", sha_dd);
  2294. if (err) {
  2295. dev_err(dev, "unable to request sha irq.\n");
  2296. goto res_err;
  2297. }
  2298. /* Initializing the clock */
  2299. sha_dd->iclk = devm_clk_get(&pdev->dev, "sha_clk");
  2300. if (IS_ERR(sha_dd->iclk)) {
  2301. dev_err(dev, "clock initialization failed.\n");
  2302. err = PTR_ERR(sha_dd->iclk);
  2303. goto res_err;
  2304. }
  2305. sha_dd->io_base = devm_ioremap_resource(&pdev->dev, sha_res);
  2306. if (IS_ERR(sha_dd->io_base)) {
  2307. dev_err(dev, "can't ioremap\n");
  2308. err = PTR_ERR(sha_dd->io_base);
  2309. goto res_err;
  2310. }
  2311. err = clk_prepare(sha_dd->iclk);
  2312. if (err)
  2313. goto res_err;
  2314. atmel_sha_hw_version_init(sha_dd);
  2315. atmel_sha_get_cap(sha_dd);
  2316. if (sha_dd->caps.has_dma) {
  2317. pdata = pdev->dev.platform_data;
  2318. if (!pdata) {
  2319. pdata = atmel_sha_of_init(pdev);
  2320. if (IS_ERR(pdata)) {
  2321. dev_err(&pdev->dev, "platform data not available\n");
  2322. err = PTR_ERR(pdata);
  2323. goto iclk_unprepare;
  2324. }
  2325. }
  2326. if (!pdata->dma_slave) {
  2327. err = -ENXIO;
  2328. goto iclk_unprepare;
  2329. }
  2330. err = atmel_sha_dma_init(sha_dd, pdata);
  2331. if (err)
  2332. goto err_sha_dma;
  2333. dev_info(dev, "using %s for DMA transfers\n",
  2334. dma_chan_name(sha_dd->dma_lch_in.chan));
  2335. }
  2336. spin_lock(&atmel_sha.lock);
  2337. list_add_tail(&sha_dd->list, &atmel_sha.dev_list);
  2338. spin_unlock(&atmel_sha.lock);
  2339. err = atmel_sha_register_algs(sha_dd);
  2340. if (err)
  2341. goto err_algs;
  2342. dev_info(dev, "Atmel SHA1/SHA256%s%s\n",
  2343. sha_dd->caps.has_sha224 ? "/SHA224" : "",
  2344. sha_dd->caps.has_sha_384_512 ? "/SHA384/SHA512" : "");
  2345. return 0;
  2346. err_algs:
  2347. spin_lock(&atmel_sha.lock);
  2348. list_del(&sha_dd->list);
  2349. spin_unlock(&atmel_sha.lock);
  2350. if (sha_dd->caps.has_dma)
  2351. atmel_sha_dma_cleanup(sha_dd);
  2352. err_sha_dma:
  2353. iclk_unprepare:
  2354. clk_unprepare(sha_dd->iclk);
  2355. res_err:
  2356. tasklet_kill(&sha_dd->queue_task);
  2357. tasklet_kill(&sha_dd->done_task);
  2358. sha_dd_err:
  2359. dev_err(dev, "initialization failed.\n");
  2360. return err;
  2361. }
  2362. static int atmel_sha_remove(struct platform_device *pdev)
  2363. {
  2364. struct atmel_sha_dev *sha_dd;
  2365. sha_dd = platform_get_drvdata(pdev);
  2366. if (!sha_dd)
  2367. return -ENODEV;
  2368. spin_lock(&atmel_sha.lock);
  2369. list_del(&sha_dd->list);
  2370. spin_unlock(&atmel_sha.lock);
  2371. atmel_sha_unregister_algs(sha_dd);
  2372. tasklet_kill(&sha_dd->queue_task);
  2373. tasklet_kill(&sha_dd->done_task);
  2374. if (sha_dd->caps.has_dma)
  2375. atmel_sha_dma_cleanup(sha_dd);
  2376. clk_unprepare(sha_dd->iclk);
  2377. return 0;
  2378. }
  2379. static struct platform_driver atmel_sha_driver = {
  2380. .probe = atmel_sha_probe,
  2381. .remove = atmel_sha_remove,
  2382. .driver = {
  2383. .name = "atmel_sha",
  2384. .of_match_table = of_match_ptr(atmel_sha_dt_ids),
  2385. },
  2386. };
  2387. module_platform_driver(atmel_sha_driver);
  2388. MODULE_DESCRIPTION("Atmel SHA (1/256/224/384/512) hw acceleration support.");
  2389. MODULE_LICENSE("GPL v2");
  2390. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");