crypto4xx_reg_def.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /**
  3. * AMCC SoC PPC4xx Crypto Driver
  4. *
  5. * Copyright (c) 2008 Applied Micro Circuits Corporation.
  6. * All rights reserved. James Hsiao <jhsiao@amcc.com>
  7. *
  8. * This filr defines the register set for Security Subsystem
  9. */
  10. #ifndef __CRYPTO4XX_REG_DEF_H__
  11. #define __CRYPTO4XX_REG_DEF_H__
  12. /* CRYPTO4XX Register offset */
  13. #define CRYPTO4XX_DESCRIPTOR 0x00000000
  14. #define CRYPTO4XX_CTRL_STAT 0x00000000
  15. #define CRYPTO4XX_SOURCE 0x00000004
  16. #define CRYPTO4XX_DEST 0x00000008
  17. #define CRYPTO4XX_SA 0x0000000C
  18. #define CRYPTO4XX_SA_LENGTH 0x00000010
  19. #define CRYPTO4XX_LENGTH 0x00000014
  20. #define CRYPTO4XX_PE_DMA_CFG 0x00000040
  21. #define CRYPTO4XX_PE_DMA_STAT 0x00000044
  22. #define CRYPTO4XX_PDR_BASE 0x00000048
  23. #define CRYPTO4XX_RDR_BASE 0x0000004c
  24. #define CRYPTO4XX_RING_SIZE 0x00000050
  25. #define CRYPTO4XX_RING_CTRL 0x00000054
  26. #define CRYPTO4XX_INT_RING_STAT 0x00000058
  27. #define CRYPTO4XX_EXT_RING_STAT 0x0000005c
  28. #define CRYPTO4XX_IO_THRESHOLD 0x00000060
  29. #define CRYPTO4XX_GATH_RING_BASE 0x00000064
  30. #define CRYPTO4XX_SCAT_RING_BASE 0x00000068
  31. #define CRYPTO4XX_PART_RING_SIZE 0x0000006c
  32. #define CRYPTO4XX_PART_RING_CFG 0x00000070
  33. #define CRYPTO4XX_PDR_BASE_UADDR 0x00000080
  34. #define CRYPTO4XX_RDR_BASE_UADDR 0x00000084
  35. #define CRYPTO4XX_PKT_SRC_UADDR 0x00000088
  36. #define CRYPTO4XX_PKT_DEST_UADDR 0x0000008c
  37. #define CRYPTO4XX_SA_UADDR 0x00000090
  38. #define CRYPTO4XX_GATH_RING_BASE_UADDR 0x000000A0
  39. #define CRYPTO4XX_SCAT_RING_BASE_UADDR 0x000000A4
  40. #define CRYPTO4XX_SEQ_RD 0x00000408
  41. #define CRYPTO4XX_SEQ_MASK_RD 0x0000040C
  42. #define CRYPTO4XX_SA_CMD_0 0x00010600
  43. #define CRYPTO4XX_SA_CMD_1 0x00010604
  44. #define CRYPTO4XX_STATE_PTR 0x000106dc
  45. #define CRYPTO4XX_STATE_IV 0x00010700
  46. #define CRYPTO4XX_STATE_HASH_BYTE_CNT_0 0x00010710
  47. #define CRYPTO4XX_STATE_HASH_BYTE_CNT_1 0x00010714
  48. #define CRYPTO4XX_STATE_IDIGEST_0 0x00010718
  49. #define CRYPTO4XX_STATE_IDIGEST_1 0x0001071c
  50. #define CRYPTO4XX_DATA_IN 0x00018000
  51. #define CRYPTO4XX_DATA_OUT 0x0001c000
  52. #define CRYPTO4XX_INT_UNMASK_STAT 0x000500a0
  53. #define CRYPTO4XX_INT_MASK_STAT 0x000500a4
  54. #define CRYPTO4XX_INT_CLR 0x000500a4
  55. #define CRYPTO4XX_INT_EN 0x000500a8
  56. #define CRYPTO4XX_INT_PKA 0x00000002
  57. #define CRYPTO4XX_INT_PDR_DONE 0x00008000
  58. #define CRYPTO4XX_INT_MA_WR_ERR 0x00020000
  59. #define CRYPTO4XX_INT_MA_RD_ERR 0x00010000
  60. #define CRYPTO4XX_INT_PE_ERR 0x00000200
  61. #define CRYPTO4XX_INT_USER_DMA_ERR 0x00000040
  62. #define CRYPTO4XX_INT_SLAVE_ERR 0x00000010
  63. #define CRYPTO4XX_INT_MASTER_ERR 0x00000008
  64. #define CRYPTO4XX_INT_ERROR 0x00030258
  65. #define CRYPTO4XX_INT_CFG 0x000500ac
  66. #define CRYPTO4XX_INT_DESCR_RD 0x000500b0
  67. #define CRYPTO4XX_INT_DESCR_CNT 0x000500b4
  68. #define CRYPTO4XX_INT_TIMEOUT_CNT 0x000500b8
  69. #define CRYPTO4XX_DEVICE_CTRL 0x00060080
  70. #define CRYPTO4XX_DEVICE_ID 0x00060084
  71. #define CRYPTO4XX_DEVICE_INFO 0x00060088
  72. #define CRYPTO4XX_DMA_USER_SRC 0x00060094
  73. #define CRYPTO4XX_DMA_USER_DEST 0x00060098
  74. #define CRYPTO4XX_DMA_USER_CMD 0x0006009C
  75. #define CRYPTO4XX_DMA_CFG 0x000600d4
  76. #define CRYPTO4XX_BYTE_ORDER_CFG 0x000600d8
  77. #define CRYPTO4XX_ENDIAN_CFG 0x000600d8
  78. #define CRYPTO4XX_PRNG_STAT 0x00070000
  79. #define CRYPTO4XX_PRNG_STAT_BUSY 0x1
  80. #define CRYPTO4XX_PRNG_CTRL 0x00070004
  81. #define CRYPTO4XX_PRNG_SEED_L 0x00070008
  82. #define CRYPTO4XX_PRNG_SEED_H 0x0007000c
  83. #define CRYPTO4XX_PRNG_RES_0 0x00070020
  84. #define CRYPTO4XX_PRNG_RES_1 0x00070024
  85. #define CRYPTO4XX_PRNG_RES_2 0x00070028
  86. #define CRYPTO4XX_PRNG_RES_3 0x0007002C
  87. #define CRYPTO4XX_PRNG_LFSR_L 0x00070030
  88. #define CRYPTO4XX_PRNG_LFSR_H 0x00070034
  89. /**
  90. * Initialize CRYPTO ENGINE registers, and memory bases.
  91. */
  92. #define PPC4XX_PDR_POLL 0x3ff
  93. #define PPC4XX_OUTPUT_THRESHOLD 2
  94. #define PPC4XX_INPUT_THRESHOLD 2
  95. #define PPC4XX_PD_SIZE 6
  96. #define PPC4XX_CTX_DONE_INT 0x2000
  97. #define PPC4XX_PD_DONE_INT 0x8000
  98. #define PPC4XX_TMO_ERR_INT 0x40000
  99. #define PPC4XX_BYTE_ORDER 0x22222
  100. #define PPC4XX_INTERRUPT_CLR 0x3ffff
  101. #define PPC4XX_PRNG_CTRL_AUTO_EN 0x3
  102. #define PPC4XX_DC_3DES_EN 1
  103. #define PPC4XX_TRNG_EN 0x00020000
  104. #define PPC4XX_INT_DESCR_CNT 7
  105. #define PPC4XX_INT_TIMEOUT_CNT 0
  106. #define PPC4XX_INT_TIMEOUT_CNT_REVB 0x3FF
  107. #define PPC4XX_INT_CFG 1
  108. /**
  109. * all follow define are ad hoc
  110. */
  111. #define PPC4XX_RING_RETRY 100
  112. #define PPC4XX_RING_POLL 100
  113. #define PPC4XX_SDR_SIZE PPC4XX_NUM_SD
  114. #define PPC4XX_GDR_SIZE PPC4XX_NUM_GD
  115. /**
  116. * Generic Security Association (SA) with all possible fields. These will
  117. * never likely used except for reference purpose. These structure format
  118. * can be not changed as the hardware expects them to be layout as defined.
  119. * Field can be removed or reduced but ordering can not be changed.
  120. */
  121. #define CRYPTO4XX_DMA_CFG_OFFSET 0x40
  122. union ce_pe_dma_cfg {
  123. struct {
  124. u32 rsv:7;
  125. u32 dir_host:1;
  126. u32 rsv1:2;
  127. u32 bo_td_en:1;
  128. u32 dis_pdr_upd:1;
  129. u32 bo_sgpd_en:1;
  130. u32 bo_data_en:1;
  131. u32 bo_sa_en:1;
  132. u32 bo_pd_en:1;
  133. u32 rsv2:4;
  134. u32 dynamic_sa_en:1;
  135. u32 pdr_mode:2;
  136. u32 pe_mode:1;
  137. u32 rsv3:5;
  138. u32 reset_sg:1;
  139. u32 reset_pdr:1;
  140. u32 reset_pe:1;
  141. } bf;
  142. u32 w;
  143. } __attribute__((packed));
  144. #define CRYPTO4XX_PDR_BASE_OFFSET 0x48
  145. #define CRYPTO4XX_RDR_BASE_OFFSET 0x4c
  146. #define CRYPTO4XX_RING_SIZE_OFFSET 0x50
  147. union ce_ring_size {
  148. struct {
  149. u32 ring_offset:16;
  150. u32 rsv:6;
  151. u32 ring_size:10;
  152. } bf;
  153. u32 w;
  154. } __attribute__((packed));
  155. #define CRYPTO4XX_RING_CONTROL_OFFSET 0x54
  156. union ce_ring_control {
  157. struct {
  158. u32 continuous:1;
  159. u32 rsv:5;
  160. u32 ring_retry_divisor:10;
  161. u32 rsv1:4;
  162. u32 ring_poll_divisor:10;
  163. } bf;
  164. u32 w;
  165. } __attribute__((packed));
  166. #define CRYPTO4XX_IO_THRESHOLD_OFFSET 0x60
  167. union ce_io_threshold {
  168. struct {
  169. u32 rsv:6;
  170. u32 output_threshold:10;
  171. u32 rsv1:6;
  172. u32 input_threshold:10;
  173. } bf;
  174. u32 w;
  175. } __attribute__((packed));
  176. #define CRYPTO4XX_GATHER_RING_BASE_OFFSET 0x64
  177. #define CRYPTO4XX_SCATTER_RING_BASE_OFFSET 0x68
  178. union ce_part_ring_size {
  179. struct {
  180. u32 sdr_size:16;
  181. u32 gdr_size:16;
  182. } bf;
  183. u32 w;
  184. } __attribute__((packed));
  185. #define MAX_BURST_SIZE_32 0
  186. #define MAX_BURST_SIZE_64 1
  187. #define MAX_BURST_SIZE_128 2
  188. #define MAX_BURST_SIZE_256 3
  189. /* gather descriptor control length */
  190. struct gd_ctl_len {
  191. u32 len:16;
  192. u32 rsv:14;
  193. u32 done:1;
  194. u32 ready:1;
  195. } __attribute__((packed));
  196. struct ce_gd {
  197. u32 ptr;
  198. struct gd_ctl_len ctl_len;
  199. } __attribute__((packed));
  200. struct sd_ctl {
  201. u32 ctl:30;
  202. u32 done:1;
  203. u32 rdy:1;
  204. } __attribute__((packed));
  205. struct ce_sd {
  206. u32 ptr;
  207. struct sd_ctl ctl;
  208. } __attribute__((packed));
  209. #define PD_PAD_CTL_32 0x10
  210. #define PD_PAD_CTL_64 0x20
  211. #define PD_PAD_CTL_128 0x40
  212. #define PD_PAD_CTL_256 0x80
  213. union ce_pd_ctl {
  214. struct {
  215. u32 pd_pad_ctl:8;
  216. u32 status:8;
  217. u32 next_hdr:8;
  218. u32 rsv:2;
  219. u32 cached_sa:1;
  220. u32 hash_final:1;
  221. u32 init_arc4:1;
  222. u32 rsv1:1;
  223. u32 pe_done:1;
  224. u32 host_ready:1;
  225. } bf;
  226. u32 w;
  227. } __attribute__((packed));
  228. #define PD_CTL_HASH_FINAL BIT(4)
  229. #define PD_CTL_PE_DONE BIT(1)
  230. #define PD_CTL_HOST_READY BIT(0)
  231. union ce_pd_ctl_len {
  232. struct {
  233. u32 bypass:8;
  234. u32 pe_done:1;
  235. u32 host_ready:1;
  236. u32 rsv:2;
  237. u32 pkt_len:20;
  238. } bf;
  239. u32 w;
  240. } __attribute__((packed));
  241. struct ce_pd {
  242. union ce_pd_ctl pd_ctl;
  243. u32 src;
  244. u32 dest;
  245. u32 sa; /* get from ctx->sa_dma_addr */
  246. u32 sa_len; /* only if dynamic sa is used */
  247. union ce_pd_ctl_len pd_ctl_len;
  248. } __attribute__((packed));
  249. #endif